blob: 9c10248fadccc2d03ef3b3bcbddbe0b43347f158 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/irq.c
3 *
eric miaoe3630db2008-03-04 11:42:26 +08004 * Generic PXA IRQ handling
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +010014#include <linux/bitops.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/interrupt.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020018#include <linux/syscore_ops.h>
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080019#include <linux/io.h>
20#include <linux/irq.h>
Daniel Mack089d0362012-07-22 19:50:22 +020021#include <linux/of_address.h>
22#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Jamie Iles5a567d72011-10-08 11:20:42 +010024#include <asm/exception.h>
25
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080027#include <mach/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include "generic.h"
30
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080031#define ICIP (0x000)
32#define ICMR (0x004)
33#define ICLR (0x008)
34#define ICFR (0x00c)
35#define ICPR (0x010)
36#define ICCR (0x014)
37#define ICHP (0x018)
38#define IPR(i) (((i) < 32) ? (0x01c + ((i) << 2)) : \
39 ((i) < 64) ? (0x0b0 + (((i) - 32) << 2)) : \
40 (0x144 + (((i) - 64) << 2)))
Eric Miaoa551e4f2011-04-27 22:48:05 +080041#define ICHP_VAL_IRQ (1 << 31)
42#define ICHP_IRQ(i) (((i) >> 16) & 0x7fff)
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080043#define IPR_VALID (1 << 31)
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080044
45#define MAX_INTERNAL_IRQS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47/*
48 * This is for peripheral IRQs internal to the PXA chip.
49 */
50
Daniel Mack089d0362012-07-22 19:50:22 +020051static void __iomem *pxa_irq_base;
eric miaof6fb7af2008-03-04 13:53:05 +080052static int pxa_internal_irq_nr;
Daniel Mack089d0362012-07-22 19:50:22 +020053static bool cpu_has_ipr;
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +010054static struct irq_domain *pxa_irq_domain;
Haojian Zhuangbb71bdd2010-11-17 19:03:36 +080055
Eric Miaoa1015a12011-01-12 16:42:24 -060056static inline void __iomem *irq_base(int i)
57{
Daniel Mack089d0362012-07-22 19:50:22 +020058 static unsigned long phys_base_offset[] = {
59 0x0,
60 0x9c,
61 0x130,
Eric Miaoa1015a12011-01-12 16:42:24 -060062 };
63
Daniel Mack089d0362012-07-22 19:50:22 +020064 return pxa_irq_base + phys_base_offset[i];
Eric Miaoa1015a12011-01-12 16:42:24 -060065}
66
Eric Miao5d284e32011-04-27 22:48:04 +080067void pxa_mask_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010069 void __iomem *base = irq_data_get_irq_chip_data(d);
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +010070 irq_hw_number_t irq = irqd_to_hwirq(d);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080071 uint32_t icmr = __raw_readl(base + ICMR);
72
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +010073 icmr &= ~BIT(irq & 0x1f);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080074 __raw_writel(icmr, base + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075}
76
Eric Miao5d284e32011-04-27 22:48:04 +080077void pxa_unmask_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010079 void __iomem *base = irq_data_get_irq_chip_data(d);
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +010080 irq_hw_number_t irq = irqd_to_hwirq(d);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080081 uint32_t icmr = __raw_readl(base + ICMR);
82
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +010083 icmr |= BIT(irq & 0x1f);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080084 __raw_writel(icmr, base + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085}
86
eric miaof6fb7af2008-03-04 13:53:05 +080087static struct irq_chip pxa_internal_irq_chip = {
David Brownell38c677c2006-08-01 22:26:25 +010088 .name = "SC",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010089 .irq_ack = pxa_mask_irq,
90 .irq_mask = pxa_mask_irq,
91 .irq_unmask = pxa_unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070092};
93
Eric Miaoa551e4f2011-04-27 22:48:05 +080094asmlinkage void __exception_irq_entry icip_handle_irq(struct pt_regs *regs)
95{
96 uint32_t icip, icmr, mask;
97
98 do {
Daniel Mack089d0362012-07-22 19:50:22 +020099 icip = __raw_readl(pxa_irq_base + ICIP);
100 icmr = __raw_readl(pxa_irq_base + ICMR);
Eric Miaoa551e4f2011-04-27 22:48:05 +0800101 mask = icip & icmr;
102
103 if (mask == 0)
104 break;
105
106 handle_IRQ(PXA_IRQ(fls(mask) - 1), regs);
107 } while (1);
108}
109
110asmlinkage void __exception_irq_entry ichp_handle_irq(struct pt_regs *regs)
111{
112 uint32_t ichp;
113
114 do {
115 __asm__ __volatile__("mrc p6, 0, %0, c5, c0, 0\n": "=r"(ichp));
116
117 if ((ichp & ICHP_VAL_IRQ) == 0)
118 break;
119
120 handle_IRQ(PXA_IRQ(ICHP_IRQ(ichp)), regs);
121 } while (1);
122}
123
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100124static int pxa_irq_map(struct irq_domain *h, unsigned int virq,
125 irq_hw_number_t hw)
Eric Miao53665a52007-06-06 06:36:04 +0100126{
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100127 void __iomem *base = irq_base(hw / 32);
Eric Miao53665a52007-06-06 06:36:04 +0100128
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100129 /* initialize interrupt priority */
130 if (cpu_has_ipr)
131 __raw_writel(hw | IPR_VALID, pxa_irq_base + IPR(hw));
132
133 irq_set_chip_and_handler(virq, &pxa_internal_irq_chip,
134 handle_level_irq);
135 irq_set_chip_data(virq, base);
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100136
137 return 0;
138}
139
Krzysztof Kozlowski64227112015-04-27 21:50:46 +0900140static const struct irq_domain_ops pxa_irq_ops = {
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100141 .map = pxa_irq_map,
142 .xlate = irq_domain_xlate_onecell,
143};
144
145static __init void
146pxa_init_irq_common(struct device_node *node, int irq_nr,
147 int (*fn)(struct irq_data *, unsigned int))
148{
149 int n;
Haojian Zhuangc482ae42009-11-02 14:02:21 -0500150
eric miaof6fb7af2008-03-04 13:53:05 +0800151 pxa_internal_irq_nr = irq_nr;
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100152 pxa_irq_domain = irq_domain_add_legacy(node, irq_nr,
153 PXA_IRQ(0), 0,
154 &pxa_irq_ops, NULL);
155 if (!pxa_irq_domain)
156 panic("Unable to add PXA IRQ domain\n");
157 irq_set_default_host(pxa_irq_domain);
Eric Miao53665a52007-06-06 06:36:04 +0100158
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800159 for (n = 0; n < irq_nr; n += 32) {
Marek Vasut1b624fb2011-01-10 23:53:12 +0100160 void __iomem *base = irq_base(n >> 5);
Eric Miao53665a52007-06-06 06:36:04 +0100161
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800162 __raw_writel(0, base + ICMR); /* disable all IRQs */
163 __raw_writel(0, base + ICLR); /* all IRQs are IRQ, not FIQ */
Haojian Zhuangd2c37062009-08-19 19:49:31 +0800164 }
Eric Miao53665a52007-06-06 06:36:04 +0100165 /* only unmasked interrupts kick us out of idle */
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800166 __raw_writel(1, irq_base(0) + ICCR);
Eric Miao53665a52007-06-06 06:36:04 +0100167
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100168 pxa_internal_irq_chip.irq_set_wake = fn;
eric miaoc95530c2007-08-29 10:22:17 +0100169}
eric miaoc01655042008-01-28 23:00:02 +0000170
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100171void __init pxa_init_irq(int irq_nr, int (*fn)(struct irq_data *, unsigned int))
172{
173 BUG_ON(irq_nr > MAX_INTERNAL_IRQS);
174
175 pxa_irq_base = io_p2v(0x40d00000);
176 cpu_has_ipr = !cpu_is_pxa25x();
177 pxa_init_irq_common(NULL, irq_nr, fn);
178}
179
eric miaoc01655042008-01-28 23:00:02 +0000180#ifdef CONFIG_PM
Haojian Zhuangc482ae42009-11-02 14:02:21 -0500181static unsigned long saved_icmr[MAX_INTERNAL_IRQS/32];
182static unsigned long saved_ipr[MAX_INTERNAL_IRQS];
eric miaoc01655042008-01-28 23:00:02 +0000183
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200184static int pxa_irq_suspend(void)
eric miaoc01655042008-01-28 23:00:02 +0000185{
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800186 int i;
eric miaof6fb7af2008-03-04 13:53:05 +0800187
Marek Vasut1b624fb2011-01-10 23:53:12 +0100188 for (i = 0; i < pxa_internal_irq_nr / 32; i++) {
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800189 void __iomem *base = irq_base(i);
190
191 saved_icmr[i] = __raw_readl(base + ICMR);
192 __raw_writel(0, base + ICMR);
eric miaoc01655042008-01-28 23:00:02 +0000193 }
Eric Miaoc70f5a62010-01-11 20:39:37 +0800194
Daniel Mack089d0362012-07-22 19:50:22 +0200195 if (cpu_has_ipr) {
Eric Miaoc70f5a62010-01-11 20:39:37 +0800196 for (i = 0; i < pxa_internal_irq_nr; i++)
Daniel Mack089d0362012-07-22 19:50:22 +0200197 saved_ipr[i] = __raw_readl(pxa_irq_base + IPR(i));
Eric Miaoc70f5a62010-01-11 20:39:37 +0800198 }
eric miaoc01655042008-01-28 23:00:02 +0000199
200 return 0;
201}
202
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200203static void pxa_irq_resume(void)
eric miaoc01655042008-01-28 23:00:02 +0000204{
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800205 int i;
eric miaof6fb7af2008-03-04 13:53:05 +0800206
Marek Vasut1b624fb2011-01-10 23:53:12 +0100207 for (i = 0; i < pxa_internal_irq_nr / 32; i++) {
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800208 void __iomem *base = irq_base(i);
209
210 __raw_writel(saved_icmr[i], base + ICMR);
211 __raw_writel(0, base + ICLR);
212 }
213
Daniel Mack089d0362012-07-22 19:50:22 +0200214 if (cpu_has_ipr)
Eric Miaoc70f5a62010-01-11 20:39:37 +0800215 for (i = 0; i < pxa_internal_irq_nr; i++)
Daniel Mack089d0362012-07-22 19:50:22 +0200216 __raw_writel(saved_ipr[i], pxa_irq_base + IPR(i));
Eric Miaoc70f5a62010-01-11 20:39:37 +0800217
Daniel Mack089d0362012-07-22 19:50:22 +0200218 __raw_writel(1, pxa_irq_base + ICCR);
eric miaoc01655042008-01-28 23:00:02 +0000219}
220#else
221#define pxa_irq_suspend NULL
222#define pxa_irq_resume NULL
223#endif
224
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200225struct syscore_ops pxa_irq_syscore_ops = {
eric miaoc01655042008-01-28 23:00:02 +0000226 .suspend = pxa_irq_suspend,
227 .resume = pxa_irq_resume,
228};
Daniel Mack089d0362012-07-22 19:50:22 +0200229
230#ifdef CONFIG_OF
Daniel Mack089d0362012-07-22 19:50:22 +0200231static const struct of_device_id intc_ids[] __initconst = {
232 { .compatible = "marvell,pxa-intc", },
233 {}
234};
235
236void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int))
237{
238 struct device_node *node;
Daniel Mack089d0362012-07-22 19:50:22 +0200239 struct resource res;
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100240 int ret;
Daniel Mack089d0362012-07-22 19:50:22 +0200241
242 node = of_find_matching_node(NULL, intc_ids);
243 if (!node) {
244 pr_err("Failed to find interrupt controller in arch-pxa\n");
245 return;
246 }
Daniel Mack089d0362012-07-22 19:50:22 +0200247
248 ret = of_property_read_u32(node, "marvell,intc-nr-irqs",
249 &pxa_internal_irq_nr);
250 if (ret) {
251 pr_err("Not found marvell,intc-nr-irqs property\n");
252 return;
253 }
254
255 ret = of_address_to_resource(node, 0, &res);
256 if (ret < 0) {
257 pr_err("No registers defined for node\n");
258 return;
259 }
260 pxa_irq_base = io_p2v(res.start);
261
262 if (of_find_property(node, "marvell,intc-priority", NULL))
263 cpu_has_ipr = 1;
264
265 ret = irq_alloc_descs(-1, 0, pxa_internal_irq_nr, 0);
266 if (ret < 0) {
267 pr_err("Failed to allocate IRQ numbers\n");
268 return;
269 }
270
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100271 pxa_init_irq_common(node, pxa_internal_irq_nr, fn);
Daniel Mack089d0362012-07-22 19:50:22 +0200272}
273#endif /* CONFIG_OF */