blob: 137968d33d1ed653519aacc9613625bd3f40d4db [file] [log] [blame]
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001/* bnx2x_ethtool.c: Broadcom Everest network driver.
2 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
11 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath and fastpath rework by Vladislav Zolotarov
14 * Statistics and Link management by Yitchak Gertner
15 *
16 */
Joe Perchesf1deab52011-08-14 12:16:21 +000017
18#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000020#include <linux/ethtool.h>
21#include <linux/netdevice.h>
22#include <linux/types.h>
23#include <linux/sched.h>
24#include <linux/crc32.h>
25
26
27#include "bnx2x.h"
28#include "bnx2x_cmn.h"
29#include "bnx2x_dump.h"
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +000030#include "bnx2x_init.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000031#include "bnx2x_sp.h"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000032
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000033/* Note: in the format strings below %s is replaced by the queue-name which is
34 * either its index or 'fcoe' for the fcoe queue. Make sure the format string
35 * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
36 */
37#define MAX_QUEUE_NAME_LEN 4
38static const struct {
39 long offset;
40 int size;
41 char string[ETH_GSTRING_LEN];
42} bnx2x_q_stats_arr[] = {
43/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000044 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
45 8, "[%s]: rx_ucast_packets" },
46 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
47 8, "[%s]: rx_mcast_packets" },
48 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
49 8, "[%s]: rx_bcast_packets" },
50 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
51 { Q_STATS_OFFSET32(rx_err_discard_pkt),
52 4, "[%s]: rx_phy_ip_err_discards"},
53 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
54 4, "[%s]: rx_skb_alloc_discard" },
55 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
56
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030057 { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
58/* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000059 8, "[%s]: tx_ucast_packets" },
60 { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
61 8, "[%s]: tx_mcast_packets" },
62 { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030063 8, "[%s]: tx_bcast_packets" },
64 { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
65 8, "[%s]: tpa_aggregations" },
66 { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
67 8, "[%s]: tpa_aggregated_frames"},
68 { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"}
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000069};
70
71#define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
72
73static const struct {
74 long offset;
75 int size;
76 u32 flags;
77#define STATS_FLAGS_PORT 1
78#define STATS_FLAGS_FUNC 2
79#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
80 char string[ETH_GSTRING_LEN];
81} bnx2x_stats_arr[] = {
82/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
83 8, STATS_FLAGS_BOTH, "rx_bytes" },
84 { STATS_OFFSET32(error_bytes_received_hi),
85 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
86 { STATS_OFFSET32(total_unicast_packets_received_hi),
87 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
88 { STATS_OFFSET32(total_multicast_packets_received_hi),
89 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
90 { STATS_OFFSET32(total_broadcast_packets_received_hi),
91 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
92 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
93 8, STATS_FLAGS_PORT, "rx_crc_errors" },
94 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
95 8, STATS_FLAGS_PORT, "rx_align_errors" },
96 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
97 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
98 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
99 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
100/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
101 8, STATS_FLAGS_PORT, "rx_fragments" },
102 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
103 8, STATS_FLAGS_PORT, "rx_jabbers" },
104 { STATS_OFFSET32(no_buff_discard_hi),
105 8, STATS_FLAGS_BOTH, "rx_discards" },
106 { STATS_OFFSET32(mac_filter_discard),
107 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300108 { STATS_OFFSET32(mf_tag_discard),
109 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
Barak Witkowski0e898dd2011-12-05 21:52:22 +0000110 { STATS_OFFSET32(pfc_frames_received_hi),
111 8, STATS_FLAGS_PORT, "pfc_frames_received" },
112 { STATS_OFFSET32(pfc_frames_sent_hi),
113 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000114 { STATS_OFFSET32(brb_drop_hi),
115 8, STATS_FLAGS_PORT, "rx_brb_discard" },
116 { STATS_OFFSET32(brb_truncate_hi),
117 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
118 { STATS_OFFSET32(pause_frames_received_hi),
119 8, STATS_FLAGS_PORT, "rx_pause_frames" },
120 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
121 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
122 { STATS_OFFSET32(nig_timer_max),
123 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
124/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
125 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
126 { STATS_OFFSET32(rx_skb_alloc_failed),
127 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
128 { STATS_OFFSET32(hw_csum_err),
129 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
130
131 { STATS_OFFSET32(total_bytes_transmitted_hi),
132 8, STATS_FLAGS_BOTH, "tx_bytes" },
133 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
134 8, STATS_FLAGS_PORT, "tx_error_bytes" },
135 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
136 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
137 { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
138 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
139 { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
140 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
141 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
142 8, STATS_FLAGS_PORT, "tx_mac_errors" },
143 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
144 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
145/* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
146 8, STATS_FLAGS_PORT, "tx_single_collisions" },
147 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
148 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
149 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
150 8, STATS_FLAGS_PORT, "tx_deferred" },
151 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
152 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
153 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
154 8, STATS_FLAGS_PORT, "tx_late_collisions" },
155 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
156 8, STATS_FLAGS_PORT, "tx_total_collisions" },
157 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
158 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
159 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
160 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
161 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
162 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
163 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
164 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
165/* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
166 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
167 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
168 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
169 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
170 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
171 { STATS_OFFSET32(pause_frames_sent_hi),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300172 8, STATS_FLAGS_PORT, "tx_pause_frames" },
173 { STATS_OFFSET32(total_tpa_aggregations_hi),
174 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
175 { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
176 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
177 { STATS_OFFSET32(total_tpa_bytes_hi),
Ariel Elior7a752992012-01-26 06:01:53 +0000178 8, STATS_FLAGS_FUNC, "tpa_bytes"},
179 { STATS_OFFSET32(recoverable_error),
180 4, STATS_FLAGS_FUNC, "recoverable_errors" },
181 { STATS_OFFSET32(unrecoverable_error),
182 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000183};
184
185#define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000186static int bnx2x_get_port_type(struct bnx2x *bp)
187{
188 int port_type;
189 u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
190 switch (bp->link_params.phy[phy_idx].media_type) {
191 case ETH_PHY_SFP_FIBER:
192 case ETH_PHY_XFP_FIBER:
193 case ETH_PHY_KR:
194 case ETH_PHY_CX4:
195 port_type = PORT_FIBRE;
196 break;
197 case ETH_PHY_DA_TWINAX:
198 port_type = PORT_DA;
199 break;
200 case ETH_PHY_BASE_T:
201 port_type = PORT_TP;
202 break;
203 case ETH_PHY_NOT_PRESENT:
204 port_type = PORT_NONE;
205 break;
206 case ETH_PHY_UNSPECIFIED:
207 default:
208 port_type = PORT_OTHER;
209 break;
210 }
211 return port_type;
212}
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000213
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000214static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
215{
216 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000217 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
David Decotignyb3337e42011-04-14 16:11:34 +0000218
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000219 /* Dual Media boards present all available port types */
220 cmd->supported = bp->port.supported[cfg_idx] |
221 (bp->port.supported[cfg_idx ^ 1] &
222 (SUPPORTED_TP | SUPPORTED_FIBRE));
223 cmd->advertising = bp->port.advertising[cfg_idx];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000224
225 if ((bp->state == BNX2X_STATE_OPEN) &&
226 !(bp->flags & MF_FUNC_DIS) &&
227 (bp->link_vars.link_up)) {
David Decotignyb3337e42011-04-14 16:11:34 +0000228 ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000229 cmd->duplex = bp->link_vars.duplex;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000230 } else {
David Decotignyb3337e42011-04-14 16:11:34 +0000231 ethtool_cmd_speed_set(
232 cmd, bp->link_params.req_line_speed[cfg_idx]);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000233 cmd->duplex = bp->link_params.req_duplex[cfg_idx];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000234 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000235
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800236 if (IS_MF(bp))
David Decotignyb3337e42011-04-14 16:11:34 +0000237 ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000238
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000239 cmd->port = bnx2x_get_port_type(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000240
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000241 cmd->phy_address = bp->mdio.prtad;
242 cmd->transceiver = XCVR_INTERNAL;
243
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000244 if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000245 cmd->autoneg = AUTONEG_ENABLE;
246 else
247 cmd->autoneg = AUTONEG_DISABLE;
248
249 cmd->maxtxpkt = 0;
250 cmd->maxrxpkt = 0;
251
252 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +0000253 " supported 0x%x advertising 0x%x speed %u\n"
254 " duplex %d port %d phy_address %d transceiver %d\n"
255 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
David Decotignyb3337e42011-04-14 16:11:34 +0000256 cmd->cmd, cmd->supported, cmd->advertising,
257 ethtool_cmd_speed(cmd),
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000258 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
259 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
260
261 return 0;
262}
263
264static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
265{
266 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000267 u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800268 u32 speed;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000269
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800270 if (IS_MF_SD(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000271 return 0;
272
273 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
David Decotignyb3337e42011-04-14 16:11:34 +0000274 " supported 0x%x advertising 0x%x speed %u\n"
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800275 " duplex %d port %d phy_address %d transceiver %d\n"
276 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
David Decotignyb3337e42011-04-14 16:11:34 +0000277 cmd->cmd, cmd->supported, cmd->advertising,
278 ethtool_cmd_speed(cmd),
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000279 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
280 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
281
David Decotignyb3337e42011-04-14 16:11:34 +0000282 speed = ethtool_cmd_speed(cmd);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800283
284 if (IS_MF_SI(bp)) {
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000285 u32 part;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800286 u32 line_speed = bp->link_vars.line_speed;
287
288 /* use 10G if no link detected */
289 if (!line_speed)
290 line_speed = 10000;
291
292 if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
293 BNX2X_DEV_INFO("To set speed BC %X or higher "
294 "is required, please upgrade BC\n",
295 REQ_BC_VER_4_SET_MF_BW);
296 return -EINVAL;
297 }
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000298
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +0000299 part = (speed * 100) / line_speed;
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000300
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +0000301 if (line_speed < speed || !part) {
302 BNX2X_DEV_INFO("Speed setting should be in a range "
303 "from 1%% to 100%% "
304 "of actual line speed\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800305 return -EINVAL;
306 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800307
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000308 if (bp->state != BNX2X_STATE_OPEN)
309 /* store value for following "load" */
310 bp->pending_max = part;
311 else
312 bnx2x_update_max_mf_config(bp, part);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800313
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800314 return 0;
315 }
316
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000317 cfg_idx = bnx2x_get_link_cfg_idx(bp);
318 old_multi_phy_config = bp->link_params.multi_phy_config;
319 switch (cmd->port) {
320 case PORT_TP:
321 if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
322 break; /* no port change */
323
324 if (!(bp->port.supported[0] & SUPPORTED_TP ||
325 bp->port.supported[1] & SUPPORTED_TP)) {
326 DP(NETIF_MSG_LINK, "Unsupported port type\n");
327 return -EINVAL;
328 }
329 bp->link_params.multi_phy_config &=
330 ~PORT_HW_CFG_PHY_SELECTION_MASK;
331 if (bp->link_params.multi_phy_config &
332 PORT_HW_CFG_PHY_SWAPPED_ENABLED)
333 bp->link_params.multi_phy_config |=
334 PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
335 else
336 bp->link_params.multi_phy_config |=
337 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
338 break;
339 case PORT_FIBRE:
Yaniv Rosnerbfdb5822011-10-27 05:13:52 +0000340 case PORT_DA:
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000341 if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
342 break; /* no port change */
343
344 if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
345 bp->port.supported[1] & SUPPORTED_FIBRE)) {
346 DP(NETIF_MSG_LINK, "Unsupported port type\n");
347 return -EINVAL;
348 }
349 bp->link_params.multi_phy_config &=
350 ~PORT_HW_CFG_PHY_SELECTION_MASK;
351 if (bp->link_params.multi_phy_config &
352 PORT_HW_CFG_PHY_SWAPPED_ENABLED)
353 bp->link_params.multi_phy_config |=
354 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
355 else
356 bp->link_params.multi_phy_config |=
357 PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
358 break;
359 default:
360 DP(NETIF_MSG_LINK, "Unsupported port type\n");
361 return -EINVAL;
362 }
Yaniv Rosner2f751a82011-11-28 00:49:52 +0000363 /* Save new config in case command complete successully */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000364 new_multi_phy_config = bp->link_params.multi_phy_config;
365 /* Get the new cfg_idx */
366 cfg_idx = bnx2x_get_link_cfg_idx(bp);
367 /* Restore old config in case command failed */
368 bp->link_params.multi_phy_config = old_multi_phy_config;
369 DP(NETIF_MSG_LINK, "cfg_idx = %x\n", cfg_idx);
370
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000371 if (cmd->autoneg == AUTONEG_ENABLE) {
Yaniv Rosner75318322012-01-17 02:33:27 +0000372 u32 an_supported_speed = bp->port.supported[cfg_idx];
373 if (bp->link_params.phy[EXT_PHY1].type ==
374 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
375 an_supported_speed |= (SUPPORTED_100baseT_Half |
376 SUPPORTED_100baseT_Full);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000377 if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000378 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
379 return -EINVAL;
380 }
381
382 /* advertise the requested speed and duplex if supported */
Yaniv Rosner75318322012-01-17 02:33:27 +0000383 if (cmd->advertising & ~an_supported_speed) {
David S. Miller8decf862011-09-22 03:23:13 -0400384 DP(NETIF_MSG_LINK, "Advertisement parameters "
385 "are not supported\n");
386 return -EINVAL;
387 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000388
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000389 bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
David S. Miller8decf862011-09-22 03:23:13 -0400390 bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
391 bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000392 cmd->advertising);
David S. Miller8decf862011-09-22 03:23:13 -0400393 if (cmd->advertising) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000394
David S. Miller8decf862011-09-22 03:23:13 -0400395 bp->link_params.speed_cap_mask[cfg_idx] = 0;
396 if (cmd->advertising & ADVERTISED_10baseT_Half) {
397 bp->link_params.speed_cap_mask[cfg_idx] |=
398 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
399 }
400 if (cmd->advertising & ADVERTISED_10baseT_Full)
401 bp->link_params.speed_cap_mask[cfg_idx] |=
402 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
403
404 if (cmd->advertising & ADVERTISED_100baseT_Full)
405 bp->link_params.speed_cap_mask[cfg_idx] |=
406 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
407
408 if (cmd->advertising & ADVERTISED_100baseT_Half) {
409 bp->link_params.speed_cap_mask[cfg_idx] |=
410 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
411 }
412 if (cmd->advertising & ADVERTISED_1000baseT_Half) {
413 bp->link_params.speed_cap_mask[cfg_idx] |=
414 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
415 }
416 if (cmd->advertising & (ADVERTISED_1000baseT_Full |
417 ADVERTISED_1000baseKX_Full))
418 bp->link_params.speed_cap_mask[cfg_idx] |=
419 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
420
421 if (cmd->advertising & (ADVERTISED_10000baseT_Full |
422 ADVERTISED_10000baseKX4_Full |
423 ADVERTISED_10000baseKR_Full))
424 bp->link_params.speed_cap_mask[cfg_idx] |=
425 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
426 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000427 } else { /* forced speed */
428 /* advertise the requested speed and duplex if supported */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000429 switch (speed) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000430 case SPEED_10:
431 if (cmd->duplex == DUPLEX_FULL) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000432 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000433 SUPPORTED_10baseT_Full)) {
434 DP(NETIF_MSG_LINK,
435 "10M full not supported\n");
436 return -EINVAL;
437 }
438
439 advertising = (ADVERTISED_10baseT_Full |
440 ADVERTISED_TP);
441 } else {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000442 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000443 SUPPORTED_10baseT_Half)) {
444 DP(NETIF_MSG_LINK,
445 "10M half not supported\n");
446 return -EINVAL;
447 }
448
449 advertising = (ADVERTISED_10baseT_Half |
450 ADVERTISED_TP);
451 }
452 break;
453
454 case SPEED_100:
455 if (cmd->duplex == DUPLEX_FULL) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000456 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000457 SUPPORTED_100baseT_Full)) {
458 DP(NETIF_MSG_LINK,
459 "100M full not supported\n");
460 return -EINVAL;
461 }
462
463 advertising = (ADVERTISED_100baseT_Full |
464 ADVERTISED_TP);
465 } else {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000466 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000467 SUPPORTED_100baseT_Half)) {
468 DP(NETIF_MSG_LINK,
469 "100M half not supported\n");
470 return -EINVAL;
471 }
472
473 advertising = (ADVERTISED_100baseT_Half |
474 ADVERTISED_TP);
475 }
476 break;
477
478 case SPEED_1000:
479 if (cmd->duplex != DUPLEX_FULL) {
480 DP(NETIF_MSG_LINK, "1G half not supported\n");
481 return -EINVAL;
482 }
483
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000484 if (!(bp->port.supported[cfg_idx] &
485 SUPPORTED_1000baseT_Full)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000486 DP(NETIF_MSG_LINK, "1G full not supported\n");
487 return -EINVAL;
488 }
489
490 advertising = (ADVERTISED_1000baseT_Full |
491 ADVERTISED_TP);
492 break;
493
494 case SPEED_2500:
495 if (cmd->duplex != DUPLEX_FULL) {
496 DP(NETIF_MSG_LINK,
497 "2.5G half not supported\n");
498 return -EINVAL;
499 }
500
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000501 if (!(bp->port.supported[cfg_idx]
502 & SUPPORTED_2500baseX_Full)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000503 DP(NETIF_MSG_LINK,
504 "2.5G full not supported\n");
505 return -EINVAL;
506 }
507
508 advertising = (ADVERTISED_2500baseX_Full |
509 ADVERTISED_TP);
510 break;
511
512 case SPEED_10000:
513 if (cmd->duplex != DUPLEX_FULL) {
514 DP(NETIF_MSG_LINK, "10G half not supported\n");
515 return -EINVAL;
516 }
517
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000518 if (!(bp->port.supported[cfg_idx]
519 & SUPPORTED_10000baseT_Full)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000520 DP(NETIF_MSG_LINK, "10G full not supported\n");
521 return -EINVAL;
522 }
523
524 advertising = (ADVERTISED_10000baseT_Full |
525 ADVERTISED_FIBRE);
526 break;
527
528 default:
David Decotignyb3337e42011-04-14 16:11:34 +0000529 DP(NETIF_MSG_LINK, "Unsupported speed %u\n", speed);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000530 return -EINVAL;
531 }
532
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000533 bp->link_params.req_line_speed[cfg_idx] = speed;
534 bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
535 bp->port.advertising[cfg_idx] = advertising;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000536 }
537
538 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +0000539 " req_duplex %d advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000540 bp->link_params.req_line_speed[cfg_idx],
541 bp->link_params.req_duplex[cfg_idx],
542 bp->port.advertising[cfg_idx]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000543
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000544 /* Set new config */
545 bp->link_params.multi_phy_config = new_multi_phy_config;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000546 if (netif_running(dev)) {
547 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
548 bnx2x_link_set(bp);
549 }
550
551 return 0;
552}
553
554#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
555#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000556#define IS_E2_ONLINE(info) (((info) & RI_E2_ONLINE) == RI_E2_ONLINE)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000557#define IS_E3_ONLINE(info) (((info) & RI_E3_ONLINE) == RI_E3_ONLINE)
558#define IS_E3B0_ONLINE(info) (((info) & RI_E3B0_ONLINE) == RI_E3B0_ONLINE)
559
560static inline bool bnx2x_is_reg_online(struct bnx2x *bp,
561 const struct reg_addr *reg_info)
562{
563 if (CHIP_IS_E1(bp))
564 return IS_E1_ONLINE(reg_info->info);
565 else if (CHIP_IS_E1H(bp))
566 return IS_E1H_ONLINE(reg_info->info);
567 else if (CHIP_IS_E2(bp))
568 return IS_E2_ONLINE(reg_info->info);
569 else if (CHIP_IS_E3A0(bp))
570 return IS_E3_ONLINE(reg_info->info);
571 else if (CHIP_IS_E3B0(bp))
572 return IS_E3B0_ONLINE(reg_info->info);
573 else
574 return false;
575}
576
577/******* Paged registers info selectors ********/
578static inline const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
579{
580 if (CHIP_IS_E2(bp))
581 return page_vals_e2;
582 else if (CHIP_IS_E3(bp))
583 return page_vals_e3;
584 else
585 return NULL;
586}
587
588static inline u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
589{
590 if (CHIP_IS_E2(bp))
591 return PAGE_MODE_VALUES_E2;
592 else if (CHIP_IS_E3(bp))
593 return PAGE_MODE_VALUES_E3;
594 else
595 return 0;
596}
597
598static inline const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
599{
600 if (CHIP_IS_E2(bp))
601 return page_write_regs_e2;
602 else if (CHIP_IS_E3(bp))
603 return page_write_regs_e3;
604 else
605 return NULL;
606}
607
608static inline u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
609{
610 if (CHIP_IS_E2(bp))
611 return PAGE_WRITE_REGS_E2;
612 else if (CHIP_IS_E3(bp))
613 return PAGE_WRITE_REGS_E3;
614 else
615 return 0;
616}
617
618static inline const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
619{
620 if (CHIP_IS_E2(bp))
621 return page_read_regs_e2;
622 else if (CHIP_IS_E3(bp))
623 return page_read_regs_e3;
624 else
625 return NULL;
626}
627
628static inline u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
629{
630 if (CHIP_IS_E2(bp))
631 return PAGE_READ_REGS_E2;
632 else if (CHIP_IS_E3(bp))
633 return PAGE_READ_REGS_E3;
634 else
635 return 0;
636}
637
638static inline int __bnx2x_get_regs_len(struct bnx2x *bp)
639{
640 int num_pages = __bnx2x_get_page_reg_num(bp);
641 int page_write_num = __bnx2x_get_page_write_num(bp);
642 const struct reg_addr *page_read_addr = __bnx2x_get_page_read_ar(bp);
643 int page_read_num = __bnx2x_get_page_read_num(bp);
644 int regdump_len = 0;
645 int i, j, k;
646
647 for (i = 0; i < REGS_COUNT; i++)
648 if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
649 regdump_len += reg_addrs[i].size;
650
651 for (i = 0; i < num_pages; i++)
652 for (j = 0; j < page_write_num; j++)
653 for (k = 0; k < page_read_num; k++)
654 if (bnx2x_is_reg_online(bp, &page_read_addr[k]))
655 regdump_len += page_read_addr[k].size;
656
657 return regdump_len;
658}
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000659
660static int bnx2x_get_regs_len(struct net_device *dev)
661{
662 struct bnx2x *bp = netdev_priv(dev);
663 int regdump_len = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000664
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000665 regdump_len = __bnx2x_get_regs_len(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000666 regdump_len *= 4;
667 regdump_len += sizeof(struct dump_hdr);
668
669 return regdump_len;
670}
671
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000672/**
673 * bnx2x_read_pages_regs - read "paged" registers
674 *
675 * @bp device handle
676 * @p output buffer
677 *
678 * Reads "paged" memories: memories that may only be read by first writing to a
679 * specific address ("write address") and then reading from a specific address
680 * ("read address"). There may be more than one write address per "page" and
681 * more than one read address per write address.
682 */
683static inline void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000684{
685 u32 i, j, k, n;
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000686 /* addresses of the paged registers */
687 const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
688 /* number of paged registers */
689 int num_pages = __bnx2x_get_page_reg_num(bp);
690 /* write addresses */
691 const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
692 /* number of write addresses */
693 int write_num = __bnx2x_get_page_write_num(bp);
694 /* read addresses info */
695 const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
696 /* number of read addresses */
697 int read_num = __bnx2x_get_page_read_num(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000698
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000699 for (i = 0; i < num_pages; i++) {
700 for (j = 0; j < write_num; j++) {
701 REG_WR(bp, write_addr[j], page_addr[i]);
702 for (k = 0; k < read_num; k++)
703 if (bnx2x_is_reg_online(bp, &read_addr[k]))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000704 for (n = 0; n <
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000705 read_addr[k].size; n++)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000706 *p++ = REG_RD(bp,
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000707 read_addr[k].addr + n*4);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000708 }
709 }
710}
711
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000712static inline void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
713{
714 u32 i, j;
715
716 /* Read the regular registers */
717 for (i = 0; i < REGS_COUNT; i++)
718 if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
719 for (j = 0; j < reg_addrs[i].size; j++)
720 *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
721
722 /* Read "paged" registes */
723 bnx2x_read_pages_regs(bp, p);
724}
725
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000726static void bnx2x_get_regs(struct net_device *dev,
727 struct ethtool_regs *regs, void *_p)
728{
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000729 u32 *p = _p;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000730 struct bnx2x *bp = netdev_priv(dev);
731 struct dump_hdr dump_hdr = {0};
732
733 regs->version = 0;
734 memset(p, 0, regs->len);
735
736 if (!netif_running(bp->dev))
737 return;
738
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000739 /* Disable parity attentions as long as following dump may
740 * cause false alarms by reading never written registers. We
741 * will re-enable parity attentions right after the dump.
742 */
743 bnx2x_disable_blocks_parity(bp);
744
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000745 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
746 dump_hdr.dump_sign = dump_sign_all;
747 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
748 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
749 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
750 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000751
752 if (CHIP_IS_E1(bp))
753 dump_hdr.info = RI_E1_ONLINE;
754 else if (CHIP_IS_E1H(bp))
755 dump_hdr.info = RI_E1H_ONLINE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300756 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000757 dump_hdr.info = RI_E2_ONLINE |
758 (BP_PATH(bp) ? RI_PATH1_DUMP : RI_PATH0_DUMP);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000759
760 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
761 p += dump_hdr.hdr_size + 1;
762
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000763 /* Actually read the registers */
764 __bnx2x_get_regs(bp, p);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000765
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000766 /* Re-enable parity attentions */
767 bnx2x_clear_blocks_parity(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +0000768 bnx2x_enable_blocks_parity(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000769}
770
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000771static void bnx2x_get_drvinfo(struct net_device *dev,
772 struct ethtool_drvinfo *info)
773{
774 struct bnx2x *bp = netdev_priv(dev);
775 u8 phy_fw_ver[PHY_FW_VER_LEN];
776
Rick Jones68aad782011-11-07 13:29:27 +0000777 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
778 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000779
780 phy_fw_ver[0] = '\0';
781 if (bp->port.pmf) {
782 bnx2x_acquire_phy_lock(bp);
783 bnx2x_get_ext_phy_fw_version(&bp->link_params,
784 (bp->state != BNX2X_STATE_CLOSED),
785 phy_fw_ver, PHY_FW_VER_LEN);
786 bnx2x_release_phy_lock(bp);
787 }
788
Rick Jones68aad782011-11-07 13:29:27 +0000789 strlcpy(info->fw_version, bp->fw_ver, sizeof(info->fw_version));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000790 snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
791 "bc %d.%d.%d%s%s",
792 (bp->common.bc_ver & 0xff0000) >> 16,
793 (bp->common.bc_ver & 0xff00) >> 8,
794 (bp->common.bc_ver & 0xff),
795 ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
Rick Jones68aad782011-11-07 13:29:27 +0000796 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000797 info->n_stats = BNX2X_NUM_STATS;
798 info->testinfo_len = BNX2X_NUM_TESTS;
799 info->eedump_len = bp->common.flash_size;
800 info->regdump_len = bnx2x_get_regs_len(dev);
801}
802
803static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
804{
805 struct bnx2x *bp = netdev_priv(dev);
806
807 if (bp->flags & NO_WOL_FLAG) {
808 wol->supported = 0;
809 wol->wolopts = 0;
810 } else {
811 wol->supported = WAKE_MAGIC;
812 if (bp->wol)
813 wol->wolopts = WAKE_MAGIC;
814 else
815 wol->wolopts = 0;
816 }
817 memset(&wol->sopass, 0, sizeof(wol->sopass));
818}
819
820static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
821{
822 struct bnx2x *bp = netdev_priv(dev);
823
824 if (wol->wolopts & ~WAKE_MAGIC)
825 return -EINVAL;
826
827 if (wol->wolopts & WAKE_MAGIC) {
828 if (bp->flags & NO_WOL_FLAG)
829 return -EINVAL;
830
831 bp->wol = 1;
832 } else
833 bp->wol = 0;
834
835 return 0;
836}
837
838static u32 bnx2x_get_msglevel(struct net_device *dev)
839{
840 struct bnx2x *bp = netdev_priv(dev);
841
842 return bp->msg_enable;
843}
844
845static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
846{
847 struct bnx2x *bp = netdev_priv(dev);
848
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000849 if (capable(CAP_NET_ADMIN)) {
850 /* dump MCP trace */
851 if (level & BNX2X_MSG_MCP)
852 bnx2x_fw_dump_lvl(bp, KERN_INFO);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000853 bp->msg_enable = level;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000854 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000855}
856
857static int bnx2x_nway_reset(struct net_device *dev)
858{
859 struct bnx2x *bp = netdev_priv(dev);
860
861 if (!bp->port.pmf)
862 return 0;
863
864 if (netif_running(dev)) {
865 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
866 bnx2x_link_set(bp);
867 }
868
869 return 0;
870}
871
872static u32 bnx2x_get_link(struct net_device *dev)
873{
874 struct bnx2x *bp = netdev_priv(dev);
875
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000876 if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000877 return 0;
878
879 return bp->link_vars.link_up;
880}
881
882static int bnx2x_get_eeprom_len(struct net_device *dev)
883{
884 struct bnx2x *bp = netdev_priv(dev);
885
886 return bp->common.flash_size;
887}
888
Ariel Eliorf16da432012-01-26 06:01:50 +0000889/* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
890 * we done things the other way around, if two pfs from the same port would
891 * attempt to access nvram at the same time, we could run into a scenario such
892 * as:
893 * pf A takes the port lock.
894 * pf B succeeds in taking the same lock since they are from the same port.
895 * pf A takes the per pf misc lock. Performs eeprom access.
896 * pf A finishes. Unlocks the per pf misc lock.
897 * Pf B takes the lock and proceeds to perform it's own access.
898 * pf A unlocks the per port lock, while pf B is still working (!).
899 * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
900 * acess corrupted by pf B).*
901 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000902static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
903{
904 int port = BP_PORT(bp);
905 int count, i;
Ariel Eliorf16da432012-01-26 06:01:50 +0000906 u32 val;
907
908 /* acquire HW lock: protect against other PFs in PF Direct Assignment */
909 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000910
911 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000912 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000913 if (CHIP_REV_IS_SLOW(bp))
914 count *= 100;
915
916 /* request access to nvram interface */
917 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
918 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
919
920 for (i = 0; i < count*10; i++) {
921 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
922 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
923 break;
924
925 udelay(5);
926 }
927
928 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
929 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
930 return -EBUSY;
931 }
932
933 return 0;
934}
935
936static int bnx2x_release_nvram_lock(struct bnx2x *bp)
937{
938 int port = BP_PORT(bp);
939 int count, i;
Ariel Eliorf16da432012-01-26 06:01:50 +0000940 u32 val;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000941
942 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000943 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000944 if (CHIP_REV_IS_SLOW(bp))
945 count *= 100;
946
947 /* relinquish nvram interface */
948 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
949 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
950
951 for (i = 0; i < count*10; i++) {
952 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
953 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
954 break;
955
956 udelay(5);
957 }
958
959 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
960 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
961 return -EBUSY;
962 }
963
Ariel Eliorf16da432012-01-26 06:01:50 +0000964 /* release HW lock: protect against other PFs in PF Direct Assignment */
965 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000966 return 0;
967}
968
969static void bnx2x_enable_nvram_access(struct bnx2x *bp)
970{
971 u32 val;
972
973 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
974
975 /* enable both bits, even on read */
976 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
977 (val | MCPR_NVM_ACCESS_ENABLE_EN |
978 MCPR_NVM_ACCESS_ENABLE_WR_EN));
979}
980
981static void bnx2x_disable_nvram_access(struct bnx2x *bp)
982{
983 u32 val;
984
985 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
986
987 /* disable both bits, even after read */
988 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
989 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
990 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
991}
992
993static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
994 u32 cmd_flags)
995{
996 int count, i, rc;
997 u32 val;
998
999 /* build the command word */
1000 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
1001
1002 /* need to clear DONE bit separately */
1003 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1004
1005 /* address of the NVRAM to read from */
1006 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1007 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1008
1009 /* issue a read command */
1010 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1011
1012 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001013 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001014 if (CHIP_REV_IS_SLOW(bp))
1015 count *= 100;
1016
1017 /* wait for completion */
1018 *ret_val = 0;
1019 rc = -EBUSY;
1020 for (i = 0; i < count; i++) {
1021 udelay(5);
1022 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1023
1024 if (val & MCPR_NVM_COMMAND_DONE) {
1025 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
1026 /* we read nvram data in cpu order
1027 * but ethtool sees it as an array of bytes
1028 * converting to big-endian will do the work */
1029 *ret_val = cpu_to_be32(val);
1030 rc = 0;
1031 break;
1032 }
1033 }
1034
1035 return rc;
1036}
1037
1038static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1039 int buf_size)
1040{
1041 int rc;
1042 u32 cmd_flags;
1043 __be32 val;
1044
1045 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
1046 DP(BNX2X_MSG_NVM,
1047 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1048 offset, buf_size);
1049 return -EINVAL;
1050 }
1051
1052 if (offset + buf_size > bp->common.flash_size) {
1053 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
1054 " buf_size (0x%x) > flash_size (0x%x)\n",
1055 offset, buf_size, bp->common.flash_size);
1056 return -EINVAL;
1057 }
1058
1059 /* request access to nvram interface */
1060 rc = bnx2x_acquire_nvram_lock(bp);
1061 if (rc)
1062 return rc;
1063
1064 /* enable access to nvram interface */
1065 bnx2x_enable_nvram_access(bp);
1066
1067 /* read the first word(s) */
1068 cmd_flags = MCPR_NVM_COMMAND_FIRST;
1069 while ((buf_size > sizeof(u32)) && (rc == 0)) {
1070 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1071 memcpy(ret_buf, &val, 4);
1072
1073 /* advance to the next dword */
1074 offset += sizeof(u32);
1075 ret_buf += sizeof(u32);
1076 buf_size -= sizeof(u32);
1077 cmd_flags = 0;
1078 }
1079
1080 if (rc == 0) {
1081 cmd_flags |= MCPR_NVM_COMMAND_LAST;
1082 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1083 memcpy(ret_buf, &val, 4);
1084 }
1085
1086 /* disable access to nvram interface */
1087 bnx2x_disable_nvram_access(bp);
1088 bnx2x_release_nvram_lock(bp);
1089
1090 return rc;
1091}
1092
1093static int bnx2x_get_eeprom(struct net_device *dev,
1094 struct ethtool_eeprom *eeprom, u8 *eebuf)
1095{
1096 struct bnx2x *bp = netdev_priv(dev);
1097 int rc;
1098
1099 if (!netif_running(dev))
1100 return -EAGAIN;
1101
1102 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001103 " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001104 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1105 eeprom->len, eeprom->len);
1106
1107 /* parameters already validated in ethtool_get_eeprom */
1108
1109 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
1110
1111 return rc;
1112}
1113
1114static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
1115 u32 cmd_flags)
1116{
1117 int count, i, rc;
1118
1119 /* build the command word */
1120 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
1121
1122 /* need to clear DONE bit separately */
1123 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1124
1125 /* write the data */
1126 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
1127
1128 /* address of the NVRAM to write to */
1129 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1130 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1131
1132 /* issue the write command */
1133 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1134
1135 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001136 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001137 if (CHIP_REV_IS_SLOW(bp))
1138 count *= 100;
1139
1140 /* wait for completion */
1141 rc = -EBUSY;
1142 for (i = 0; i < count; i++) {
1143 udelay(5);
1144 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1145 if (val & MCPR_NVM_COMMAND_DONE) {
1146 rc = 0;
1147 break;
1148 }
1149 }
1150
1151 return rc;
1152}
1153
1154#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
1155
1156static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
1157 int buf_size)
1158{
1159 int rc;
1160 u32 cmd_flags;
1161 u32 align_offset;
1162 __be32 val;
1163
1164 if (offset + buf_size > bp->common.flash_size) {
1165 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
1166 " buf_size (0x%x) > flash_size (0x%x)\n",
1167 offset, buf_size, bp->common.flash_size);
1168 return -EINVAL;
1169 }
1170
1171 /* request access to nvram interface */
1172 rc = bnx2x_acquire_nvram_lock(bp);
1173 if (rc)
1174 return rc;
1175
1176 /* enable access to nvram interface */
1177 bnx2x_enable_nvram_access(bp);
1178
1179 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
1180 align_offset = (offset & ~0x03);
1181 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
1182
1183 if (rc == 0) {
1184 val &= ~(0xff << BYTE_OFFSET(offset));
1185 val |= (*data_buf << BYTE_OFFSET(offset));
1186
1187 /* nvram data is returned as an array of bytes
1188 * convert it back to cpu order */
1189 val = be32_to_cpu(val);
1190
1191 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
1192 cmd_flags);
1193 }
1194
1195 /* disable access to nvram interface */
1196 bnx2x_disable_nvram_access(bp);
1197 bnx2x_release_nvram_lock(bp);
1198
1199 return rc;
1200}
1201
1202static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
1203 int buf_size)
1204{
1205 int rc;
1206 u32 cmd_flags;
1207 u32 val;
1208 u32 written_so_far;
1209
1210 if (buf_size == 1) /* ethtool */
1211 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
1212
1213 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
1214 DP(BNX2X_MSG_NVM,
1215 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1216 offset, buf_size);
1217 return -EINVAL;
1218 }
1219
1220 if (offset + buf_size > bp->common.flash_size) {
1221 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
1222 " buf_size (0x%x) > flash_size (0x%x)\n",
1223 offset, buf_size, bp->common.flash_size);
1224 return -EINVAL;
1225 }
1226
1227 /* request access to nvram interface */
1228 rc = bnx2x_acquire_nvram_lock(bp);
1229 if (rc)
1230 return rc;
1231
1232 /* enable access to nvram interface */
1233 bnx2x_enable_nvram_access(bp);
1234
1235 written_so_far = 0;
1236 cmd_flags = MCPR_NVM_COMMAND_FIRST;
1237 while ((written_so_far < buf_size) && (rc == 0)) {
1238 if (written_so_far == (buf_size - sizeof(u32)))
1239 cmd_flags |= MCPR_NVM_COMMAND_LAST;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001240 else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001241 cmd_flags |= MCPR_NVM_COMMAND_LAST;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001242 else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001243 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
1244
1245 memcpy(&val, data_buf, 4);
1246
1247 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
1248
1249 /* advance to the next dword */
1250 offset += sizeof(u32);
1251 data_buf += sizeof(u32);
1252 written_so_far += sizeof(u32);
1253 cmd_flags = 0;
1254 }
1255
1256 /* disable access to nvram interface */
1257 bnx2x_disable_nvram_access(bp);
1258 bnx2x_release_nvram_lock(bp);
1259
1260 return rc;
1261}
1262
1263static int bnx2x_set_eeprom(struct net_device *dev,
1264 struct ethtool_eeprom *eeprom, u8 *eebuf)
1265{
1266 struct bnx2x *bp = netdev_priv(dev);
1267 int port = BP_PORT(bp);
1268 int rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001269 u32 ext_phy_config;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001270 if (!netif_running(dev))
1271 return -EAGAIN;
1272
1273 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001274 " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001275 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1276 eeprom->len, eeprom->len);
1277
1278 /* parameters already validated in ethtool_set_eeprom */
1279
1280 /* PHY eeprom can be accessed only by the PMF */
1281 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
1282 !bp->port.pmf)
1283 return -EINVAL;
1284
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001285 ext_phy_config =
1286 SHMEM_RD(bp,
1287 dev_info.port_hw_config[port].external_phy_config);
1288
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001289 if (eeprom->magic == 0x50485950) {
1290 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
1291 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1292
1293 bnx2x_acquire_phy_lock(bp);
1294 rc |= bnx2x_link_reset(&bp->link_params,
1295 &bp->link_vars, 0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001296 if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001297 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
1298 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1299 MISC_REGISTERS_GPIO_HIGH, port);
1300 bnx2x_release_phy_lock(bp);
1301 bnx2x_link_report(bp);
1302
1303 } else if (eeprom->magic == 0x50485952) {
1304 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
1305 if (bp->state == BNX2X_STATE_OPEN) {
1306 bnx2x_acquire_phy_lock(bp);
1307 rc |= bnx2x_link_reset(&bp->link_params,
1308 &bp->link_vars, 1);
1309
1310 rc |= bnx2x_phy_init(&bp->link_params,
1311 &bp->link_vars);
1312 bnx2x_release_phy_lock(bp);
1313 bnx2x_calc_fc_adv(bp);
1314 }
1315 } else if (eeprom->magic == 0x53985943) {
1316 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001317 if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001318 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001319
1320 /* DSP Remove Download Mode */
1321 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1322 MISC_REGISTERS_GPIO_LOW, port);
1323
1324 bnx2x_acquire_phy_lock(bp);
1325
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001326 bnx2x_sfx7101_sp_sw_reset(bp,
1327 &bp->link_params.phy[EXT_PHY1]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001328
1329 /* wait 0.5 sec to allow it to run */
1330 msleep(500);
1331 bnx2x_ext_phy_hw_reset(bp, port);
1332 msleep(500);
1333 bnx2x_release_phy_lock(bp);
1334 }
1335 } else
1336 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
1337
1338 return rc;
1339}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001340
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001341static int bnx2x_get_coalesce(struct net_device *dev,
1342 struct ethtool_coalesce *coal)
1343{
1344 struct bnx2x *bp = netdev_priv(dev);
1345
1346 memset(coal, 0, sizeof(struct ethtool_coalesce));
1347
1348 coal->rx_coalesce_usecs = bp->rx_ticks;
1349 coal->tx_coalesce_usecs = bp->tx_ticks;
1350
1351 return 0;
1352}
1353
1354static int bnx2x_set_coalesce(struct net_device *dev,
1355 struct ethtool_coalesce *coal)
1356{
1357 struct bnx2x *bp = netdev_priv(dev);
1358
1359 bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
1360 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
1361 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
1362
1363 bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
1364 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
1365 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
1366
1367 if (netif_running(dev))
1368 bnx2x_update_coalesce(bp);
1369
1370 return 0;
1371}
1372
1373static void bnx2x_get_ringparam(struct net_device *dev,
1374 struct ethtool_ringparam *ering)
1375{
1376 struct bnx2x *bp = netdev_priv(dev);
1377
1378 ering->rx_max_pending = MAX_RX_AVAIL;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001379
Dmitry Kravkov25141582010-09-12 05:48:28 +00001380 if (bp->rx_ring_size)
1381 ering->rx_pending = bp->rx_ring_size;
1382 else
David S. Miller8decf862011-09-22 03:23:13 -04001383 ering->rx_pending = MAX_RX_AVAIL;
Dmitry Kravkov25141582010-09-12 05:48:28 +00001384
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001385 ering->tx_max_pending = MAX_TX_AVAIL;
1386 ering->tx_pending = bp->tx_ring_size;
1387}
1388
1389static int bnx2x_set_ringparam(struct net_device *dev,
1390 struct ethtool_ringparam *ering)
1391{
1392 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001393
1394 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Ariel Elior7a752992012-01-26 06:01:53 +00001395 netdev_err(dev, "Handling parity error recovery. "
1396 "Try again later\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001397 return -EAGAIN;
1398 }
1399
1400 if ((ering->rx_pending > MAX_RX_AVAIL) ||
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00001401 (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
1402 MIN_RX_SIZE_TPA)) ||
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001403 (ering->tx_pending > MAX_TX_AVAIL) ||
1404 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
1405 return -EINVAL;
1406
1407 bp->rx_ring_size = ering->rx_pending;
1408 bp->tx_ring_size = ering->tx_pending;
1409
Dmitry Kravkova9fccec2011-06-14 01:33:30 +00001410 return bnx2x_reload_if_running(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001411}
1412
1413static void bnx2x_get_pauseparam(struct net_device *dev,
1414 struct ethtool_pauseparam *epause)
1415{
1416 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001417 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
1418 epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
1419 BNX2X_FLOW_CTRL_AUTO);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001420
1421 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
1422 BNX2X_FLOW_CTRL_RX);
1423 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
1424 BNX2X_FLOW_CTRL_TX);
1425
1426 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001427 " autoneg %d rx_pause %d tx_pause %d\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001428 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1429}
1430
1431static int bnx2x_set_pauseparam(struct net_device *dev,
1432 struct ethtool_pauseparam *epause)
1433{
1434 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001435 u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001436 if (IS_MF(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001437 return 0;
1438
1439 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001440 " autoneg %d rx_pause %d tx_pause %d\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001441 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1442
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001443 bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001444
1445 if (epause->rx_pause)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001446 bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001447
1448 if (epause->tx_pause)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001449 bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001450
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001451 if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
1452 bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001453
1454 if (epause->autoneg) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001455 if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001456 DP(NETIF_MSG_LINK, "autoneg not supported\n");
1457 return -EINVAL;
1458 }
1459
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001460 if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
1461 bp->link_params.req_flow_ctrl[cfg_idx] =
1462 BNX2X_FLOW_CTRL_AUTO;
1463 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001464 }
1465
1466 DP(NETIF_MSG_LINK,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001467 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001468
1469 if (netif_running(dev)) {
1470 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1471 bnx2x_link_set(bp);
1472 }
1473
1474 return 0;
1475}
1476
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001477static const struct {
1478 char string[ETH_GSTRING_LEN];
1479} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
1480 { "register_test (offline)" },
1481 { "memory_test (offline)" },
1482 { "loopback_test (offline)" },
1483 { "nvram_test (online)" },
1484 { "interrupt_test (online)" },
1485 { "link_test (online)" },
1486 { "idle check (online)" }
1487};
1488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001489enum {
1490 BNX2X_CHIP_E1_OFST = 0,
1491 BNX2X_CHIP_E1H_OFST,
1492 BNX2X_CHIP_E2_OFST,
1493 BNX2X_CHIP_E3_OFST,
1494 BNX2X_CHIP_E3B0_OFST,
1495 BNX2X_CHIP_MAX_OFST
1496};
1497
1498#define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
1499#define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
1500#define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
1501#define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
1502#define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
1503
1504#define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
1505#define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
1506
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001507static int bnx2x_test_registers(struct bnx2x *bp)
1508{
1509 int idx, i, rc = -ENODEV;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001510 u32 wr_val = 0, hw;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001511 int port = BP_PORT(bp);
1512 static const struct {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001513 u32 hw;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001514 u32 offset0;
1515 u32 offset1;
1516 u32 mask;
1517 } reg_tbl[] = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001518/* 0 */ { BNX2X_CHIP_MASK_ALL,
1519 BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
1520 { BNX2X_CHIP_MASK_ALL,
1521 DORQ_REG_DB_ADDR0, 4, 0xffffffff },
1522 { BNX2X_CHIP_MASK_E1X,
1523 HC_REG_AGG_INT_0, 4, 0x000003ff },
1524 { BNX2X_CHIP_MASK_ALL,
1525 PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
1526 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
1527 PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
1528 { BNX2X_CHIP_MASK_E3B0,
1529 PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
1530 { BNX2X_CHIP_MASK_ALL,
1531 PRS_REG_CID_PORT_0, 4, 0x00ffffff },
1532 { BNX2X_CHIP_MASK_ALL,
1533 PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
1534 { BNX2X_CHIP_MASK_ALL,
1535 PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
1536 { BNX2X_CHIP_MASK_ALL,
1537 PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
1538/* 10 */ { BNX2X_CHIP_MASK_ALL,
1539 PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
1540 { BNX2X_CHIP_MASK_ALL,
1541 PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
1542 { BNX2X_CHIP_MASK_ALL,
1543 QM_REG_CONNNUM_0, 4, 0x000fffff },
1544 { BNX2X_CHIP_MASK_ALL,
1545 TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
1546 { BNX2X_CHIP_MASK_ALL,
1547 SRC_REG_KEYRSS0_0, 40, 0xffffffff },
1548 { BNX2X_CHIP_MASK_ALL,
1549 SRC_REG_KEYRSS0_7, 40, 0xffffffff },
1550 { BNX2X_CHIP_MASK_ALL,
1551 XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
1552 { BNX2X_CHIP_MASK_ALL,
1553 XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
1554 { BNX2X_CHIP_MASK_ALL,
1555 XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
1556 { BNX2X_CHIP_MASK_ALL,
1557 NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
1558/* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1559 NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
1560 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1561 NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
1562 { BNX2X_CHIP_MASK_ALL,
1563 NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
1564 { BNX2X_CHIP_MASK_ALL,
1565 NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
1566 { BNX2X_CHIP_MASK_ALL,
1567 NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
1568 { BNX2X_CHIP_MASK_ALL,
1569 NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
1570 { BNX2X_CHIP_MASK_ALL,
1571 NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
1572 { BNX2X_CHIP_MASK_ALL,
1573 NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
1574 { BNX2X_CHIP_MASK_ALL,
1575 NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
1576 { BNX2X_CHIP_MASK_ALL,
1577 NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
1578/* 30 */ { BNX2X_CHIP_MASK_ALL,
1579 NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
1580 { BNX2X_CHIP_MASK_ALL,
1581 NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
1582 { BNX2X_CHIP_MASK_ALL,
1583 NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
1584 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1585 NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
1586 { BNX2X_CHIP_MASK_ALL,
1587 NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
1588 { BNX2X_CHIP_MASK_ALL,
1589 NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
1590 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1591 NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
1592 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
1593 NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001594
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001595 { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001596 };
1597
1598 if (!netif_running(bp->dev))
1599 return rc;
1600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001601 if (CHIP_IS_E1(bp))
1602 hw = BNX2X_CHIP_MASK_E1;
1603 else if (CHIP_IS_E1H(bp))
1604 hw = BNX2X_CHIP_MASK_E1H;
1605 else if (CHIP_IS_E2(bp))
1606 hw = BNX2X_CHIP_MASK_E2;
1607 else if (CHIP_IS_E3B0(bp))
1608 hw = BNX2X_CHIP_MASK_E3B0;
1609 else /* e3 A0 */
1610 hw = BNX2X_CHIP_MASK_E3;
1611
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001612 /* Repeat the test twice:
1613 First by writing 0x00000000, second by writing 0xffffffff */
1614 for (idx = 0; idx < 2; idx++) {
1615
1616 switch (idx) {
1617 case 0:
1618 wr_val = 0;
1619 break;
1620 case 1:
1621 wr_val = 0xffffffff;
1622 break;
1623 }
1624
1625 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
1626 u32 offset, mask, save_val, val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001627 if (!(hw & reg_tbl[i].hw))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001628 continue;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001629
1630 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
1631 mask = reg_tbl[i].mask;
1632
1633 save_val = REG_RD(bp, offset);
1634
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001635 REG_WR(bp, offset, wr_val & mask);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001636
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001637 val = REG_RD(bp, offset);
1638
1639 /* Restore the original register's value */
1640 REG_WR(bp, offset, save_val);
1641
1642 /* verify value is as expected */
1643 if ((val & mask) != (wr_val & mask)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001644 DP(NETIF_MSG_HW,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001645 "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
1646 offset, val, wr_val, mask);
1647 goto test_reg_exit;
1648 }
1649 }
1650 }
1651
1652 rc = 0;
1653
1654test_reg_exit:
1655 return rc;
1656}
1657
1658static int bnx2x_test_memory(struct bnx2x *bp)
1659{
1660 int i, j, rc = -ENODEV;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001661 u32 val, index;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001662 static const struct {
1663 u32 offset;
1664 int size;
1665 } mem_tbl[] = {
1666 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
1667 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
1668 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
1669 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
1670 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
1671 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
1672 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
1673
1674 { 0xffffffff, 0 }
1675 };
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001676
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001677 static const struct {
1678 char *name;
1679 u32 offset;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001680 u32 hw_mask[BNX2X_CHIP_MAX_OFST];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001681 } prty_tbl[] = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001682 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
1683 {0x3ffc0, 0, 0, 0} },
1684 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
1685 {0x2, 0x2, 0, 0} },
1686 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
1687 {0, 0, 0, 0} },
1688 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
1689 {0x3ffc0, 0, 0, 0} },
1690 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
1691 {0x3ffc0, 0, 0, 0} },
1692 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
1693 {0x3ffc1, 0, 0, 0} },
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001694
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001695 { NULL, 0xffffffff, {0, 0, 0, 0} }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001696 };
1697
1698 if (!netif_running(bp->dev))
1699 return rc;
1700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001701 if (CHIP_IS_E1(bp))
1702 index = BNX2X_CHIP_E1_OFST;
1703 else if (CHIP_IS_E1H(bp))
1704 index = BNX2X_CHIP_E1H_OFST;
1705 else if (CHIP_IS_E2(bp))
1706 index = BNX2X_CHIP_E2_OFST;
1707 else /* e3 */
1708 index = BNX2X_CHIP_E3_OFST;
1709
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001710 /* pre-Check the parity status */
1711 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
1712 val = REG_RD(bp, prty_tbl[i].offset);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001713 if (val & ~(prty_tbl[i].hw_mask[index])) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001714 DP(NETIF_MSG_HW,
1715 "%s is 0x%x\n", prty_tbl[i].name, val);
1716 goto test_mem_exit;
1717 }
1718 }
1719
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001720 /* Go through all the memories */
1721 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
1722 for (j = 0; j < mem_tbl[i].size; j++)
1723 REG_RD(bp, mem_tbl[i].offset + j*4);
1724
1725 /* Check the parity status */
1726 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
1727 val = REG_RD(bp, prty_tbl[i].offset);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001728 if (val & ~(prty_tbl[i].hw_mask[index])) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001729 DP(NETIF_MSG_HW,
1730 "%s is 0x%x\n", prty_tbl[i].name, val);
1731 goto test_mem_exit;
1732 }
1733 }
1734
1735 rc = 0;
1736
1737test_mem_exit:
1738 return rc;
1739}
1740
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001741static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001742{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001743 int cnt = 1400;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001744
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001745 if (link_up) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001746 while (bnx2x_link_test(bp, is_serdes) && cnt--)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001747 msleep(20);
1748
1749 if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
1750 DP(NETIF_MSG_LINK, "Timeout waiting for link up\n");
1751 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001752}
1753
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001754static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001755{
1756 unsigned int pkt_size, num_pkts, i;
1757 struct sk_buff *skb;
1758 unsigned char *packet;
1759 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
1760 struct bnx2x_fastpath *fp_tx = &bp->fp[0];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001761 struct bnx2x_fp_txdata *txdata = &fp_tx->txdata[0];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001762 u16 tx_start_idx, tx_idx;
1763 u16 rx_start_idx, rx_idx;
Dmitry Kravkovb0700b12012-01-23 07:31:53 +00001764 u16 pkt_prod, bd_prod;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001765 struct sw_tx_bd *tx_buf;
1766 struct eth_tx_start_bd *tx_start_bd;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001767 struct eth_tx_parse_bd_e1x *pbd_e1x = NULL;
1768 struct eth_tx_parse_bd_e2 *pbd_e2 = NULL;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001769 dma_addr_t mapping;
1770 union eth_rx_cqe *cqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001771 u8 cqe_fp_flags, cqe_fp_type;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001772 struct sw_rx_bd *rx_buf;
1773 u16 len;
1774 int rc = -ENODEV;
Eric Dumazete52fcb22011-11-14 06:05:34 +00001775 u8 *data;
Dmitry Kravkov73dbb5e2011-12-06 02:05:12 +00001776 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txdata->txq_index);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001777
1778 /* check the loopback mode */
1779 switch (loopback_mode) {
1780 case BNX2X_PHY_LOOPBACK:
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001781 if (bp->link_params.loopback_mode != LOOPBACK_XGXS)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001782 return -EINVAL;
1783 break;
1784 case BNX2X_MAC_LOOPBACK:
Yaniv Rosner32911332011-11-28 00:49:51 +00001785 if (CHIP_IS_E3(bp)) {
1786 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
1787 if (bp->port.supported[cfg_idx] &
1788 (SUPPORTED_10000baseT_Full |
1789 SUPPORTED_20000baseMLD2_Full |
1790 SUPPORTED_20000baseKR2_Full))
1791 bp->link_params.loopback_mode = LOOPBACK_XMAC;
1792 else
1793 bp->link_params.loopback_mode = LOOPBACK_UMAC;
1794 } else
1795 bp->link_params.loopback_mode = LOOPBACK_BMAC;
1796
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001797 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
1798 break;
1799 default:
1800 return -EINVAL;
1801 }
1802
1803 /* prepare the loopback packet */
1804 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
1805 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08001806 skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001807 if (!skb) {
1808 rc = -ENOMEM;
1809 goto test_loopback_exit;
1810 }
1811 packet = skb_put(skb, pkt_size);
1812 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
1813 memset(packet + ETH_ALEN, 0, ETH_ALEN);
1814 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
1815 for (i = ETH_HLEN; i < pkt_size; i++)
1816 packet[i] = (unsigned char) (i & 0xff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001817 mapping = dma_map_single(&bp->pdev->dev, skb->data,
1818 skb_headlen(skb), DMA_TO_DEVICE);
1819 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
1820 rc = -ENOMEM;
1821 dev_kfree_skb(skb);
1822 BNX2X_ERR("Unable to map SKB\n");
1823 goto test_loopback_exit;
1824 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001825
1826 /* send the loopback packet */
1827 num_pkts = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001828 tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001829 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
1830
Dmitry Kravkov73dbb5e2011-12-06 02:05:12 +00001831 netdev_tx_sent_queue(txq, skb->len);
1832
Ariel Elior6383c0b2011-07-14 08:31:57 +00001833 pkt_prod = txdata->tx_pkt_prod++;
1834 tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
1835 tx_buf->first_bd = txdata->tx_bd_prod;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001836 tx_buf->skb = skb;
1837 tx_buf->flags = 0;
1838
Ariel Elior6383c0b2011-07-14 08:31:57 +00001839 bd_prod = TX_BD(txdata->tx_bd_prod);
1840 tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001841 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1842 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1843 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
1844 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001845 tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001846 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001847 SET_FLAG(tx_start_bd->general_data,
1848 ETH_TX_START_BD_ETH_ADDR_TYPE,
1849 UNICAST_ADDRESS);
1850 SET_FLAG(tx_start_bd->general_data,
1851 ETH_TX_START_BD_HDR_NBDS,
1852 1);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001853
1854 /* turn on parsing and get a BD */
1855 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001856
Ariel Elior6383c0b2011-07-14 08:31:57 +00001857 pbd_e1x = &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
1858 pbd_e2 = &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001859
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001860 memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001861 memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001862
1863 wmb();
1864
Ariel Elior6383c0b2011-07-14 08:31:57 +00001865 txdata->tx_db.data.prod += 2;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001866 barrier();
Ariel Elior6383c0b2011-07-14 08:31:57 +00001867 DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001868
1869 mmiowb();
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001870 barrier();
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001871
1872 num_pkts++;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001873 txdata->tx_bd_prod += 2; /* start + pbd */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001874
1875 udelay(100);
1876
Ariel Elior6383c0b2011-07-14 08:31:57 +00001877 tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001878 if (tx_idx != tx_start_idx + num_pkts)
1879 goto test_loopback_exit;
1880
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001881 /* Unlike HC IGU won't generate an interrupt for status block
1882 * updates that have been performed while interrupts were
1883 * disabled.
1884 */
Eric Dumazete1210d12010-11-24 03:45:10 +00001885 if (bp->common.int_block == INT_BLOCK_IGU) {
1886 /* Disable local BHes to prevent a dead-lock situation between
1887 * sch_direct_xmit() and bnx2x_run_loopback() (calling
1888 * bnx2x_tx_int()), as both are taking netif_tx_lock().
1889 */
1890 local_bh_disable();
Ariel Elior6383c0b2011-07-14 08:31:57 +00001891 bnx2x_tx_int(bp, txdata);
Eric Dumazete1210d12010-11-24 03:45:10 +00001892 local_bh_enable();
1893 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001894
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001895 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
1896 if (rx_idx != rx_start_idx + num_pkts)
1897 goto test_loopback_exit;
1898
Dmitry Kravkovb0700b12012-01-23 07:31:53 +00001899 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001900 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001901 cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
1902 if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001903 goto test_loopback_rx_exit;
1904
1905 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1906 if (len != pkt_size)
1907 goto test_loopback_rx_exit;
1908
1909 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Vladislav Zolotarov9924caf2011-07-19 01:37:42 +00001910 dma_sync_single_for_cpu(&bp->pdev->dev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001911 dma_unmap_addr(rx_buf, mapping),
1912 fp_rx->rx_buf_size, DMA_FROM_DEVICE);
Eric Dumazete52fcb22011-11-14 06:05:34 +00001913 data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001914 for (i = ETH_HLEN; i < pkt_size; i++)
Eric Dumazete52fcb22011-11-14 06:05:34 +00001915 if (*(data + i) != (unsigned char) (i & 0xff))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001916 goto test_loopback_rx_exit;
1917
1918 rc = 0;
1919
1920test_loopback_rx_exit:
1921
1922 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
1923 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
1924 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
1925 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
1926
1927 /* Update producers */
1928 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
1929 fp_rx->rx_sge_prod);
1930
1931test_loopback_exit:
1932 bp->link_params.loopback_mode = LOOPBACK_NONE;
1933
1934 return rc;
1935}
1936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001937static int bnx2x_test_loopback(struct bnx2x *bp)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001938{
1939 int rc = 0, res;
1940
1941 if (BP_NOMCP(bp))
1942 return rc;
1943
1944 if (!netif_running(bp->dev))
1945 return BNX2X_LOOPBACK_FAILED;
1946
1947 bnx2x_netif_stop(bp, 1);
1948 bnx2x_acquire_phy_lock(bp);
1949
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001950 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001951 if (res) {
1952 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
1953 rc |= BNX2X_PHY_LOOPBACK_FAILED;
1954 }
1955
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001956 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001957 if (res) {
1958 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
1959 rc |= BNX2X_MAC_LOOPBACK_FAILED;
1960 }
1961
1962 bnx2x_release_phy_lock(bp);
1963 bnx2x_netif_start(bp);
1964
1965 return rc;
1966}
1967
1968#define CRC32_RESIDUAL 0xdebb20e3
1969
1970static int bnx2x_test_nvram(struct bnx2x *bp)
1971{
1972 static const struct {
1973 int offset;
1974 int size;
1975 } nvram_tbl[] = {
1976 { 0, 0x14 }, /* bootstrap */
1977 { 0x14, 0xec }, /* dir */
1978 { 0x100, 0x350 }, /* manuf_info */
1979 { 0x450, 0xf0 }, /* feature_info */
1980 { 0x640, 0x64 }, /* upgrade_key_info */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001981 { 0x708, 0x70 }, /* manuf_key_info */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001982 { 0, 0 }
1983 };
1984 __be32 buf[0x350 / 4];
1985 u8 *data = (u8 *)buf;
1986 int i, rc;
1987 u32 magic, crc;
1988
1989 if (BP_NOMCP(bp))
1990 return 0;
1991
1992 rc = bnx2x_nvram_read(bp, 0, data, 4);
1993 if (rc) {
1994 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
1995 goto test_nvram_exit;
1996 }
1997
1998 magic = be32_to_cpu(buf[0]);
1999 if (magic != 0x669955aa) {
2000 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
2001 rc = -ENODEV;
2002 goto test_nvram_exit;
2003 }
2004
2005 for (i = 0; nvram_tbl[i].size; i++) {
2006
2007 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
2008 nvram_tbl[i].size);
2009 if (rc) {
2010 DP(NETIF_MSG_PROBE,
2011 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
2012 goto test_nvram_exit;
2013 }
2014
2015 crc = ether_crc_le(nvram_tbl[i].size, data);
2016 if (crc != CRC32_RESIDUAL) {
2017 DP(NETIF_MSG_PROBE,
2018 "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
2019 rc = -ENODEV;
2020 goto test_nvram_exit;
2021 }
2022 }
2023
2024test_nvram_exit:
2025 return rc;
2026}
2027
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002028/* Send an EMPTY ramrod on the first queue */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002029static int bnx2x_test_intr(struct bnx2x *bp)
2030{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002031 struct bnx2x_queue_state_params params = {0};
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002032
2033 if (!netif_running(bp->dev))
2034 return -ENODEV;
2035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002036 params.q_obj = &bp->fp->q_obj;
2037 params.cmd = BNX2X_Q_CMD_EMPTY;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002038
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002039 __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002040
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002041 return bnx2x_queue_state_change(bp, &params);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002042}
2043
2044static void bnx2x_self_test(struct net_device *dev,
2045 struct ethtool_test *etest, u64 *buf)
2046{
2047 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002048 u8 is_serdes;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002049 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Ariel Elior7a752992012-01-26 06:01:53 +00002050 netdev_err(bp->dev, "Handling parity error recovery. "
2051 "Try again later\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002052 etest->flags |= ETH_TEST_FL_FAILED;
2053 return;
2054 }
2055
2056 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
2057
2058 if (!netif_running(dev))
2059 return;
2060
2061 /* offline tests are not supported in MF mode */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002062 if (IS_MF(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002063 etest->flags &= ~ETH_TEST_FL_OFFLINE;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002064 is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002065
2066 if (etest->flags & ETH_TEST_FL_OFFLINE) {
2067 int port = BP_PORT(bp);
2068 u32 val;
2069 u8 link_up;
2070
2071 /* save current value of input enable for TX port IF */
2072 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
2073 /* disable input for TX port IF */
2074 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
2075
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002076 link_up = bp->link_vars.link_up;
2077
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002078 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
2079 bnx2x_nic_load(bp, LOAD_DIAG);
2080 /* wait until link state is restored */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002081 bnx2x_wait_for_link(bp, 1, is_serdes);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002082
2083 if (bnx2x_test_registers(bp) != 0) {
2084 buf[0] = 1;
2085 etest->flags |= ETH_TEST_FL_FAILED;
2086 }
2087 if (bnx2x_test_memory(bp) != 0) {
2088 buf[1] = 1;
2089 etest->flags |= ETH_TEST_FL_FAILED;
2090 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002092 buf[2] = bnx2x_test_loopback(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002093 if (buf[2] != 0)
2094 etest->flags |= ETH_TEST_FL_FAILED;
2095
2096 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
2097
2098 /* restore input for TX port IF */
2099 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
2100
2101 bnx2x_nic_load(bp, LOAD_NORMAL);
2102 /* wait until link state is restored */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002103 bnx2x_wait_for_link(bp, link_up, is_serdes);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002104 }
2105 if (bnx2x_test_nvram(bp) != 0) {
2106 buf[3] = 1;
2107 etest->flags |= ETH_TEST_FL_FAILED;
2108 }
2109 if (bnx2x_test_intr(bp) != 0) {
2110 buf[4] = 1;
2111 etest->flags |= ETH_TEST_FL_FAILED;
2112 }
Dmitry Kravkov633ac362011-02-28 03:37:12 +00002113
2114 if (bnx2x_link_test(bp, is_serdes) != 0) {
2115 buf[5] = 1;
2116 etest->flags |= ETH_TEST_FL_FAILED;
2117 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002118
2119#ifdef BNX2X_EXTRA_DEBUG
2120 bnx2x_panic_dump(bp);
2121#endif
2122}
2123
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002124#define IS_PORT_STAT(i) \
2125 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
2126#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002127#define IS_MF_MODE_STAT(bp) \
2128 (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002130/* ethtool statistics are displayed for all regular ethernet queues and the
2131 * fcoe L2 queue if not disabled
2132 */
2133static inline int bnx2x_num_stat_queues(struct bnx2x *bp)
2134{
2135 return BNX2X_NUM_ETH_QUEUES(bp);
2136}
2137
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002138static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
2139{
2140 struct bnx2x *bp = netdev_priv(dev);
2141 int i, num_stats;
2142
2143 switch (stringset) {
2144 case ETH_SS_STATS:
2145 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002146 num_stats = bnx2x_num_stat_queues(bp) *
Yuval Mintzd5e83632012-01-23 07:31:52 +00002147 BNX2X_NUM_Q_STATS;
2148 } else
2149 num_stats = 0;
2150 if (IS_MF_MODE_STAT(bp)) {
2151 for (i = 0; i < BNX2X_NUM_STATS; i++)
2152 if (IS_FUNC_STAT(i))
2153 num_stats++;
2154 } else
2155 num_stats += BNX2X_NUM_STATS;
2156
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002157 return num_stats;
2158
2159 case ETH_SS_TEST:
2160 return BNX2X_NUM_TESTS;
2161
2162 default:
2163 return -EINVAL;
2164 }
2165}
2166
2167static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
2168{
2169 struct bnx2x *bp = netdev_priv(dev);
2170 int i, j, k;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002171 char queue_name[MAX_QUEUE_NAME_LEN+1];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002172
2173 switch (stringset) {
2174 case ETH_SS_STATS:
Yuval Mintzd5e83632012-01-23 07:31:52 +00002175 k = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002176 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002177 for_each_eth_queue(bp, i) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002178 memset(queue_name, 0, sizeof(queue_name));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002179 sprintf(queue_name, "%d", i);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002180 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002181 snprintf(buf + (k + j)*ETH_GSTRING_LEN,
2182 ETH_GSTRING_LEN,
2183 bnx2x_q_stats_arr[j].string,
2184 queue_name);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002185 k += BNX2X_NUM_Q_STATS;
2186 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002187 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00002188
2189
2190 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
2191 if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
2192 continue;
2193 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
2194 bnx2x_stats_arr[i].string);
2195 j++;
2196 }
2197
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002198 break;
2199
2200 case ETH_SS_TEST:
2201 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
2202 break;
2203 }
2204}
2205
2206static void bnx2x_get_ethtool_stats(struct net_device *dev,
2207 struct ethtool_stats *stats, u64 *buf)
2208{
2209 struct bnx2x *bp = netdev_priv(dev);
2210 u32 *hw_stats, *offset;
Yuval Mintzd5e83632012-01-23 07:31:52 +00002211 int i, j, k = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002212
2213 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002214 for_each_eth_queue(bp, i) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002215 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
2216 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
2217 if (bnx2x_q_stats_arr[j].size == 0) {
2218 /* skip this counter */
2219 buf[k + j] = 0;
2220 continue;
2221 }
2222 offset = (hw_stats +
2223 bnx2x_q_stats_arr[j].offset);
2224 if (bnx2x_q_stats_arr[j].size == 4) {
2225 /* 4-byte counter */
2226 buf[k + j] = (u64) *offset;
2227 continue;
2228 }
2229 /* 8-byte counter */
2230 buf[k + j] = HILO_U64(*offset, *(offset + 1));
2231 }
2232 k += BNX2X_NUM_Q_STATS;
2233 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00002234 }
2235
2236 hw_stats = (u32 *)&bp->eth_stats;
2237 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
2238 if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
2239 continue;
2240 if (bnx2x_stats_arr[i].size == 0) {
2241 /* skip this counter */
2242 buf[k + j] = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002243 j++;
Yuval Mintzd5e83632012-01-23 07:31:52 +00002244 continue;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002245 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00002246 offset = (hw_stats + bnx2x_stats_arr[i].offset);
2247 if (bnx2x_stats_arr[i].size == 4) {
2248 /* 4-byte counter */
2249 buf[k + j] = (u64) *offset;
2250 j++;
2251 continue;
2252 }
2253 /* 8-byte counter */
2254 buf[k + j] = HILO_U64(*offset, *(offset + 1));
2255 j++;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002256 }
2257}
2258
stephen hemminger32d36132011-04-04 11:06:37 +00002259static int bnx2x_set_phys_id(struct net_device *dev,
2260 enum ethtool_phys_id_state state)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002261{
2262 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002263
2264 if (!netif_running(dev))
stephen hemminger32d36132011-04-04 11:06:37 +00002265 return -EAGAIN;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002266
2267 if (!bp->port.pmf)
stephen hemminger32d36132011-04-04 11:06:37 +00002268 return -EOPNOTSUPP;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002269
stephen hemminger32d36132011-04-04 11:06:37 +00002270 switch (state) {
2271 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00002272 return 1; /* cycle on/off once per second */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002273
stephen hemminger32d36132011-04-04 11:06:37 +00002274 case ETHTOOL_ID_ON:
2275 bnx2x_set_led(&bp->link_params, &bp->link_vars,
David S. Millere1943422011-04-19 00:21:33 -07002276 LED_MODE_ON, SPEED_1000);
stephen hemminger32d36132011-04-04 11:06:37 +00002277 break;
2278
2279 case ETHTOOL_ID_OFF:
2280 bnx2x_set_led(&bp->link_params, &bp->link_vars,
David S. Millere1943422011-04-19 00:21:33 -07002281 LED_MODE_FRONT_PANEL_OFF, 0);
stephen hemminger32d36132011-04-04 11:06:37 +00002282
2283 break;
2284
2285 case ETHTOOL_ID_INACTIVE:
David S. Millere1943422011-04-19 00:21:33 -07002286 bnx2x_set_led(&bp->link_params, &bp->link_vars,
2287 LED_MODE_OPER,
2288 bp->link_vars.line_speed);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002289 }
2290
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002291 return 0;
2292}
2293
Tom Herbertab532cf2011-02-16 10:27:02 +00002294static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002295 u32 *rules __always_unused)
Tom Herbertab532cf2011-02-16 10:27:02 +00002296{
2297 struct bnx2x *bp = netdev_priv(dev);
2298
2299 switch (info->cmd) {
2300 case ETHTOOL_GRXRINGS:
2301 info->data = BNX2X_NUM_ETH_QUEUES(bp);
2302 return 0;
2303
2304 default:
2305 return -EOPNOTSUPP;
2306 }
2307}
2308
Ben Hutchings7850f632011-12-15 13:55:01 +00002309static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
Tom Herbertab532cf2011-02-16 10:27:02 +00002310{
2311 struct bnx2x *bp = netdev_priv(dev);
Ben Hutchings7850f632011-12-15 13:55:01 +00002312
2313 return (bp->multi_mode == ETH_RSS_MODE_DISABLED ?
2314 0 : T_ETH_INDIRECTION_TABLE_SIZE);
2315}
2316
2317static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
2318{
2319 struct bnx2x *bp = netdev_priv(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002320 u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
2321 size_t i;
Tom Herbertab532cf2011-02-16 10:27:02 +00002322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002323 /* Get the current configuration of the RSS indirection table */
2324 bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
2325
2326 /*
2327 * We can't use a memcpy() as an internal storage of an
2328 * indirection table is a u8 array while indir->ring_index
2329 * points to an array of u32.
2330 *
2331 * Indirection table contains the FW Client IDs, so we need to
2332 * align the returned table to the Client ID of the leading RSS
2333 * queue.
2334 */
Ben Hutchings7850f632011-12-15 13:55:01 +00002335 for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
2336 indir[i] = ind_table[i] - bp->fp->cl_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002337
Tom Herbertab532cf2011-02-16 10:27:02 +00002338 return 0;
2339}
2340
Ben Hutchings7850f632011-12-15 13:55:01 +00002341static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
Tom Herbertab532cf2011-02-16 10:27:02 +00002342{
2343 struct bnx2x *bp = netdev_priv(dev);
2344 size_t i;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002345 u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
Tom Herbertab532cf2011-02-16 10:27:02 +00002346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002347 for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002348 /*
2349 * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
2350 * as an internal storage of an indirection table is a u8 array
2351 * while indir->ring_index points to an array of u32.
2352 *
2353 * Indirection table contains the FW Client IDs, so we need to
2354 * align the received table to the Client ID of the leading RSS
2355 * queue
2356 */
Ben Hutchings7850f632011-12-15 13:55:01 +00002357 ind_table[i] = indir[i] + bp->fp->cl_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002358 }
2359
2360 return bnx2x_config_rss_pf(bp, ind_table, false);
Tom Herbertab532cf2011-02-16 10:27:02 +00002361}
2362
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002363static const struct ethtool_ops bnx2x_ethtool_ops = {
2364 .get_settings = bnx2x_get_settings,
2365 .set_settings = bnx2x_set_settings,
2366 .get_drvinfo = bnx2x_get_drvinfo,
2367 .get_regs_len = bnx2x_get_regs_len,
2368 .get_regs = bnx2x_get_regs,
2369 .get_wol = bnx2x_get_wol,
2370 .set_wol = bnx2x_set_wol,
2371 .get_msglevel = bnx2x_get_msglevel,
2372 .set_msglevel = bnx2x_set_msglevel,
2373 .nway_reset = bnx2x_nway_reset,
2374 .get_link = bnx2x_get_link,
2375 .get_eeprom_len = bnx2x_get_eeprom_len,
2376 .get_eeprom = bnx2x_get_eeprom,
2377 .set_eeprom = bnx2x_set_eeprom,
2378 .get_coalesce = bnx2x_get_coalesce,
2379 .set_coalesce = bnx2x_set_coalesce,
2380 .get_ringparam = bnx2x_get_ringparam,
2381 .set_ringparam = bnx2x_set_ringparam,
2382 .get_pauseparam = bnx2x_get_pauseparam,
2383 .set_pauseparam = bnx2x_set_pauseparam,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002384 .self_test = bnx2x_self_test,
2385 .get_sset_count = bnx2x_get_sset_count,
2386 .get_strings = bnx2x_get_strings,
stephen hemminger32d36132011-04-04 11:06:37 +00002387 .set_phys_id = bnx2x_set_phys_id,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002388 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Tom Herbertab532cf2011-02-16 10:27:02 +00002389 .get_rxnfc = bnx2x_get_rxnfc,
Ben Hutchings7850f632011-12-15 13:55:01 +00002390 .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
Tom Herbertab532cf2011-02-16 10:27:02 +00002391 .get_rxfh_indir = bnx2x_get_rxfh_indir,
2392 .set_rxfh_indir = bnx2x_set_rxfh_indir,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002393};
2394
2395void bnx2x_set_ethtool_ops(struct net_device *netdev)
2396{
2397 SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
2398}