blob: 49f3ae062df84def1c1f94334bc9c88f869d123d [file] [log] [blame]
Catalin Marinas9703d9d2012-03-05 11:49:27 +00001/*
2 * Based on arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Al Stone37655162015-03-24 14:02:37 +000020#include <linux/acpi.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000021#include <linux/export.h>
22#include <linux/kernel.h>
23#include <linux/stddef.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/utsname.h>
27#include <linux/initrd.h>
28#include <linux/console.h>
Catalin Marinasa41dc0e2014-04-03 17:48:54 +010029#include <linux/cache.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000030#include <linux/bootmem.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000031#include <linux/screen_info.h>
32#include <linux/init.h>
33#include <linux/kexec.h>
34#include <linux/crash_dump.h>
35#include <linux/root_dev.h>
36#include <linux/cpu.h>
37#include <linux/interrupt.h>
38#include <linux/smp.h>
39#include <linux/fs.h>
40#include <linux/proc_fs.h>
41#include <linux/memblock.h>
42#include <linux/of_fdt.h>
Mark Salterf84d0272014-04-15 21:59:30 -040043#include <linux/efi.h>
Mark Rutlandbff60792015-07-31 15:46:16 +010044#include <linux/psci.h>
Laura Abbott2da280a2014-01-24 13:04:14 -080045#include <linux/dma-mapping.h>
46#include <linux/platform_device.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000047
Al Stone37655162015-03-24 14:02:37 +000048#include <asm/acpi.h>
Mark Salterbf4b5582014-04-07 15:39:52 -070049#include <asm/fixmap.h>
Mark Rutlanddf857412014-07-16 16:32:44 +010050#include <asm/cpu.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000051#include <asm/cputype.h>
52#include <asm/elf.h>
Andre Przywara930da092014-11-14 15:54:07 +000053#include <asm/cpufeature.h>
Mark Rutlande8765b22013-10-24 20:30:17 +010054#include <asm/cpu_ops.h>
Andrey Ryabinin39d114d2015-10-12 18:52:58 +030055#include <asm/kasan.h>
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070056#include <asm/numa.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000057#include <asm/sections.h>
58#include <asm/setup.h>
Javi Merino4c7aa002012-08-29 09:47:19 +010059#include <asm/smp_plat.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000060#include <asm/cacheflush.h>
61#include <asm/tlbflush.h>
62#include <asm/traps.h>
63#include <asm/memblock.h>
Mark Salterf84d0272014-04-15 21:59:30 -040064#include <asm/efi.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000065#include <asm/xen/hypervisor.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000066#include <asm/mmu_context.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000067
Catalin Marinas9703d9d2012-03-05 11:49:27 +000068phys_addr_t __fdt_pointer __initdata;
69
David Collinsa1792ad2014-01-10 14:11:24 -080070unsigned int boot_reason;
71EXPORT_SYMBOL(boot_reason);
72
73unsigned int cold_boot;
74EXPORT_SYMBOL(cold_boot);
75
Trilok Soni58046822016-03-08 15:38:19 -080076const char *machine_name;
Catalin Marinas9703d9d2012-03-05 11:49:27 +000077/*
78 * Standard memory resources
79 */
80static struct resource mem_res[] = {
81 {
82 .name = "Kernel code",
83 .start = 0,
84 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +010085 .flags = IORESOURCE_SYSTEM_RAM
Catalin Marinas9703d9d2012-03-05 11:49:27 +000086 },
87 {
88 .name = "Kernel data",
89 .start = 0,
90 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +010091 .flags = IORESOURCE_SYSTEM_RAM
Catalin Marinas9703d9d2012-03-05 11:49:27 +000092 }
93};
94
95#define kernel_code mem_res[0]
96#define kernel_data mem_res[1]
97
Ard Biesheuvelda9c1772015-03-17 10:55:12 +010098/*
99 * The recorded values of x0 .. x3 upon kernel entry.
100 */
101u64 __cacheline_aligned boot_args[4];
102
Will Deacon71586272013-11-05 18:10:47 +0000103void __init smp_setup_processor_id(void)
104{
Mark Rutland80708672014-11-04 10:50:16 +0000105 u64 mpidr = read_cpuid_mpidr() & MPIDR_HWID_BITMASK;
106 cpu_logical_map(0) = mpidr;
107
Will Deacon71586272013-11-05 18:10:47 +0000108 /*
109 * clear __my_cpu_offset on boot CPU to avoid hang caused by
110 * using percpu variable early, for example, lockdep will
111 * access percpu variable inside lock_release
112 */
113 set_my_cpu_offset(0);
Mark Rutland80708672014-11-04 10:50:16 +0000114 pr_info("Booting Linux on physical CPU 0x%lx\n", (unsigned long)mpidr);
Will Deacon71586272013-11-05 18:10:47 +0000115}
116
Sudeep KarkadaNagesha6e15d0e2013-10-21 13:29:42 +0100117bool arch_match_cpu_phys_id(int cpu, u64 phys_id)
118{
119 return phys_id == cpu_logical_map(cpu);
120}
121
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100122struct mpidr_hash mpidr_hash;
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100123/**
124 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
125 * level in order to build a linear index from an
126 * MPIDR value. Resulting algorithm is a collision
127 * free hash carried out through shifting and ORing
128 */
129static void __init smp_build_mpidr_hash(void)
130{
131 u32 i, affinity, fs[4], bits[4], ls;
132 u64 mask = 0;
133 /*
134 * Pre-scan the list of MPIDRS and filter out bits that do
135 * not contribute to affinity levels, ie they never toggle.
136 */
137 for_each_possible_cpu(i)
138 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
139 pr_debug("mask of set bits %#llx\n", mask);
140 /*
141 * Find and stash the last and first bit set at all affinity levels to
142 * check how many bits are required to represent them.
143 */
144 for (i = 0; i < 4; i++) {
145 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
146 /*
147 * Find the MSB bit and LSB bits position
148 * to determine how many bits are required
149 * to express the affinity level.
150 */
151 ls = fls(affinity);
152 fs[i] = affinity ? ffs(affinity) - 1 : 0;
153 bits[i] = ls - fs[i];
154 }
155 /*
156 * An index can be created from the MPIDR_EL1 by isolating the
157 * significant bits at each affinity level and by shifting
158 * them in order to compress the 32 bits values space to a
159 * compressed set of values. This is equivalent to hashing
160 * the MPIDR_EL1 through shifting and ORing. It is a collision free
161 * hash though not minimal since some levels might contain a number
162 * of CPUs that is not an exact power of 2 and their bit
163 * representation might contain holes, eg MPIDR_EL1[7:0] = {0x2, 0x80}.
164 */
165 mpidr_hash.shift_aff[0] = MPIDR_LEVEL_SHIFT(0) + fs[0];
166 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_SHIFT(1) + fs[1] - bits[0];
167 mpidr_hash.shift_aff[2] = MPIDR_LEVEL_SHIFT(2) + fs[2] -
168 (bits[1] + bits[0]);
169 mpidr_hash.shift_aff[3] = MPIDR_LEVEL_SHIFT(3) +
170 fs[3] - (bits[2] + bits[1] + bits[0]);
171 mpidr_hash.mask = mask;
172 mpidr_hash.bits = bits[3] + bits[2] + bits[1] + bits[0];
173 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] aff3[%u] mask[%#llx] bits[%u]\n",
174 mpidr_hash.shift_aff[0],
175 mpidr_hash.shift_aff[1],
176 mpidr_hash.shift_aff[2],
177 mpidr_hash.shift_aff[3],
178 mpidr_hash.mask,
179 mpidr_hash.bits);
180 /*
181 * 4x is an arbitrary value used to warn on a hash table much bigger
182 * than expected on most systems.
183 */
184 if (mpidr_hash_size() > 4 * num_possible_cpus())
185 pr_warn("Large number of MPIDR hash buckets detected\n");
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100186}
Mark Rutland137650aa2015-03-13 16:14:34 +0000187
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000188static void __init setup_machine_fdt(phys_addr_t dt_phys)
189{
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +0200190 void *dt_virt = fixmap_remap_fdt(dt_phys);
191
192 if (!dt_virt || !early_init_dt_scan(dt_virt)) {
193 pr_crit("\n"
194 "Error: invalid device tree blob at physical address %pa (virtual address 0x%p)\n"
195 "The dtb must be 8-byte aligned and must not exceed 2 MB in size\n"
196 "\nPlease check your bootloader.",
197 &dt_phys, dt_virt);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000198
199 while (true)
200 cpu_relax();
201 }
Will Deacon5e399772014-09-01 15:47:19 +0100202
Trilok Soni58046822016-03-08 15:38:19 -0800203 machine_name = of_flat_dt_get_machine_name();
Channagoud Kadabicb148802016-09-14 11:58:20 -0700204 if (machine_name) {
205 dump_stack_set_arch_desc("%s (DT)", machine_name);
206 pr_info("Machine: %s\n", machine_name);
207 }
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000208}
209
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000210static void __init request_standard_resources(void)
211{
212 struct memblock_region *region;
213 struct resource *res;
214
215 kernel_code.start = virt_to_phys(_text);
Ard Biesheuvel9fdc14c52016-06-23 15:53:17 +0200216 kernel_code.end = virt_to_phys(__init_begin - 1);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000217 kernel_data.start = virt_to_phys(_sdata);
218 kernel_data.end = virt_to_phys(_end - 1);
219
220 for_each_memblock(memory, region) {
221 res = alloc_bootmem_low(sizeof(*res));
AKASHI Takahiroe7cd1902016-08-22 15:55:24 +0900222 if (memblock_is_nomap(region)) {
223 res->name = "reserved";
224 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
225 } else {
226 res->name = "System RAM";
227 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
228 }
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000229 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
230 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000231
232 request_resource(&iomem_resource, res);
233
234 if (kernel_code.start >= res->start &&
235 kernel_code.end <= res->end)
236 request_resource(res, &kernel_code);
237 if (kernel_data.start >= res->start &&
238 kernel_data.end <= res->end)
239 request_resource(res, &kernel_data);
240 }
241}
242
Javi Merino4c7aa002012-08-29 09:47:19 +0100243u64 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = INVALID_HWID };
244
Laura Abbott84832d62014-08-13 14:52:53 -0700245void __init __weak init_random_pool(void) { }
246
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000247void __init setup_arch(char **cmdline_p)
248{
Suzuki K. Poulose4b998ff2015-10-19 14:24:40 +0100249 pr_info("Boot CPU: AArch64 Processor [%08x]\n", read_cpuid_id());
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000250
Michal Marekcfa88c72016-08-30 10:31:35 +0200251 sprintf(init_utsname()->machine, UTS_MACHINE);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000252 init_mm.start_code = (unsigned long) _text;
253 init_mm.end_code = (unsigned long) _etext;
254 init_mm.end_data = (unsigned long) _edata;
255 init_mm.brk = (unsigned long) _end;
256
257 *cmdline_p = boot_command_line;
258
Laura Abbottaf86e592014-11-21 21:50:42 +0000259 early_fixmap_init();
Mark Salterbf4b5582014-04-07 15:39:52 -0700260 early_ioremap_init();
Mark Salter0bf757c2014-04-07 15:39:51 -0700261
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +0200262 setup_machine_fdt(__fdt_pointer);
263
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000264 parse_early_param();
265
Jon Masters7a9c43b2014-08-26 21:23:38 +0100266 /*
267 * Unmask asynchronous aborts after bringing up possible earlycon.
268 * (Report possible System Errors once we can report this occurred)
269 */
270 local_async_enable();
271
Mark Rutland86ccce82016-01-25 11:44:59 +0000272 /*
273 * TTBR0 is only used for the identity mapping at this stage. Make it
274 * point to zero page to avoid speculatively fetching new entries.
275 */
276 cpu_uninstall_idmap();
277
Shannon Zhao9b08aaa2016-04-07 20:03:28 +0800278 xen_early_init();
Mark Salterf84d0272014-04-15 21:59:30 -0400279 efi_init();
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000280 arm64_memblock_init();
281
Jon Masters38b04a72016-06-20 13:56:13 +0300282 paging_init();
283
284 acpi_table_upgrade();
285
Al Stone37655162015-03-24 14:02:37 +0000286 /* Parse the ACPI tables for possible boot-time configuration */
287 acpi_boot_table_init();
288
David Daney3194ac62016-04-08 15:50:26 -0700289 if (acpi_disabled)
290 unflatten_device_tree();
291
292 bootmem_init();
293
Andrey Ryabinin39d114d2015-10-12 18:52:58 +0300294 kasan_init();
295
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000296 request_standard_resources();
297
Ard Biesheuvel0e63ea42015-01-08 09:54:58 +0000298 early_ioremap_reset();
Mark Salterf84d0272014-04-15 21:59:30 -0400299
David Daney3194ac62016-04-08 15:50:26 -0700300 if (acpi_disabled)
Graeme Gregory7c59a3d2015-03-24 14:02:43 +0000301 psci_dt_init();
David Daney3194ac62016-04-08 15:50:26 -0700302 else
Graeme Gregory7c59a3d2015-03-24 14:02:43 +0000303 psci_acpi_init();
David Daney3194ac62016-04-08 15:50:26 -0700304
Lorenzo Pieralisi0f078332015-05-13 14:12:47 +0100305 cpu_read_bootcpu_ops();
Lorenzo Pieralisi0f078332015-05-13 14:12:47 +0100306 smp_init_cpus();
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100307 smp_build_mpidr_hash();
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000308
Catalin Marinasbe6383d2016-09-02 14:54:03 +0100309#ifdef CONFIG_ARM64_SW_TTBR0_PAN
310 /*
311 * Make sure init_thread_info.ttbr0 always generates translation
312 * faults in case uaccess_enable() is inadvertently called by the init
313 * thread.
314 */
315 init_thread_info.ttbr0 = virt_to_phys(empty_zero_page);
316#endif
317
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000318#ifdef CONFIG_VT
319#if defined(CONFIG_VGA_CONSOLE)
320 conswitchp = &vga_con;
321#elif defined(CONFIG_DUMMY_CONSOLE)
322 conswitchp = &dummy_con;
323#endif
324#endif
Ard Biesheuvelda9c1772015-03-17 10:55:12 +0100325 if (boot_args[1] || boot_args[2] || boot_args[3]) {
326 pr_err("WARNING: x1-x3 nonzero in violation of boot protocol:\n"
327 "\tx1: %016llx\n\tx2: %016llx\n\tx3: %016llx\n"
328 "This indicates a broken bootloader or old kernel\n",
329 boot_args[1], boot_args[2], boot_args[3]);
330 }
Laura Abbott84832d62014-08-13 14:52:53 -0700331
332 init_random_pool();
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000333}
334
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000335static int __init topology_init(void)
336{
337 int i;
338
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700339 for_each_online_node(i)
340 register_one_node(i);
341
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000342 for_each_possible_cpu(i) {
Mark Rutlanddf857412014-07-16 16:32:44 +0100343 struct cpu *cpu = &per_cpu(cpu_data.cpu, i);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000344 cpu->hotpluggable = 1;
345 register_cpu(cpu, i);
346 }
347
348 return 0;
349}
Shiju Mathew28942272015-05-12 13:09:08 -0400350postcore_initcall(topology_init);
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100351
352/*
353 * Dump out kernel offset information on panic.
354 */
355static int dump_kernel_offset(struct notifier_block *self, unsigned long v,
356 void *p)
357{
358 u64 const kaslr_offset = kimage_vaddr - KIMAGE_VADDR;
359
360 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE) && kaslr_offset > 0) {
361 pr_emerg("Kernel Offset: 0x%llx from 0x%lx\n",
362 kaslr_offset, KIMAGE_VADDR);
363 } else {
364 pr_emerg("Kernel Offset: disabled\n");
365 }
366 return 0;
367}
368
369static struct notifier_block kernel_offset_notifier = {
370 .notifier_call = dump_kernel_offset
371};
372
373static int __init register_kernel_offset_dumper(void)
374{
375 atomic_notifier_chain_register(&panic_notifier_list,
376 &kernel_offset_notifier);
377 return 0;
378}
379__initcall(register_kernel_offset_dumper);
Laura Abbott2da280a2014-01-24 13:04:14 -0800380
381void arch_setup_pdev_archdata(struct platform_device *pdev)
382{
383 pdev->archdata.dma_mask = DMA_BIT_MASK(32);
384 pdev->dev.dma_mask = &pdev->archdata.dma_mask;
385}