Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2007 Mellanox Technologies. All rights reserved. |
| 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | * |
| 32 | */ |
| 33 | |
| 34 | #ifndef _MLX4_EN_H_ |
| 35 | #define _MLX4_EN_H_ |
| 36 | |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 37 | #include <linux/bitops.h> |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 38 | #include <linux/compiler.h> |
| 39 | #include <linux/list.h> |
| 40 | #include <linux/mutex.h> |
| 41 | #include <linux/netdevice.h> |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 42 | #include <linux/if_vlan.h> |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 43 | #include <linux/net_tstamp.h> |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 44 | #ifdef CONFIG_MLX4_EN_DCB |
| 45 | #include <linux/dcbnl.h> |
| 46 | #endif |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 47 | #include <linux/cpu_rmap.h> |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 48 | #include <linux/ptp_clock_kernel.h> |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 49 | |
| 50 | #include <linux/mlx4/device.h> |
| 51 | #include <linux/mlx4/qp.h> |
| 52 | #include <linux/mlx4/cq.h> |
| 53 | #include <linux/mlx4/srq.h> |
| 54 | #include <linux/mlx4/doorbell.h> |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 55 | #include <linux/mlx4/cmd.h> |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 56 | |
| 57 | #include "en_port.h" |
Eran Ben Elisha | b4b6e84 | 2015-03-30 17:45:21 +0300 | [diff] [blame] | 58 | #include "mlx4_stats.h" |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 59 | |
| 60 | #define DRV_NAME "mlx4_en" |
Amir Vadai | 169a1d8 | 2014-02-19 17:47:31 +0200 | [diff] [blame] | 61 | #define DRV_VERSION "2.2-1" |
| 62 | #define DRV_RELDATE "Feb 2014" |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 63 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 64 | #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN) |
| 65 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 66 | /* |
| 67 | * Device constants |
| 68 | */ |
| 69 | |
| 70 | |
| 71 | #define MLX4_EN_PAGE_SHIFT 12 |
| 72 | #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT) |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 73 | #define DEF_RX_RINGS 16 |
| 74 | #define MAX_RX_RINGS 128 |
Yevgeny Petrilin | 1fb9876 | 2011-03-22 22:37:52 +0000 | [diff] [blame] | 75 | #define MIN_RX_RINGS 4 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 76 | #define TXBB_SIZE 64 |
| 77 | #define HEADROOM (2048 / TXBB_SIZE + 1) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 78 | #define STAMP_STRIDE 64 |
| 79 | #define STAMP_DWORDS (STAMP_STRIDE / 4) |
| 80 | #define STAMP_SHIFT 31 |
| 81 | #define STAMP_VAL 0x7fffffff |
| 82 | #define STATS_DELAY (HZ / 4) |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 83 | #define SERVICE_TASK_DELAY (HZ / 4) |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 84 | #define MAX_NUM_OF_FS_RULES 256 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 85 | |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 86 | #define MLX4_EN_FILTER_HASH_SHIFT 4 |
| 87 | #define MLX4_EN_FILTER_EXPIRY_QUOTA 60 |
| 88 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 89 | /* Typical TSO descriptor with 16 gather entries is 352 bytes... */ |
| 90 | #define MAX_DESC_SIZE 512 |
| 91 | #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE) |
| 92 | |
| 93 | /* |
| 94 | * OS related constants and tunables |
| 95 | */ |
| 96 | |
Amir Vadai | 0fef9d0 | 2014-07-22 15:44:10 +0300 | [diff] [blame] | 97 | #define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1 |
Hadar Hen Zion | e38af4f | 2015-07-27 14:46:34 +0300 | [diff] [blame] | 98 | #define MLX4_EN_PRIV_FLAGS_PHV 2 |
Amir Vadai | 0fef9d0 | 2014-07-22 15:44:10 +0300 | [diff] [blame] | 99 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 100 | #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ) |
| 101 | |
Thadeu Lima de Souza Cascardo | 117980c | 2012-04-04 09:40:40 +0000 | [diff] [blame] | 102 | /* Use the maximum between 16384 and a single page */ |
| 103 | #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384) |
Eric Dumazet | 51151a1 | 2013-06-23 08:17:56 -0700 | [diff] [blame] | 104 | |
| 105 | #define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 106 | |
Eric Dumazet | e6309cf | 2013-06-03 07:54:55 +0000 | [diff] [blame] | 107 | /* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 108 | * and 4K allocations) */ |
| 109 | enum { |
Eric Dumazet | e6309cf | 2013-06-03 07:54:55 +0000 | [diff] [blame] | 110 | FRAG_SZ0 = 1536 - NET_IP_ALIGN, |
| 111 | FRAG_SZ1 = 4096, |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 112 | FRAG_SZ2 = 4096, |
| 113 | FRAG_SZ3 = MLX4_EN_ALLOC_SIZE |
| 114 | }; |
| 115 | #define MLX4_EN_MAX_RX_FRAGS 4 |
| 116 | |
Yevgeny Petrilin | bd531e3 | 2009-01-08 10:57:37 -0800 | [diff] [blame] | 117 | /* Maximum ring sizes */ |
| 118 | #define MLX4_EN_MAX_TX_SIZE 8192 |
| 119 | #define MLX4_EN_MAX_RX_SIZE 8192 |
| 120 | |
Thadeu Lima de Souza Cascardo | 4cce66c | 2012-07-16 07:01:53 +0000 | [diff] [blame] | 121 | /* Minimum ring size for our page-allocation scheme to work */ |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 122 | #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES) |
| 123 | #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE) |
| 124 | |
Yevgeny Petrilin | f813cad | 2009-06-01 23:24:07 +0000 | [diff] [blame] | 125 | #define MLX4_EN_SMALL_PKT_SIZE 64 |
Amir Vadai | ea1c1af | 2014-07-22 15:44:12 +0300 | [diff] [blame] | 126 | #define MLX4_EN_MIN_TX_RING_P_UP 1 |
Amir Vadai | bc6a474 | 2012-05-17 00:58:10 +0000 | [diff] [blame] | 127 | #define MLX4_EN_MAX_TX_RING_P_UP 32 |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 128 | #define MLX4_EN_NUM_UP 8 |
Yevgeny Petrilin | f813cad | 2009-06-01 23:24:07 +0000 | [diff] [blame] | 129 | #define MLX4_EN_DEF_TX_RING_SIZE 512 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 130 | #define MLX4_EN_DEF_RX_RING_SIZE 1024 |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 131 | #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \ |
| 132 | MLX4_EN_NUM_UP) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 133 | |
Amir Vadai | fbc6daf | 2014-07-08 11:28:12 +0300 | [diff] [blame] | 134 | #define MLX4_EN_DEFAULT_TX_WORK 256 |
Brenden Blanco | 9ecc2d8 | 2016-07-19 12:16:55 -0700 | [diff] [blame] | 135 | #define MLX4_EN_DOORBELL_BUDGET 8 |
Amir Vadai | fbc6daf | 2014-07-08 11:28:12 +0300 | [diff] [blame] | 136 | |
Yevgeny Petrilin | 3db36fb | 2009-06-01 23:23:13 +0000 | [diff] [blame] | 137 | /* Target number of packets to coalesce with interrupt moderation */ |
| 138 | #define MLX4_EN_RX_COAL_TARGET 44 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 139 | #define MLX4_EN_RX_COAL_TIME 0x10 |
| 140 | |
Yevgeny Petrilin | e22979d | 2012-04-23 02:18:39 +0000 | [diff] [blame] | 141 | #define MLX4_EN_TX_COAL_PKTS 16 |
Eric Dumazet | ecfd2ce | 2012-11-05 16:20:42 +0000 | [diff] [blame] | 142 | #define MLX4_EN_TX_COAL_TIME 0x10 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 143 | |
| 144 | #define MLX4_EN_RX_RATE_LOW 400000 |
| 145 | #define MLX4_EN_RX_COAL_TIME_LOW 0 |
| 146 | #define MLX4_EN_RX_RATE_HIGH 450000 |
| 147 | #define MLX4_EN_RX_COAL_TIME_HIGH 128 |
| 148 | #define MLX4_EN_RX_SIZE_THRESH 1024 |
| 149 | #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH) |
| 150 | #define MLX4_EN_SAMPLE_INTERVAL 0 |
Yevgeny Petrilin | 46afd0f | 2011-03-22 22:37:36 +0000 | [diff] [blame] | 151 | #define MLX4_EN_AVG_PKT_SMALL 256 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 152 | |
| 153 | #define MLX4_EN_AUTO_CONF 0xffff |
| 154 | |
| 155 | #define MLX4_EN_DEF_RX_PAUSE 1 |
| 156 | #define MLX4_EN_DEF_TX_PAUSE 1 |
| 157 | |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 158 | /* Interval between successive polls in the Tx routine when polling is used |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 159 | instead of interrupts (in per-core Tx rings) - should be power of 2 */ |
| 160 | #define MLX4_EN_TX_POLL_MODER 16 |
| 161 | #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4) |
| 162 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 163 | #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN) |
| 164 | #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN) |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 165 | #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 166 | |
| 167 | #define MLX4_EN_MIN_MTU 46 |
Brenden Blanco | 47a38e1 | 2016-07-19 12:16:50 -0700 | [diff] [blame] | 168 | /* VLAN_HLEN is added twice,to support skb vlan tagged with multiple |
| 169 | * headers. (For example: ETH_P_8021Q and ETH_P_8021AD). |
| 170 | */ |
| 171 | #define MLX4_EN_EFF_MTU(mtu) ((mtu) + ETH_HLEN + (2 * VLAN_HLEN)) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 172 | #define ETH_BCAST 0xffffffffffffULL |
| 173 | |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 174 | #define MLX4_EN_LOOPBACK_RETRIES 5 |
| 175 | #define MLX4_EN_LOOPBACK_TIMEOUT 100 |
| 176 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 177 | #ifdef MLX4_EN_PERF_STAT |
| 178 | /* Number of samples to 'average' */ |
| 179 | #define AVG_SIZE 128 |
| 180 | #define AVG_FACTOR 1024 |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 181 | |
| 182 | #define INC_PERF_COUNTER(cnt) (++(cnt)) |
| 183 | #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add)) |
| 184 | #define AVG_PERF_COUNTER(cnt, sample) \ |
| 185 | ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE) |
| 186 | #define GET_PERF_COUNTER(cnt) (cnt) |
| 187 | #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR) |
| 188 | |
| 189 | #else |
| 190 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 191 | #define INC_PERF_COUNTER(cnt) do {} while (0) |
| 192 | #define ADD_PERF_COUNTER(cnt, add) do {} while (0) |
| 193 | #define AVG_PERF_COUNTER(cnt, sample) do {} while (0) |
| 194 | #define GET_PERF_COUNTER(cnt) (0) |
| 195 | #define GET_AVG_PERF_COUNTER(cnt) (0) |
| 196 | #endif /* MLX4_EN_PERF_STAT */ |
| 197 | |
Eugenia Emantayev | b97b33a | 2014-03-02 10:24:58 +0200 | [diff] [blame] | 198 | /* Constants for TX flow */ |
| 199 | enum { |
| 200 | MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */ |
| 201 | MAX_BF = 256, |
| 202 | MIN_PKT_LEN = 17, |
| 203 | }; |
| 204 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 205 | /* |
| 206 | * Configurables |
| 207 | */ |
| 208 | |
| 209 | enum cq_type { |
| 210 | RX = 0, |
| 211 | TX = 1, |
| 212 | }; |
| 213 | |
| 214 | |
| 215 | /* |
| 216 | * Useful macros |
| 217 | */ |
| 218 | #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x)) |
| 219 | #define XNOR(x, y) (!(x) == !(y)) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 220 | |
| 221 | |
| 222 | struct mlx4_en_tx_info { |
Brenden Blanco | 9ecc2d8 | 2016-07-19 12:16:55 -0700 | [diff] [blame] | 223 | union { |
| 224 | struct sk_buff *skb; |
| 225 | struct page *page; |
| 226 | }; |
Eric Dumazet | 3d03641 | 2014-10-05 12:35:13 +0300 | [diff] [blame] | 227 | dma_addr_t map0_dma; |
| 228 | u32 map0_byte_count; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 229 | u32 nr_txbb; |
| 230 | u32 nr_bytes; |
| 231 | u8 linear; |
| 232 | u8 data_offset; |
| 233 | u8 inl; |
| 234 | u8 ts_requested; |
Eric Dumazet | 3d03641 | 2014-10-05 12:35:13 +0300 | [diff] [blame] | 235 | u8 nr_maps; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 236 | } ____cacheline_aligned_in_smp; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 237 | |
| 238 | |
| 239 | #define MLX4_EN_BIT_DESC_OWN 0x80000000 |
| 240 | #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg) |
| 241 | #define MLX4_EN_MEMTYPE_PAD 0x100 |
| 242 | #define DS_SIZE sizeof(struct mlx4_wqe_data_seg) |
| 243 | |
| 244 | |
| 245 | struct mlx4_en_tx_desc { |
| 246 | struct mlx4_wqe_ctrl_seg ctrl; |
| 247 | union { |
| 248 | struct mlx4_wqe_data_seg data; /* at least one data segment */ |
| 249 | struct mlx4_wqe_lso_seg lso; |
| 250 | struct mlx4_wqe_inline_seg inl; |
| 251 | }; |
| 252 | }; |
| 253 | |
| 254 | #define MLX4_EN_USE_SRQ 0x01000000 |
| 255 | |
Yevgeny Petrilin | 725c899 | 2011-03-22 22:38:07 +0000 | [diff] [blame] | 256 | #define MLX4_EN_CX3_LOW_ID 0x1000 |
| 257 | #define MLX4_EN_CX3_HIGH_ID 0x1005 |
| 258 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 259 | struct mlx4_en_rx_alloc { |
Eric Dumazet | 51151a1 | 2013-06-23 08:17:56 -0700 | [diff] [blame] | 260 | struct page *page; |
| 261 | dma_addr_t dma; |
Amir Vadai | 70fbe07 | 2013-10-07 13:38:12 +0200 | [diff] [blame] | 262 | u32 page_offset; |
| 263 | u32 page_size; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 264 | }; |
| 265 | |
Brenden Blanco | d576acf | 2016-07-19 12:16:52 -0700 | [diff] [blame] | 266 | #define MLX4_EN_CACHE_SIZE (2 * NAPI_POLL_WEIGHT) |
| 267 | struct mlx4_en_page_cache { |
| 268 | u32 index; |
| 269 | struct mlx4_en_rx_alloc buf[MLX4_EN_CACHE_SIZE]; |
| 270 | }; |
| 271 | |
Brenden Blanco | 9ecc2d8 | 2016-07-19 12:16:55 -0700 | [diff] [blame] | 272 | struct mlx4_en_priv; |
| 273 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 274 | struct mlx4_en_tx_ring { |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 275 | /* cache line used and dirtied in tx completion |
| 276 | * (mlx4_en_free_tx_buf()) |
| 277 | */ |
| 278 | u32 last_nr_txbb; |
| 279 | u32 cons; |
| 280 | unsigned long wake_queue; |
| 281 | |
| 282 | /* cache line used and dirtied in mlx4_en_xmit() */ |
| 283 | u32 prod ____cacheline_aligned_in_smp; |
| 284 | unsigned long bytes; |
| 285 | unsigned long packets; |
| 286 | unsigned long tx_csum; |
| 287 | unsigned long tso_packets; |
| 288 | unsigned long xmit_more; |
Eric Dumazet | 63a664b | 2016-05-25 09:50:36 -0700 | [diff] [blame] | 289 | unsigned int tx_dropped; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 290 | struct mlx4_bf bf; |
| 291 | unsigned long queue_stopped; |
| 292 | |
| 293 | /* Following part should be mostly read */ |
| 294 | cpumask_t affinity_mask; |
| 295 | struct mlx4_qp qp; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 296 | struct mlx4_hwq_resources wqres; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 297 | u32 size; /* number of TXBBs */ |
| 298 | u32 size_mask; |
| 299 | u16 stride; |
Ido Shamay | 488a9b4 | 2015-06-25 11:29:42 +0300 | [diff] [blame] | 300 | u32 full_size; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 301 | u16 cqn; /* index of port CQ associated with this ring */ |
| 302 | u32 buf_size; |
Eric Dumazet | 6a4e812 | 2014-10-05 12:35:11 +0300 | [diff] [blame] | 303 | __be32 doorbell_qpn; |
| 304 | __be32 mr_key; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 305 | void *buf; |
| 306 | struct mlx4_en_tx_info *tx_info; |
Brenden Blanco | 9ecc2d8 | 2016-07-19 12:16:55 -0700 | [diff] [blame] | 307 | struct mlx4_en_rx_ring *recycle_ring; |
| 308 | u32 (*free_tx_desc)(struct mlx4_en_priv *priv, |
| 309 | struct mlx4_en_tx_ring *ring, |
| 310 | int index, u8 owner, |
| 311 | u64 timestamp, int napi_mode); |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 312 | u8 *bounce_buf; |
| 313 | struct mlx4_qp_context context; |
| 314 | int qpn; |
| 315 | enum mlx4_qp_state qp_state; |
| 316 | u8 queue_index; |
| 317 | bool bf_enabled; |
| 318 | bool bf_alloced; |
| 319 | struct netdev_queue *tx_queue; |
| 320 | int hwtstamp_tx_type; |
Eric Dumazet | 98b1634 | 2014-10-05 12:35:10 +0300 | [diff] [blame] | 321 | } ____cacheline_aligned_in_smp; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 322 | |
| 323 | struct mlx4_en_rx_desc { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 324 | /* actual number of entries depends on rx ring stride */ |
| 325 | struct mlx4_wqe_data_seg data[0]; |
| 326 | }; |
| 327 | |
| 328 | struct mlx4_en_rx_ring { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 329 | struct mlx4_hwq_resources wqres; |
| 330 | struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 331 | u32 size ; /* number of Rx descs*/ |
| 332 | u32 actual_size; |
| 333 | u32 size_mask; |
| 334 | u16 stride; |
| 335 | u16 log_stride; |
| 336 | u16 cqn; /* index of port CQ associated with this ring */ |
| 337 | u32 prod; |
| 338 | u32 cons; |
| 339 | u32 buf_size; |
Yevgeny Petrilin | 4a5f4dd | 2011-11-14 14:25:36 -0500 | [diff] [blame] | 340 | u8 fcs_del; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 341 | void *buf; |
| 342 | void *rx_info; |
Brenden Blanco | 326fe02 | 2016-09-03 21:29:58 -0700 | [diff] [blame] | 343 | struct bpf_prog __rcu *xdp_prog; |
Brenden Blanco | d576acf | 2016-07-19 12:16:52 -0700 | [diff] [blame] | 344 | struct mlx4_en_page_cache page_cache; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 345 | unsigned long bytes; |
| 346 | unsigned long packets; |
Yevgeny Petrilin | ad04378 | 2011-10-18 01:50:56 +0000 | [diff] [blame] | 347 | unsigned long csum_ok; |
| 348 | unsigned long csum_none; |
Shani Michaeli | f8c6455 | 2014-11-09 13:51:53 +0200 | [diff] [blame] | 349 | unsigned long csum_complete; |
Eran Ben Elisha | d21ed3a | 2016-04-20 16:01:18 +0300 | [diff] [blame] | 350 | unsigned long dropped; |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 351 | int hwtstamp_rx_filter; |
Yuval Atias | 9e311e7 | 2014-06-09 10:24:39 +0300 | [diff] [blame] | 352 | cpumask_var_t affinity_mask; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 353 | }; |
| 354 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 355 | struct mlx4_en_cq { |
| 356 | struct mlx4_cq mcq; |
| 357 | struct mlx4_hwq_resources wqres; |
| 358 | int ring; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 359 | struct net_device *dev; |
| 360 | struct napi_struct napi; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 361 | int size; |
| 362 | int buf_size; |
Matan Barak | c66fa19 | 2015-05-31 09:30:16 +0300 | [diff] [blame] | 363 | int vector; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 364 | enum cq_type is_tx; |
| 365 | u16 moder_time; |
| 366 | u16 moder_cnt; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 367 | struct mlx4_cqe *buf; |
| 368 | #define MLX4_EN_OPCODE_ERROR 0x1e |
Amir Vadai | 9e77a2b | 2013-06-18 16:18:27 +0300 | [diff] [blame] | 369 | |
Amir Vadai | 35f6f45 | 2014-06-29 11:54:55 +0300 | [diff] [blame] | 370 | struct irq_desc *irq_desc; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 371 | }; |
| 372 | |
| 373 | struct mlx4_en_port_profile { |
| 374 | u32 flags; |
| 375 | u32 tx_ring_num; |
| 376 | u32 rx_ring_num; |
| 377 | u32 tx_ring_size; |
| 378 | u32 rx_ring_size; |
Eugenia Emantayev | ec25bc0 | 2016-07-18 18:35:12 +0300 | [diff] [blame] | 379 | u8 num_tx_rings_p_up; |
Yevgeny Petrilin | d53b93f | 2008-11-05 04:48:36 +0000 | [diff] [blame] | 380 | u8 rx_pause; |
| 381 | u8 rx_ppp; |
| 382 | u8 tx_pause; |
| 383 | u8 tx_ppp; |
Yevgeny Petrilin | 93d3e36 | 2012-01-17 22:54:55 +0000 | [diff] [blame] | 384 | int rss_rings; |
Eugenia Emantayev | b97b33a | 2014-03-02 10:24:58 +0200 | [diff] [blame] | 385 | int inline_thold; |
Eugenia Emantayev | ec25bc0 | 2016-07-18 18:35:12 +0300 | [diff] [blame] | 386 | struct hwtstamp_config hwtstamp_config; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 387 | }; |
| 388 | |
| 389 | struct mlx4_en_profile { |
Yevgeny Petrilin | 0533943 | 2010-08-24 03:46:42 +0000 | [diff] [blame] | 390 | int udp_rss; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 391 | u8 rss_mask; |
| 392 | u32 active_ports; |
| 393 | u32 small_pkt_int; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 394 | u8 no_reset; |
Amir Vadai | bc6a474 | 2012-05-17 00:58:10 +0000 | [diff] [blame] | 395 | u8 num_tx_rings_p_up; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 396 | struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1]; |
| 397 | }; |
| 398 | |
| 399 | struct mlx4_en_dev { |
| 400 | struct mlx4_dev *dev; |
| 401 | struct pci_dev *pdev; |
| 402 | struct mutex state_lock; |
| 403 | struct net_device *pndev[MLX4_MAX_PORTS + 1]; |
Moni Shoua | 5da0354 | 2015-02-03 16:48:34 +0200 | [diff] [blame] | 404 | struct net_device *upper[MLX4_MAX_PORTS + 1]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 405 | u32 port_cnt; |
| 406 | bool device_up; |
| 407 | struct mlx4_en_profile profile; |
| 408 | u32 LSO_support; |
| 409 | struct workqueue_struct *workqueue; |
| 410 | struct device *dma_device; |
| 411 | void __iomem *uar_map; |
| 412 | struct mlx4_uar priv_uar; |
| 413 | struct mlx4_mr mr; |
| 414 | u32 priv_pdn; |
| 415 | spinlock_t uar_lock; |
Yevgeny Petrilin | d7e1a48 | 2010-08-24 03:46:38 +0000 | [diff] [blame] | 416 | u8 mac_removed[MLX4_MAX_PORTS + 1]; |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 417 | rwlock_t clock_lock; |
| 418 | u32 nominal_c_mult; |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 419 | struct cyclecounter cycles; |
| 420 | struct timecounter clock; |
| 421 | unsigned long last_overflow_check; |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 422 | unsigned long overflow_period; |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 423 | struct ptp_clock *ptp_clock; |
| 424 | struct ptp_clock_info ptp_clock_info; |
Moni Shoua | 5da0354 | 2015-02-03 16:48:34 +0200 | [diff] [blame] | 425 | struct notifier_block nb; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 426 | }; |
| 427 | |
| 428 | |
| 429 | struct mlx4_en_rss_map { |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 430 | int base_qpn; |
Yevgeny Petrilin | b6b912e | 2009-08-06 19:27:51 -0700 | [diff] [blame] | 431 | struct mlx4_qp qps[MAX_RX_RINGS]; |
| 432 | enum mlx4_qp_state state[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 433 | struct mlx4_qp indir_qp; |
| 434 | enum mlx4_qp_state indir_state; |
| 435 | }; |
| 436 | |
Saeed Mahameed | 2c76267 | 2014-10-27 11:37:40 +0200 | [diff] [blame] | 437 | enum mlx4_en_port_flag { |
| 438 | MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */ |
| 439 | MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */ |
| 440 | }; |
| 441 | |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 442 | struct mlx4_en_port_state { |
| 443 | int link_state; |
| 444 | int link_speed; |
Saeed Mahameed | 2c76267 | 2014-10-27 11:37:40 +0200 | [diff] [blame] | 445 | int transceiver; |
| 446 | u32 flags; |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 447 | }; |
| 448 | |
Yevgeny Petrilin | 6d19993 | 2012-07-05 04:03:43 +0000 | [diff] [blame] | 449 | enum mlx4_en_mclist_act { |
| 450 | MCLIST_NONE, |
| 451 | MCLIST_REM, |
| 452 | MCLIST_ADD, |
| 453 | }; |
| 454 | |
| 455 | struct mlx4_en_mc_list { |
| 456 | struct list_head list; |
| 457 | enum mlx4_en_mclist_act action; |
| 458 | u8 addr[ETH_ALEN]; |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 459 | u64 reg_id; |
Or Gerlitz | 837052d | 2013-12-23 16:09:44 +0200 | [diff] [blame] | 460 | u64 tunnel_reg_id; |
Yevgeny Petrilin | 6d19993 | 2012-07-05 04:03:43 +0000 | [diff] [blame] | 461 | }; |
| 462 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 463 | struct mlx4_en_frag_info { |
| 464 | u16 frag_size; |
| 465 | u16 frag_prefix_size; |
Brenden Blanco | d576acf | 2016-07-19 12:16:52 -0700 | [diff] [blame] | 466 | u32 frag_stride; |
| 467 | enum dma_data_direction dma_dir; |
| 468 | int order; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 469 | }; |
| 470 | |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 471 | #ifdef CONFIG_MLX4_EN_DCB |
| 472 | /* Minimal TC BW - setting to 0 will block traffic */ |
| 473 | #define MLX4_EN_BW_MIN 1 |
| 474 | #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */ |
| 475 | |
| 476 | #define MLX4_EN_TC_ETS 7 |
| 477 | |
Rana Shahout | af7d518 | 2016-06-21 12:43:59 +0300 | [diff] [blame] | 478 | enum dcb_pfc_type { |
| 479 | pfc_disabled = 0, |
| 480 | pfc_enabled_full, |
| 481 | pfc_enabled_tx, |
| 482 | pfc_enabled_rx |
| 483 | }; |
| 484 | |
Rana Shahout | af7d518 | 2016-06-21 12:43:59 +0300 | [diff] [blame] | 485 | struct mlx4_en_cee_config { |
| 486 | bool pfc_state; |
Tariq Toukan | 564ed9b | 2016-09-11 10:56:19 +0300 | [diff] [blame] | 487 | enum dcb_pfc_type dcb_pfc[MLX4_EN_NUM_UP]; |
Rana Shahout | af7d518 | 2016-06-21 12:43:59 +0300 | [diff] [blame] | 488 | }; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 489 | #endif |
| 490 | |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 491 | struct ethtool_flow_id { |
Hadar Hen Zion | 0d256c0 | 2013-01-30 23:07:08 +0000 | [diff] [blame] | 492 | struct list_head list; |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 493 | struct ethtool_rx_flow_spec flow_spec; |
| 494 | u64 id; |
| 495 | }; |
| 496 | |
Yan Burman | 79aeacc | 2013-02-07 02:25:19 +0000 | [diff] [blame] | 497 | enum { |
| 498 | MLX4_EN_FLAG_PROMISC = (1 << 0), |
| 499 | MLX4_EN_FLAG_MC_PROMISC = (1 << 1), |
| 500 | /* whether we need to enable hardware loopback by putting dmac |
| 501 | * in Tx WQE |
| 502 | */ |
| 503 | MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2), |
| 504 | /* whether we need to drop packets that hardware loopback-ed */ |
Yan Burman | cc5387f | 2013-02-07 02:25:26 +0000 | [diff] [blame] | 505 | MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3), |
Shani Michaeli | f8c6455 | 2014-11-09 13:51:53 +0200 | [diff] [blame] | 506 | MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4), |
| 507 | MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5), |
Rana Shahout | af7d518 | 2016-06-21 12:43:59 +0300 | [diff] [blame] | 508 | #ifdef CONFIG_MLX4_EN_DCB |
| 509 | MLX4_EN_FLAG_DCB_ENABLED = (1 << 6), |
| 510 | #endif |
Yan Burman | 79aeacc | 2013-02-07 02:25:19 +0000 | [diff] [blame] | 511 | }; |
| 512 | |
Ido Shamay | 51af33c | 2015-04-02 16:31:20 +0300 | [diff] [blame] | 513 | #define PORT_BEACON_MAX_LIMIT (65535) |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 514 | #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE) |
| 515 | #define MLX4_EN_MAC_HASH_IDX 5 |
| 516 | |
Eran Ben Elisha | 3da8a36 | 2015-03-30 17:45:24 +0300 | [diff] [blame] | 517 | struct mlx4_en_stats_bitmap { |
| 518 | DECLARE_BITMAP(bitmap, NUM_ALL_STATS); |
| 519 | struct mutex mutex; /* for mutual access to stats bitmap */ |
| 520 | }; |
| 521 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 522 | struct mlx4_en_priv { |
| 523 | struct mlx4_en_dev *mdev; |
| 524 | struct mlx4_en_port_profile *prof; |
| 525 | struct net_device *dev; |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 526 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 527 | struct mlx4_en_port_state port_state; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 528 | spinlock_t stats_lock; |
Hadar Hen Zion | 8206728 | 2012-07-05 04:03:49 +0000 | [diff] [blame] | 529 | struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES]; |
Hadar Hen Zion | 0d256c0 | 2013-01-30 23:07:08 +0000 | [diff] [blame] | 530 | /* To allow rules removal while port is going down */ |
| 531 | struct list_head ethtool_list; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 532 | |
Alexander Guller | 6b4d8d9 | 2011-10-09 05:38:23 +0000 | [diff] [blame] | 533 | unsigned long last_moder_packets[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 534 | unsigned long last_moder_tx_packets; |
Alexander Guller | 6b4d8d9 | 2011-10-09 05:38:23 +0000 | [diff] [blame] | 535 | unsigned long last_moder_bytes[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 536 | unsigned long last_moder_jiffies; |
Alexander Guller | 6b4d8d9 | 2011-10-09 05:38:23 +0000 | [diff] [blame] | 537 | int last_moder_time[MAX_RX_RINGS]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 538 | u16 rx_usecs; |
| 539 | u16 rx_frames; |
| 540 | u16 tx_usecs; |
| 541 | u16 tx_frames; |
| 542 | u32 pkt_rate_low; |
| 543 | u16 rx_usecs_low; |
| 544 | u32 pkt_rate_high; |
| 545 | u16 rx_usecs_high; |
| 546 | u16 sample_interval; |
| 547 | u16 adaptive_rx_coal; |
| 548 | u32 msg_enable; |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 549 | u32 loopback_ok; |
| 550 | u32 validate_loopback; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 551 | |
| 552 | struct mlx4_hwq_resources res; |
| 553 | int link_state; |
| 554 | int last_link_state; |
| 555 | bool port_up; |
| 556 | int port; |
| 557 | int registered; |
| 558 | int allocated; |
| 559 | int stride; |
Noa Osherovich | 2695bab | 2014-07-08 11:25:24 +0300 | [diff] [blame] | 560 | unsigned char current_mac[ETH_ALEN + 2]; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 561 | int mac_index; |
| 562 | unsigned max_mtu; |
| 563 | int base_qpn; |
Or Gerlitz | 08ff323 | 2012-10-21 14:59:24 +0000 | [diff] [blame] | 564 | int cqe_factor; |
Ido Shamay | b1b6b4d | 2014-09-18 11:51:01 +0300 | [diff] [blame] | 565 | int cqe_size; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 566 | |
| 567 | struct mlx4_en_rss_map rss_map; |
Or Gerlitz | 4ef2a43 | 2012-03-06 04:03:41 +0000 | [diff] [blame] | 568 | __be32 ctrl_flags; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 569 | u32 flags; |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 570 | u8 num_tx_rings_p_up; |
Amir Vadai | fbc6daf | 2014-07-08 11:28:12 +0300 | [diff] [blame] | 571 | u32 tx_work_limit; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 572 | u32 tx_ring_num; |
| 573 | u32 rx_ring_num; |
| 574 | u32 rx_skb_size; |
| 575 | struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS]; |
| 576 | u16 num_frags; |
| 577 | u16 log_rx_info; |
Brenden Blanco | 47a38e1 | 2016-07-19 12:16:50 -0700 | [diff] [blame] | 578 | int xdp_ring_num; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 579 | |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 580 | struct mlx4_en_tx_ring **tx_ring; |
| 581 | struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS]; |
| 582 | struct mlx4_en_cq **tx_cq; |
| 583 | struct mlx4_en_cq *rx_cq[MAX_RX_RINGS]; |
Hadar Hen Zion | cabdc8ee | 2012-07-05 04:03:50 +0000 | [diff] [blame] | 584 | struct mlx4_qp drop_qp; |
Yan Burman | 0eb74fd | 2013-02-07 02:25:23 +0000 | [diff] [blame] | 585 | struct work_struct rx_mode_task; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 586 | struct work_struct watchdog_task; |
| 587 | struct work_struct linkstate_task; |
| 588 | struct delayed_work stats_task; |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 589 | struct delayed_work service_task; |
Or Gerlitz | 1b136de | 2014-03-27 14:02:04 +0200 | [diff] [blame] | 590 | struct work_struct vxlan_add_task; |
| 591 | struct work_struct vxlan_del_task; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 592 | struct mlx4_en_perf_stats pstats; |
| 593 | struct mlx4_en_pkt_stats pkstats; |
Eran Ben Elisha | b42de4d | 2015-06-15 17:59:06 +0300 | [diff] [blame] | 594 | struct mlx4_en_counter_stats pf_stats; |
Matan Barak | 0b13156 | 2015-03-30 17:45:25 +0300 | [diff] [blame] | 595 | struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES]; |
| 596 | struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES]; |
| 597 | struct mlx4_en_flow_stats_rx rx_flowstats; |
| 598 | struct mlx4_en_flow_stats_tx tx_flowstats; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 599 | struct mlx4_en_port_stats port_stats; |
Eran Ben Elisha | 3da8a36 | 2015-03-30 17:45:24 +0300 | [diff] [blame] | 600 | struct mlx4_en_stats_bitmap stats_bitmap; |
Yevgeny Petrilin | 6d19993 | 2012-07-05 04:03:43 +0000 | [diff] [blame] | 601 | struct list_head mc_list; |
| 602 | struct list_head curr_list; |
Hadar Hen Zion | 0ff1fb6 | 2012-07-05 04:03:46 +0000 | [diff] [blame] | 603 | u64 broadcast_id; |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 604 | struct mlx4_en_stat_out_mbox hw_stats; |
Eli Cohen | 4c3eb3c | 2010-08-26 17:19:22 +0300 | [diff] [blame] | 605 | int vids[128]; |
Yevgeny Petrilin | 14c07b1 | 2011-03-22 22:37:59 +0000 | [diff] [blame] | 606 | bool wol; |
Yevgeny Petrilin | ebf8c9a | 2012-03-06 04:03:34 +0000 | [diff] [blame] | 607 | struct device *ddev; |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 608 | struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE]; |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 609 | struct hwtstamp_config hwtstamp_config; |
Eran Ben Elisha | 6de5f7f | 2015-06-15 17:59:02 +0300 | [diff] [blame] | 610 | u32 counter_index; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 611 | |
| 612 | #ifdef CONFIG_MLX4_EN_DCB |
Rana Shahout | af7d518 | 2016-06-21 12:43:59 +0300 | [diff] [blame] | 613 | #define MLX4_EN_DCB_ENABLED 0x3 |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 614 | struct ieee_ets ets; |
Amir Vadai | 109d244 | 2012-04-04 21:33:31 +0000 | [diff] [blame] | 615 | u16 maxrate[IEEE_8021QAZ_MAX_TCS]; |
Shani Michaeli | 708b869 | 2015-03-05 20:16:13 +0200 | [diff] [blame] | 616 | enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS]; |
Tariq Toukan | 564ed9b | 2016-09-11 10:56:19 +0300 | [diff] [blame] | 617 | struct mlx4_en_cee_config cee_config; |
| 618 | u8 dcbx_cap; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 619 | #endif |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 620 | #ifdef CONFIG_RFS_ACCEL |
| 621 | spinlock_t filters_lock; |
| 622 | int last_filter_id; |
| 623 | struct list_head filters; |
| 624 | struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT]; |
| 625 | #endif |
Or Gerlitz | 837052d | 2013-12-23 16:09:44 +0200 | [diff] [blame] | 626 | u64 tunnel_reg_id; |
Or Gerlitz | 1b136de | 2014-03-27 14:02:04 +0200 | [diff] [blame] | 627 | __be16 vxlan_port; |
Amir Vadai | 0fef9d0 | 2014-07-22 15:44:10 +0300 | [diff] [blame] | 628 | |
| 629 | u32 pflags; |
Eric Dumazet | bd635c3 | 2014-11-22 17:24:19 -0800 | [diff] [blame] | 630 | u8 rss_key[MLX4_EN_RSS_KEY_SIZE]; |
Eyal Perry | 947cbb0 | 2014-12-02 18:12:11 +0200 | [diff] [blame] | 631 | u8 rss_hash_fn; |
Yevgeny Petrilin | 14c07b1 | 2011-03-22 22:37:59 +0000 | [diff] [blame] | 632 | }; |
| 633 | |
| 634 | enum mlx4_en_wol { |
| 635 | MLX4_EN_WOL_MAGIC = (1ULL << 61), |
| 636 | MLX4_EN_WOL_ENABLED = (1ULL << 62), |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 637 | }; |
| 638 | |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 639 | struct mlx4_mac_entry { |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 640 | struct hlist_node hlist; |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 641 | unsigned char mac[ETH_ALEN + 2]; |
| 642 | u64 reg_id; |
Yan Burman | c07cb4b | 2013-02-07 02:25:25 +0000 | [diff] [blame] | 643 | struct rcu_head rcu; |
Yan Burman | 16a10ff | 2013-02-07 02:25:22 +0000 | [diff] [blame] | 644 | }; |
| 645 | |
Ido Shamay | b1b6b4d | 2014-09-18 11:51:01 +0300 | [diff] [blame] | 646 | static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz) |
| 647 | { |
| 648 | return buf + idx * cqe_sz; |
| 649 | } |
| 650 | |
Or Gerlitz | 0d9fdaa | 2011-11-26 19:55:06 +0000 | [diff] [blame] | 651 | #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63) |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 652 | |
David Decotigny | 3d8f7cc | 2016-02-24 10:58:12 -0800 | [diff] [blame] | 653 | void mlx4_en_init_ptys2ethtool_map(void); |
Yan Burman | 79aeacc | 2013-02-07 02:25:19 +0000 | [diff] [blame] | 654 | void mlx4_en_update_loopback_state(struct net_device *dev, |
| 655 | netdev_features_t features); |
| 656 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 657 | void mlx4_en_destroy_netdev(struct net_device *dev); |
| 658 | int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port, |
| 659 | struct mlx4_en_port_profile *prof); |
| 660 | |
Yevgeny Petrilin | 18cc42a | 2008-12-29 18:39:20 -0800 | [diff] [blame] | 661 | int mlx4_en_start_port(struct net_device *dev); |
Amir Vadai | 3484aac | 2013-01-30 23:07:11 +0000 | [diff] [blame] | 662 | void mlx4_en_stop_port(struct net_device *dev, int detach); |
Yevgeny Petrilin | 18cc42a | 2008-12-29 18:39:20 -0800 | [diff] [blame] | 663 | |
Eran Ben Elisha | 6fcd273 | 2015-03-30 17:45:23 +0300 | [diff] [blame] | 664 | void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev, |
Matan Barak | 0b13156 | 2015-03-30 17:45:25 +0300 | [diff] [blame] | 665 | struct mlx4_en_stats_bitmap *stats_bitmap, |
| 666 | u8 rx_ppp, u8 rx_pause, |
| 667 | u8 tx_ppp, u8 tx_pause); |
Eran Ben Elisha | ffa88f3 | 2015-03-30 17:45:22 +0300 | [diff] [blame] | 668 | |
Eugenia Emantayev | ec25bc0 | 2016-07-18 18:35:12 +0300 | [diff] [blame] | 669 | int mlx4_en_try_alloc_resources(struct mlx4_en_priv *priv, |
| 670 | struct mlx4_en_priv *tmp, |
| 671 | struct mlx4_en_port_profile *prof); |
| 672 | void mlx4_en_safe_replace_resources(struct mlx4_en_priv *priv, |
| 673 | struct mlx4_en_priv *tmp); |
Yevgeny Petrilin | 18cc42a | 2008-12-29 18:39:20 -0800 | [diff] [blame] | 674 | |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 675 | int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq, |
Eugenia Emantayev | 163561a | 2013-11-07 12:19:54 +0200 | [diff] [blame] | 676 | int entries, int ring, enum cq_type mode, int node); |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 677 | void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq); |
Alexander Guller | 76532d0 | 2011-10-09 05:26:31 +0000 | [diff] [blame] | 678 | int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq, |
| 679 | int cq_idx); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 680 | void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq); |
| 681 | int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq); |
| 682 | int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq); |
| 683 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 684 | void mlx4_en_tx_irq(struct mlx4_cq *mcq); |
Jason Wang | f663dd9 | 2014-01-10 16:18:26 +0800 | [diff] [blame] | 685 | u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb, |
Daniel Borkmann | 99932d4 | 2014-02-16 15:55:20 +0100 | [diff] [blame] | 686 | void *accel_priv, select_queue_fallback_t fallback); |
Stephen Hemminger | 61357325 | 2009-08-31 19:50:58 +0000 | [diff] [blame] | 687 | netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev); |
Brenden Blanco | 9ecc2d8 | 2016-07-19 12:16:55 -0700 | [diff] [blame] | 688 | netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_alloc *frame, |
| 689 | struct net_device *dev, unsigned int length, |
| 690 | int tx_ind, int *doorbell_pending); |
| 691 | void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring); |
| 692 | bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring, |
| 693 | struct mlx4_en_rx_alloc *frame); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 694 | |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 695 | int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, |
| 696 | struct mlx4_en_tx_ring **pring, |
Eugenia Emantayev | ddae034 | 2014-12-11 10:57:54 +0200 | [diff] [blame] | 697 | u32 size, u16 stride, |
Ido Shamay | d03a68f | 2013-12-19 21:20:14 +0200 | [diff] [blame] | 698 | int node, int queue_index); |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 699 | void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, |
| 700 | struct mlx4_en_tx_ring **pring); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 701 | int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv, |
| 702 | struct mlx4_en_tx_ring *ring, |
Amir Vadai | 0e98b52 | 2012-04-04 21:33:24 +0000 | [diff] [blame] | 703 | int cq, int user_prio); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 704 | void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv, |
| 705 | struct mlx4_en_tx_ring *ring); |
Ido Shamay | 0251248 | 2014-02-21 12:39:17 +0200 | [diff] [blame] | 706 | void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev); |
Ido Shamay | 07841f9 | 2015-04-30 17:32:46 +0300 | [diff] [blame] | 707 | void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 708 | int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv, |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 709 | struct mlx4_en_rx_ring **pring, |
Eugenia Emantayev | 163561a | 2013-11-07 12:19:54 +0200 | [diff] [blame] | 710 | u32 size, u16 stride, int node); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 711 | void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv, |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 712 | struct mlx4_en_rx_ring **pring, |
Thadeu Lima de Souza Cascardo | 68355f7 | 2012-02-06 08:39:49 +0000 | [diff] [blame] | 713 | u32 size, u16 stride); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 714 | int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv); |
| 715 | void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv, |
| 716 | struct mlx4_en_rx_ring *ring); |
| 717 | int mlx4_en_process_rx_cq(struct net_device *dev, |
| 718 | struct mlx4_en_cq *cq, |
| 719 | int budget); |
| 720 | int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget); |
Eugenia Emantayev | 0276a33 | 2013-12-19 21:20:17 +0200 | [diff] [blame] | 721 | int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget); |
Brenden Blanco | 9ecc2d8 | 2016-07-19 12:16:55 -0700 | [diff] [blame] | 722 | u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv, |
| 723 | struct mlx4_en_tx_ring *ring, |
| 724 | int index, u8 owner, u64 timestamp, |
| 725 | int napi_mode); |
| 726 | u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv, |
| 727 | struct mlx4_en_tx_ring *ring, |
| 728 | int index, u8 owner, u64 timestamp, |
| 729 | int napi_mode); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 730 | void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride, |
Amir Vadai | 0e98b52 | 2012-04-04 21:33:24 +0000 | [diff] [blame] | 731 | int is_tx, int rss, int qpn, int cqn, int user_prio, |
| 732 | struct mlx4_qp_context *context); |
Yevgeny Petrilin | 966508f | 2009-04-20 04:30:03 +0000 | [diff] [blame] | 733 | void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event); |
Maor Gottlieb | 74194fb | 2015-10-15 14:44:39 +0300 | [diff] [blame] | 734 | int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp, |
| 735 | int loopback); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 736 | void mlx4_en_calc_rx_buf(struct net_device *dev); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 737 | int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv); |
| 738 | void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv); |
Hadar Hen Zion | cabdc8ee | 2012-07-05 04:03:50 +0000 | [diff] [blame] | 739 | int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv); |
| 740 | void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 741 | int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 742 | void mlx4_en_rx_irq(struct mlx4_cq *mcq); |
| 743 | |
| 744 | int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode); |
Jiri Pirko | f1b553f | 2011-07-20 04:54:22 +0000 | [diff] [blame] | 745 | int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 746 | |
| 747 | int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset); |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 748 | int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port); |
| 749 | |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 750 | #ifdef CONFIG_MLX4_EN_DCB |
| 751 | extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops; |
Or Gerlitz | 540b3a3 | 2013-04-07 03:44:07 +0000 | [diff] [blame] | 752 | extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops; |
Amir Vadai | 564c274 | 2012-04-04 21:33:26 +0000 | [diff] [blame] | 753 | #endif |
| 754 | |
Amir Vadai | d317966 | 2012-12-02 03:49:23 +0000 | [diff] [blame] | 755 | int mlx4_en_setup_tc(struct net_device *dev, u8 up); |
| 756 | |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 757 | #ifdef CONFIG_RFS_ACCEL |
Eugenia Emantayev | 41d942d | 2013-11-07 12:19:52 +0200 | [diff] [blame] | 758 | void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv); |
Amir Vadai | 1eb8c69 | 2012-07-18 22:33:52 +0000 | [diff] [blame] | 759 | #endif |
| 760 | |
Yevgeny Petrilin | e7c1c2c4 | 2010-08-24 03:46:18 +0000 | [diff] [blame] | 761 | #define MLX4_EN_NUM_SELF_TEST 5 |
| 762 | void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf); |
Amir Vadai | b6c39bf | 2013-04-23 06:06:51 +0000 | [diff] [blame] | 763 | void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev); |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 764 | |
Saeed Mahameed | 7787fa6 | 2014-10-27 11:37:42 +0200 | [diff] [blame] | 765 | #define DEV_FEATURE_CHANGED(dev, new_features, feature) \ |
| 766 | ((dev->features & feature) ^ (new_features & feature)) |
| 767 | |
| 768 | int mlx4_en_reset_config(struct net_device *dev, |
| 769 | struct hwtstamp_config ts_config, |
| 770 | netdev_features_t new_features); |
Matan Barak | 0b13156 | 2015-03-30 17:45:25 +0300 | [diff] [blame] | 771 | void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev, |
| 772 | struct mlx4_en_stats_bitmap *stats_bitmap, |
| 773 | u8 rx_ppp, u8 rx_pause, |
| 774 | u8 tx_ppp, u8 tx_pause); |
Moni Shoua | 5da0354 | 2015-02-03 16:48:34 +0200 | [diff] [blame] | 775 | int mlx4_en_netdev_event(struct notifier_block *this, |
| 776 | unsigned long event, void *ptr); |
| 777 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 778 | /* |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 779 | * Functions for time stamping |
| 780 | */ |
| 781 | u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe); |
| 782 | void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev, |
| 783 | struct skb_shared_hwtstamps *hwts, |
| 784 | u64 timestamp); |
| 785 | void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev); |
Shawn Bohrer | ad7d4ea | 2013-12-31 11:39:39 -0600 | [diff] [blame] | 786 | void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev); |
Amir Vadai | ec693d4 | 2013-04-23 06:06:49 +0000 | [diff] [blame] | 787 | |
| 788 | /* Globals |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 789 | */ |
| 790 | extern const struct ethtool_ops mlx4_en_ethtool_ops; |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 791 | |
| 792 | |
| 793 | |
| 794 | /* |
| 795 | * printk / logging functions |
| 796 | */ |
| 797 | |
Joe Perches | b9075fa | 2011-10-31 17:11:33 -0700 | [diff] [blame] | 798 | __printf(3, 4) |
Joe Perches | 0c87b29 | 2014-09-22 10:40:22 -0700 | [diff] [blame] | 799 | void en_print(const char *level, const struct mlx4_en_priv *priv, |
| 800 | const char *format, ...); |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 801 | |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 802 | #define en_dbg(mlevel, priv, format, ...) \ |
| 803 | do { \ |
| 804 | if (NETIF_MSG_##mlevel & (priv)->msg_enable) \ |
| 805 | en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \ |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 806 | } while (0) |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 807 | #define en_warn(priv, format, ...) \ |
| 808 | en_print(KERN_WARNING, priv, format, ##__VA_ARGS__) |
| 809 | #define en_err(priv, format, ...) \ |
| 810 | en_print(KERN_ERR, priv, format, ##__VA_ARGS__) |
| 811 | #define en_info(priv, format, ...) \ |
| 812 | en_print(KERN_INFO, priv, format, ##__VA_ARGS__) |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 813 | |
Joe Perches | 1a91de2 | 2014-05-07 12:52:57 -0700 | [diff] [blame] | 814 | #define mlx4_err(mdev, format, ...) \ |
| 815 | pr_err(DRV_NAME " %s: " format, \ |
| 816 | dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__) |
| 817 | #define mlx4_info(mdev, format, ...) \ |
| 818 | pr_info(DRV_NAME " %s: " format, \ |
| 819 | dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__) |
| 820 | #define mlx4_warn(mdev, format, ...) \ |
| 821 | pr_warn(DRV_NAME " %s: " format, \ |
| 822 | dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__) |
Joe Perches | 0a645e8 | 2010-07-10 07:22:46 +0000 | [diff] [blame] | 823 | |
Yevgeny Petrilin | c27a02c | 2008-10-22 15:47:49 -0700 | [diff] [blame] | 824 | #endif |