blob: 82e420d6fd197edfa86eecb959861b507887a3b0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-h720x/cpu-h7202.c
3 *
4 * Copyright (C) 2003 Thomas Gleixner <tglx@linutronix.de>
5 * 2003 Robert Schwebel <r.schwebel@pengutronix.de>
6 * 2004 Sascha Hauer <s.hauer@pengutronix.de>
7 *
8 * processor specific stuff for the Hynix h7202
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/interrupt.h>
18#include <linux/module.h>
19#include <asm/types.h>
20#include <asm/hardware.h>
21#include <asm/irq.h>
22#include <asm/arch/irqs.h>
23#include <asm/mach/irq.h>
24#include <asm/mach/time.h>
25#include <linux/device.h>
26#include <linux/serial_8250.h>
27#include "common.h"
28
29static struct resource h7202ps2_resources[] = {
30 [0] = {
31 .start = 0x8002c000,
32 .end = 0x8002c040,
33 .flags = IORESOURCE_MEM,
34 },
35 [1] = {
36 .start = IRQ_PS2,
37 .end = IRQ_PS2,
38 .flags = IORESOURCE_IRQ,
39 },
40};
41
42static struct platform_device h7202ps2_device = {
43 .name = "h7202ps2",
44 .id = -1,
45 .num_resources = ARRAY_SIZE(h7202ps2_resources),
46 .resource = h7202ps2_resources,
47};
48
49static struct plat_serial8250_port serial_platform_data[] = {
50 {
51 .membase = (void*)SERIAL0_VIRT,
52 .mapbase = SERIAL0_BASE,
53 .irq = IRQ_UART0,
54 .uartclk = 2*1843200,
55 .regshift = 2,
56 .iotype = UPIO_MEM,
57 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
58 },
59 {
60 .membase = (void*)SERIAL1_VIRT,
61 .mapbase = SERIAL1_BASE,
62 .irq = IRQ_UART1,
63 .uartclk = 2*1843200,
64 .regshift = 2,
65 .iotype = UPIO_MEM,
66 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
67 },
68#ifdef CONFIG_H7202_SERIAL23
69 {
70 .membase = (void*)SERIAL2_VIRT,
71 .mapbase = SERIAL2_BASE,
72 .irq = IRQ_UART2,
73 .uartclk = 2*1843200,
74 .regshift = 2,
75 .iotype = UPIO_MEM,
76 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
77 },
78 {
79 .membase = (void*)SERIAL3_VIRT,
80 .mapbase = SERIAL3_BASE,
81 .irq = IRQ_UART3,
82 .uartclk = 2*1843200,
83 .regshift = 2,
84 .iotype = UPIO_MEM,
85 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
86 },
87#endif
88 { },
89};
90
91static struct platform_device serial_device = {
92 .name = "serial8250",
Russell King6df29de2005-09-08 16:04:41 +010093 .id = PLAT8250_DEV_PLATFORM,
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 .dev = {
95 .platform_data = serial_platform_data,
96 },
97};
98
99static struct platform_device *devices[] __initdata = {
100 &h7202ps2_device,
101 &serial_device,
102};
103
104/* Although we have two interrupt lines for the timers, we only have one
105 * status register which clears all pending timer interrupts on reading. So
106 * we have to handle all timer interrupts in one place.
107 */
108static void
Russell King10dd5ce2006-11-23 11:41:32 +0000109h7202_timerx_demux_handler(unsigned int irq_unused, struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
111 unsigned int mask, irq;
112
113 mask = CPU_REG (TIMER_VIRT, TIMER_TOPSTAT);
114
115 if ( mask & TSTAT_T0INT ) {
116 write_seqlock(&xtime_lock);
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700117 timer_tick();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 write_sequnlock(&xtime_lock);
119 if( mask == TSTAT_T0INT )
120 return;
121 }
122
123 mask >>= 1;
124 irq = IRQ_TIMER1;
125 desc = irq_desc + irq;
126 while (mask) {
127 if (mask & 1)
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700128 desc_handle_irq(irq, desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 irq++;
130 desc++;
131 mask >>= 1;
132 }
133}
134
135/*
136 * Timer interrupt handler
137 */
138static irqreturn_t
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700139h7202_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140{
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700141 h7202_timerx_demux_handler(0, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 return IRQ_HANDLED;
143}
144
145/*
146 * mask multiplexed timer irq's
147 */
148static void inline mask_timerx_irq (u32 irq)
149{
150 unsigned int bit;
151 bit = 2 << ((irq == IRQ_TIMER64B) ? 4 : (irq - IRQ_TIMER1));
152 CPU_REG (TIMER_VIRT, TIMER_TOPCTRL) &= ~bit;
153}
154
155/*
156 * unmask multiplexed timer irq's
157 */
158static void inline unmask_timerx_irq (u32 irq)
159{
160 unsigned int bit;
161 bit = 2 << ((irq == IRQ_TIMER64B) ? 4 : (irq - IRQ_TIMER1));
162 CPU_REG (TIMER_VIRT, TIMER_TOPCTRL) |= bit;
163}
164
Russell King10dd5ce2006-11-23 11:41:32 +0000165static struct irq_chip h7202_timerx_chip = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 .ack = mask_timerx_irq,
167 .mask = mask_timerx_irq,
168 .unmask = unmask_timerx_irq,
169};
170
171static struct irqaction h7202_timer_irq = {
172 .name = "h7202 Timer Tick",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700173 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100174 .handler = h7202_timer_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175};
176
177/*
178 * Setup TIMER0 as system timer
179 */
180void __init h7202_init_time(void)
181{
182 CPU_REG (TIMER_VIRT, TM0_PERIOD) = LATCH;
183 CPU_REG (TIMER_VIRT, TM0_CTRL) = TM_RESET;
184 CPU_REG (TIMER_VIRT, TM0_CTRL) = TM_REPEAT | TM_START;
185 CPU_REG (TIMER_VIRT, TIMER_TOPCTRL) = ENABLE_TM0_INTR | TIMER_ENABLE_BIT;
186
187 setup_irq(IRQ_TIMER0, &h7202_timer_irq);
188}
189
190struct sys_timer h7202_timer = {
191 .init = h7202_init_time,
192 .offset = h720x_gettimeoffset,
193};
194
195void __init h7202_init_irq (void)
196{
197 int irq;
198
199 CPU_REG (GPIO_E_VIRT, GPIO_MASK) = 0x0;
200
201 for (irq = IRQ_TIMER1;
202 irq < IRQ_CHAINED_TIMERX(NR_TIMERX_IRQS); irq++) {
203 mask_timerx_irq(irq);
204 set_irq_chip(irq, &h7202_timerx_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000205 set_irq_handler(irq, handle_edge_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 set_irq_flags(irq, IRQF_VALID );
207 }
208 set_irq_chained_handler(IRQ_TIMERX, h7202_timerx_demux_handler);
209
210 h720x_init_irq();
211}
212
213void __init init_hw_h7202(void)
214{
215 /* Enable clocks */
216 CPU_REG (PMU_BASE, PMU_PLL_CTRL) |= PLL_2_EN | PLL_1_EN | PLL_3_MUTE;
217
218 CPU_REG (SERIAL0_VIRT, SERIAL_ENABLE) = SERIAL_ENABLE_EN;
219 CPU_REG (SERIAL1_VIRT, SERIAL_ENABLE) = SERIAL_ENABLE_EN;
220#ifdef CONFIG_H7202_SERIAL23
221 CPU_REG (SERIAL2_VIRT, SERIAL_ENABLE) = SERIAL_ENABLE_EN;
222 CPU_REG (SERIAL3_VIRT, SERIAL_ENABLE) = SERIAL_ENABLE_EN;
223 CPU_IO (GPIO_AMULSEL) = AMULSEL_USIN2 | AMULSEL_USOUT2 |
224 AMULSEL_USIN3 | AMULSEL_USOUT3;
225#endif
226 (void) platform_add_devices(devices, ARRAY_SIZE(devices));
227}