blob: fd1c00d08bf57ca1ead5095746ba082847f52752 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _S390_TLB_H
2#define _S390_TLB_H
3
4/*
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02005 * TLB flushing on s390 is complicated. The following requirement
6 * from the principles of operation is the most arduous:
7 *
8 * "A valid table entry must not be changed while it is attached
9 * to any CPU and may be used for translation by that CPU except to
10 * (1) invalidate the entry by using INVALIDATE PAGE TABLE ENTRY,
11 * or INVALIDATE DAT TABLE ENTRY, (2) alter bits 56-63 of a page
12 * table entry, or (3) make a change by means of a COMPARE AND SWAP
13 * AND PURGE instruction that purges the TLB."
14 *
15 * The modification of a pte of an active mm struct therefore is
16 * a two step process: i) invalidate the pte, ii) store the new pte.
17 * This is true for the page protection bit as well.
18 * The only possible optimization is to flush at the beginning of
19 * a tlb_gather_mmu cycle if the mm_struct is currently not in use.
20 *
21 * Pages used for the page tables is a different story. FIXME: more
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020023
24#include <linux/mm.h>
25#include <linux/swap.h>
26#include <asm/processor.h>
27#include <asm/pgalloc.h>
28#include <asm/smp.h>
29#include <asm/tlbflush.h>
30
31#ifndef CONFIG_SMP
32#define TLB_NR_PTRS 1
33#else
34#define TLB_NR_PTRS 508
35#endif
36
37struct mmu_gather {
38 struct mm_struct *mm;
39 unsigned int fullmm;
40 unsigned int nr_ptes;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010041 unsigned int nr_pxds;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020042 void *array[TLB_NR_PTRS];
43};
44
45DECLARE_PER_CPU(struct mmu_gather, mmu_gathers);
46
47static inline struct mmu_gather *tlb_gather_mmu(struct mm_struct *mm,
48 unsigned int full_mm_flush)
49{
50 struct mmu_gather *tlb = &get_cpu_var(mmu_gathers);
51
52 tlb->mm = mm;
Martin Schwidefsky050eef32010-08-24 09:26:21 +020053 tlb->fullmm = full_mm_flush;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020054 tlb->nr_ptes = 0;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010055 tlb->nr_pxds = TLB_NR_PTRS;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020056 if (tlb->fullmm)
57 __tlb_flush_mm(mm);
58 return tlb;
59}
60
61static inline void tlb_flush_mmu(struct mmu_gather *tlb,
62 unsigned long start, unsigned long end)
63{
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010064 if (!tlb->fullmm && (tlb->nr_ptes > 0 || tlb->nr_pxds < TLB_NR_PTRS))
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020065 __tlb_flush_mm(tlb->mm);
66 while (tlb->nr_ptes > 0)
Benjamin Herrenschmidt5e541972008-02-04 22:29:14 -080067 pte_free(tlb->mm, tlb->array[--tlb->nr_ptes]);
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010068 while (tlb->nr_pxds < TLB_NR_PTRS)
69 /* pgd_free frees the pointer as region or segment table */
70 pgd_free(tlb->mm, tlb->array[tlb->nr_pxds++]);
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020071}
72
73static inline void tlb_finish_mmu(struct mmu_gather *tlb,
74 unsigned long start, unsigned long end)
75{
76 tlb_flush_mmu(tlb, start, end);
77
78 /* keep the page table cache within bounds */
79 check_pgt_cache();
80
81 put_cpu_var(mmu_gathers);
82}
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84/*
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020085 * Release the page cache reference for a pte removed by
86 * tlb_ptep_clear_flush. In both flush modes the tlb fo a page cache page
87 * has already been freed, so just do free_page_and_swap_cache.
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 */
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020089static inline void tlb_remove_page(struct mmu_gather *tlb, struct page *page)
90{
91 free_page_and_swap_cache(page);
92}
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020094/*
95 * pte_free_tlb frees a pte table and clears the CRSTE for the
96 * page table from the tlb.
97 */
Benjamin Herrenschmidt9e1b32c2009-07-22 15:44:28 +100098static inline void pte_free_tlb(struct mmu_gather *tlb, pgtable_t pte,
99 unsigned long address)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200100{
101 if (!tlb->fullmm) {
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100102 tlb->array[tlb->nr_ptes++] = pte;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100103 if (tlb->nr_ptes >= tlb->nr_pxds)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200104 tlb_flush_mmu(tlb, 0, 0);
105 } else
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100106 pte_free(tlb->mm, pte);
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200107}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200109/*
110 * pmd_free_tlb frees a pmd table and clears the CRSTE for the
111 * segment table entry from the tlb.
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100112 * If the mm uses a two level page table the single pmd is freed
113 * as the pgd. pmd_free_tlb checks the asce_limit against 2GB
114 * to avoid the double free of the pmd in this case.
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200115 */
Benjamin Herrenschmidt9e1b32c2009-07-22 15:44:28 +1000116static inline void pmd_free_tlb(struct mmu_gather *tlb, pmd_t *pmd,
117 unsigned long address)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200118{
119#ifdef __s390x__
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100120 if (tlb->mm->context.asce_limit <= (1UL << 31))
121 return;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200122 if (!tlb->fullmm) {
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100123 tlb->array[--tlb->nr_pxds] = pmd;
124 if (tlb->nr_ptes >= tlb->nr_pxds)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200125 tlb_flush_mmu(tlb, 0, 0);
126 } else
Benjamin Herrenschmidt5e541972008-02-04 22:29:14 -0800127 pmd_free(tlb->mm, pmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#endif
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200129}
130
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100131/*
132 * pud_free_tlb frees a pud table and clears the CRSTE for the
133 * region third table entry from the tlb.
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100134 * If the mm uses a three level page table the single pud is freed
135 * as the pgd. pud_free_tlb checks the asce_limit against 4TB
136 * to avoid the double free of the pud in this case.
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100137 */
Benjamin Herrenschmidt9e1b32c2009-07-22 15:44:28 +1000138static inline void pud_free_tlb(struct mmu_gather *tlb, pud_t *pud,
139 unsigned long address)
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100140{
141#ifdef __s390x__
Martin Schwidefsky6252d702008-02-09 18:24:37 +0100142 if (tlb->mm->context.asce_limit <= (1UL << 42))
143 return;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100144 if (!tlb->fullmm) {
145 tlb->array[--tlb->nr_pxds] = pud;
146 if (tlb->nr_ptes >= tlb->nr_pxds)
147 tlb_flush_mmu(tlb, 0, 0);
148 } else
149 pud_free(tlb->mm, pud);
150#endif
151}
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200152
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200153#define tlb_start_vma(tlb, vma) do { } while (0)
154#define tlb_end_vma(tlb, vma) do { } while (0)
155#define tlb_remove_tlb_entry(tlb, ptep, addr) do { } while (0)
156#define tlb_migrate_finish(mm) do { } while (0)
157
158#endif /* _S390_TLB_H */