blob: 52a5940a3773c2f73e5585abda2c09cf01be7875 [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/jiffies.h>
24
25#include <video/omapdss.h>
26
27#include "dss.h"
28#include "dss_features.h"
29
30/*
31 * We have 4 levels of cache for the dispc settings. First two are in SW and
32 * the latter two in HW.
33 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020034 * set_info()
35 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020036 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020037 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020038 * +--------------------+
39 * v
40 * apply()
41 * v
42 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020043 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020044 * +--------------------+
45 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020046 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020047 * v
48 * +--------------------+
49 * | shadow registers |
50 * +--------------------+
51 * v
52 * VFP or lcd/digit_enable
53 * v
54 * +--------------------+
55 * | registers |
56 * +--------------------+
57 */
58
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020059struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020060
61 bool user_info_dirty;
62 struct omap_overlay_info user_info;
63
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020064 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020065 struct omap_overlay_info info;
66
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020067 bool shadow_info_dirty;
68
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020069 bool extra_info_dirty;
70 bool shadow_extra_info_dirty;
71
72 bool enabled;
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +020073 enum omap_channel channel;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020074 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020075
76 /*
77 * True if overlay is to be enabled. Used to check and calculate configs
78 * for the overlay before it is enabled in the HW.
79 */
80 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020081};
82
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020083struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020084
85 bool user_info_dirty;
86 struct omap_overlay_manager_info user_info;
87
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020088 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020089 struct omap_overlay_manager_info info;
90
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020091 bool shadow_info_dirty;
92
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020093 /* If true, GO bit is up and shadow registers cannot be written.
94 * Never true for manual update displays */
95 bool busy;
96
Tomi Valkeinen34861372011-11-18 15:43:29 +020097 /* If true, dispc output is enabled */
98 bool updating;
99
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200100 /* If true, a display is enabled using this manager */
101 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530102
103 bool extra_info_dirty;
104 bool shadow_extra_info_dirty;
105
106 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530107 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200108};
109
110static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200111 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200112 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200113
Tomi Valkeinenfb011972011-11-16 15:00:22 +0200114 bool fifo_merge_dirty;
115 bool fifo_merge;
116
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200117 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200118} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200119
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200120/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200121static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200122/* lock for blocking functions */
123static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200124static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200125
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200126static void dss_register_vsync_isr(void);
127
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200128static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
129{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200130 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200131}
132
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200133static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
134{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200135 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200136}
137
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200138void dss_apply_init(void)
139{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200140 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530141 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200142 int i;
143
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200144 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200145
146 for (i = 0; i < num_ovls; ++i) {
147 struct ovl_priv_data *op;
148
149 op = &dss_data.ovl_priv_data_array[i];
150
151 op->info.global_alpha = 255;
152
153 switch (i) {
154 case 0:
155 op->info.zorder = 0;
156 break;
157 case 1:
158 op->info.zorder =
159 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
160 break;
161 case 2:
162 op->info.zorder =
163 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
164 break;
165 case 3:
166 op->info.zorder =
167 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
168 break;
169 }
170
171 op->user_info = op->info;
172 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530173
174 /*
175 * Initialize some of the lcd_config fields for TV manager, this lets
176 * us prevent checking if the manager is LCD or TV at some places
177 */
178 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
179
180 mp->lcd_config.video_port_width = 24;
181 mp->lcd_config.clock_info.lck_div = 1;
182 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200183}
184
Archit Taneja75bac5d2012-05-24 15:08:54 +0530185/*
186 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
187 * manager is always auto update, stallmode field for TV manager is false by
188 * default
189 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200190static bool ovl_manual_update(struct omap_overlay *ovl)
191{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530192 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
193
194 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200195}
196
197static bool mgr_manual_update(struct omap_overlay_manager *mgr)
198{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530199 struct mgr_priv_data *mp = get_mgr_priv(mgr);
200
201 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200202}
203
Tomi Valkeinen39518352011-11-17 17:35:28 +0200204static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530205 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200206{
207 struct omap_overlay_info *oi;
208 struct omap_overlay_manager_info *mi;
209 struct omap_overlay *ovl;
210 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
211 struct ovl_priv_data *op;
212 struct mgr_priv_data *mp;
213
214 mp = get_mgr_priv(mgr);
215
Archit Taneja5dd747e2012-05-08 18:19:15 +0530216 if (!mp->enabled)
217 return 0;
218
Tomi Valkeinen39518352011-11-17 17:35:28 +0200219 if (applying && mp->user_info_dirty)
220 mi = &mp->user_info;
221 else
222 mi = &mp->info;
223
224 /* collect the infos to be tested into the array */
225 list_for_each_entry(ovl, &mgr->overlays, list) {
226 op = get_ovl_priv(ovl);
227
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200228 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200229 oi = NULL;
230 else if (applying && op->user_info_dirty)
231 oi = &op->user_info;
232 else
233 oi = &op->info;
234
235 ois[ovl->id] = oi;
236 }
237
Archit Taneja6e543592012-05-23 17:01:35 +0530238 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200239}
240
241/*
242 * check manager and overlay settings using overlay_info from data->info
243 */
Archit Taneja228b2132012-04-27 01:22:28 +0530244static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200245{
Archit Taneja228b2132012-04-27 01:22:28 +0530246 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200247}
248
249/*
250 * check manager and overlay settings using overlay_info from ovl->info if
251 * dirty and from data->info otherwise
252 */
Archit Taneja228b2132012-04-27 01:22:28 +0530253static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200254{
Archit Taneja228b2132012-04-27 01:22:28 +0530255 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200256}
257
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200258static bool need_isr(void)
259{
260 const int num_mgrs = dss_feat_get_num_mgrs();
261 int i;
262
263 for (i = 0; i < num_mgrs; ++i) {
264 struct omap_overlay_manager *mgr;
265 struct mgr_priv_data *mp;
266 struct omap_overlay *ovl;
267
268 mgr = omap_dss_get_overlay_manager(i);
269 mp = get_mgr_priv(mgr);
270
271 if (!mp->enabled)
272 continue;
273
Tomi Valkeinen34861372011-11-18 15:43:29 +0200274 if (mgr_manual_update(mgr)) {
275 /* to catch FRAMEDONE */
276 if (mp->updating)
277 return true;
278 } else {
279 /* to catch GO bit going down */
280 if (mp->busy)
281 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200282
283 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200284 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200285 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200286
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200287 /* to set GO bit */
288 if (mp->shadow_info_dirty)
289 return true;
290
Archit Taneja45324a22012-04-26 19:31:22 +0530291 /*
292 * NOTE: we don't check extra_info flags for disabled
293 * managers, once the manager is enabled, the extra_info
294 * related manager changes will be taken in by HW.
295 */
296
297 /* to write new values to registers */
298 if (mp->extra_info_dirty)
299 return true;
300
301 /* to set GO bit */
302 if (mp->shadow_extra_info_dirty)
303 return true;
304
Tomi Valkeinen34861372011-11-18 15:43:29 +0200305 list_for_each_entry(ovl, &mgr->overlays, list) {
306 struct ovl_priv_data *op;
307
308 op = get_ovl_priv(ovl);
309
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200310 /*
311 * NOTE: we check extra_info flags even for
312 * disabled overlays, as extra_infos need to be
313 * always written.
314 */
315
316 /* to write new values to registers */
317 if (op->extra_info_dirty)
318 return true;
319
320 /* to set GO bit */
321 if (op->shadow_extra_info_dirty)
322 return true;
323
Tomi Valkeinen34861372011-11-18 15:43:29 +0200324 if (!op->enabled)
325 continue;
326
327 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200328 if (op->info_dirty)
329 return true;
330
331 /* to set GO bit */
332 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200333 return true;
334 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200335 }
336 }
337
338 return false;
339}
340
341static bool need_go(struct omap_overlay_manager *mgr)
342{
343 struct omap_overlay *ovl;
344 struct mgr_priv_data *mp;
345 struct ovl_priv_data *op;
346
347 mp = get_mgr_priv(mgr);
348
Archit Taneja45324a22012-04-26 19:31:22 +0530349 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200350 return true;
351
352 list_for_each_entry(ovl, &mgr->overlays, list) {
353 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200354 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200355 return true;
356 }
357
358 return false;
359}
360
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200361/* returns true if an extra_info field is currently being updated */
362static bool extra_info_update_ongoing(void)
363{
Archit Taneja45324a22012-04-26 19:31:22 +0530364 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200365 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200366
Archit Taneja45324a22012-04-26 19:31:22 +0530367 for (i = 0; i < num_mgrs; ++i) {
368 struct omap_overlay_manager *mgr;
369 struct omap_overlay *ovl;
370 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200371
Archit Taneja45324a22012-04-26 19:31:22 +0530372 mgr = omap_dss_get_overlay_manager(i);
373 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200374
375 if (!mp->enabled)
376 continue;
377
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200378 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200379 continue;
380
Archit Taneja45324a22012-04-26 19:31:22 +0530381 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200382 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530383
384 list_for_each_entry(ovl, &mgr->overlays, list) {
385 struct ovl_priv_data *op = get_ovl_priv(ovl);
386
387 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
388 return true;
389 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200390 }
391
392 return false;
393}
394
395/* wait until no extra_info updates are pending */
396static void wait_pending_extra_info_updates(void)
397{
398 bool updating;
399 unsigned long flags;
400 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200401 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200402
403 spin_lock_irqsave(&data_lock, flags);
404
405 updating = extra_info_update_ongoing();
406
407 if (!updating) {
408 spin_unlock_irqrestore(&data_lock, flags);
409 return;
410 }
411
412 init_completion(&extra_updated_completion);
413
414 spin_unlock_irqrestore(&data_lock, flags);
415
416 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200417 r = wait_for_completion_timeout(&extra_updated_completion, t);
418 if (r == 0)
419 DSSWARN("timeout in wait_pending_extra_info_updates\n");
420 else if (r < 0)
421 DSSERR("wait_pending_extra_info_updates failed: %d\n", r);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200422}
423
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200424int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
425{
426 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200427 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200428 u32 irq;
429 int r;
430 int i;
431 struct omap_dss_device *dssdev = mgr->device;
432
433 if (!dssdev || dssdev->state != OMAP_DSS_DISPLAY_ACTIVE)
434 return 0;
435
436 if (mgr_manual_update(mgr))
437 return 0;
438
Lajos Molnar21e56f72012-02-22 12:23:16 +0530439 r = dispc_runtime_get();
440 if (r)
441 return r;
442
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200443 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200444
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200445 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200446 i = 0;
447 while (1) {
448 unsigned long flags;
449 bool shadow_dirty, dirty;
450
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200451 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200452 dirty = mp->info_dirty;
453 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200454 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200455
456 if (!dirty && !shadow_dirty) {
457 r = 0;
458 break;
459 }
460
461 /* 4 iterations is the worst case:
462 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
463 * 2 - first VSYNC, dirty = true
464 * 3 - dirty = false, shadow_dirty = true
465 * 4 - shadow_dirty = false */
466 if (i++ == 3) {
467 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
468 mgr->id);
469 r = 0;
470 break;
471 }
472
473 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
474 if (r == -ERESTARTSYS)
475 break;
476
477 if (r) {
478 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
479 break;
480 }
481 }
482
Lajos Molnar21e56f72012-02-22 12:23:16 +0530483 dispc_runtime_put();
484
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200485 return r;
486}
487
488int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
489{
490 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200491 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200492 struct omap_dss_device *dssdev;
493 u32 irq;
494 int r;
495 int i;
496
497 if (!ovl->manager)
498 return 0;
499
500 dssdev = ovl->manager->device;
501
502 if (!dssdev || dssdev->state != OMAP_DSS_DISPLAY_ACTIVE)
503 return 0;
504
505 if (ovl_manual_update(ovl))
506 return 0;
507
Lajos Molnar21e56f72012-02-22 12:23:16 +0530508 r = dispc_runtime_get();
509 if (r)
510 return r;
511
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200512 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200513
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200514 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200515 i = 0;
516 while (1) {
517 unsigned long flags;
518 bool shadow_dirty, dirty;
519
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200520 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200521 dirty = op->info_dirty;
522 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200523 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200524
525 if (!dirty && !shadow_dirty) {
526 r = 0;
527 break;
528 }
529
530 /* 4 iterations is the worst case:
531 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
532 * 2 - first VSYNC, dirty = true
533 * 3 - dirty = false, shadow_dirty = true
534 * 4 - shadow_dirty = false */
535 if (i++ == 3) {
536 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
537 ovl->id);
538 r = 0;
539 break;
540 }
541
542 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
543 if (r == -ERESTARTSYS)
544 break;
545
546 if (r) {
547 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
548 break;
549 }
550 }
551
Lajos Molnar21e56f72012-02-22 12:23:16 +0530552 dispc_runtime_put();
553
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200554 return r;
555}
556
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200557static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200558{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200559 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200560 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530561 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200562 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200563 int r;
564
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200565 DSSDBGF("%d", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200566
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200567 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200568 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200569
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200570 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200571
Archit Taneja81ab95b2012-05-08 15:53:20 +0530572 mp = get_mgr_priv(ovl->manager);
573
Archit Taneja6c6f5102012-06-25 14:58:48 +0530574 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200575
Archit Taneja8050cbe2012-06-06 16:25:52 +0530576 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200577 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200578 /*
579 * We can't do much here, as this function can be called from
580 * vsync interrupt.
581 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200582 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200583
584 /* This will leave fifo configurations in a nonoptimal state */
585 op->enabled = false;
586 dispc_ovl_enable(ovl->id, false);
587 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200588 }
589
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200590 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200591 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200592 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200593}
594
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200595static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
596{
597 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200598 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200599
600 DSSDBGF("%d", ovl->id);
601
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200602 if (!op->extra_info_dirty)
603 return;
604
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200605 /* note: write also when op->enabled == false, so that the ovl gets
606 * disabled */
607
608 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +0200609 dispc_ovl_set_channel_out(ovl->id, op->channel);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200610 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200611
Tomi Valkeinen34861372011-11-18 15:43:29 +0200612 mp = get_mgr_priv(ovl->manager);
613
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200614 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200615 if (mp->updating)
616 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200617}
618
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200619static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200620{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200621 struct mgr_priv_data *mp = get_mgr_priv(mgr);
622 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200623
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200624 DSSDBGF("%d", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200625
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200626 if (!mp->enabled)
627 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200628
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200629 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200630
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200631 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200632 list_for_each_entry(ovl, &mgr->overlays, list) {
633 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200634 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200635 }
636
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200637 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200638 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200639
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200640 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200641 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200642 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200643 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200644}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200645
Archit Taneja45324a22012-04-26 19:31:22 +0530646static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
647{
648 struct mgr_priv_data *mp = get_mgr_priv(mgr);
649
650 DSSDBGF("%d", mgr->id);
651
652 if (!mp->extra_info_dirty)
653 return;
654
655 dispc_mgr_set_timings(mgr->id, &mp->timings);
656
Archit Tanejaf476ae92012-06-29 14:37:03 +0530657 /* lcd_config parameters */
658 if (dss_mgr_is_lcd(mgr->id)) {
659 dispc_mgr_set_io_pad_mode(mp->lcd_config.io_pad_mode);
660
661 dispc_mgr_enable_stallmode(mgr->id, mp->lcd_config.stallmode);
662 dispc_mgr_enable_fifohandcheck(mgr->id,
663 mp->lcd_config.fifohandcheck);
664
665 dispc_mgr_set_clock_div(mgr->id, &mp->lcd_config.clock_info);
666
667 dispc_mgr_set_tft_data_lines(mgr->id,
668 mp->lcd_config.video_port_width);
669
670 dispc_lcd_enable_signal_polarity(mp->lcd_config.lcden_sig_polarity);
671
672 dispc_mgr_set_lcd_type_tft(mgr->id);
673 }
674
Archit Taneja45324a22012-04-26 19:31:22 +0530675 mp->extra_info_dirty = false;
676 if (mp->updating)
677 mp->shadow_extra_info_dirty = true;
678}
679
Tomi Valkeinenfb011972011-11-16 15:00:22 +0200680static void dss_write_regs_common(void)
681{
682 const int num_mgrs = omap_dss_get_num_overlay_managers();
683 int i;
684
685 if (!dss_data.fifo_merge_dirty)
686 return;
687
688 for (i = 0; i < num_mgrs; ++i) {
689 struct omap_overlay_manager *mgr;
690 struct mgr_priv_data *mp;
691
692 mgr = omap_dss_get_overlay_manager(i);
693 mp = get_mgr_priv(mgr);
694
695 if (mp->enabled) {
696 if (dss_data.fifo_merge_dirty) {
697 dispc_enable_fifomerge(dss_data.fifo_merge);
698 dss_data.fifo_merge_dirty = false;
699 }
700
701 if (mp->updating)
702 mp->shadow_info_dirty = true;
703 }
704 }
705}
706
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200707static void dss_write_regs(void)
708{
709 const int num_mgrs = omap_dss_get_num_overlay_managers();
710 int i;
711
Tomi Valkeinenfb011972011-11-16 15:00:22 +0200712 dss_write_regs_common();
713
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200714 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200715 struct omap_overlay_manager *mgr;
716 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200717 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200718
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200719 mgr = omap_dss_get_overlay_manager(i);
720 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200721
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200722 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200723 continue;
724
Archit Taneja228b2132012-04-27 01:22:28 +0530725 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200726 if (r) {
727 DSSERR("cannot write registers for manager %s: "
728 "illegal configuration\n", mgr->name);
729 continue;
730 }
731
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200732 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530733 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200734 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200735}
736
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200737static void dss_set_go_bits(void)
738{
739 const int num_mgrs = omap_dss_get_num_overlay_managers();
740 int i;
741
742 for (i = 0; i < num_mgrs; ++i) {
743 struct omap_overlay_manager *mgr;
744 struct mgr_priv_data *mp;
745
746 mgr = omap_dss_get_overlay_manager(i);
747 mp = get_mgr_priv(mgr);
748
749 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
750 continue;
751
752 if (!need_go(mgr))
753 continue;
754
755 mp->busy = true;
756
757 if (!dss_data.irq_enabled && need_isr())
758 dss_register_vsync_isr();
759
760 dispc_mgr_go(mgr->id);
761 }
762
763}
764
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200765static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
766{
767 struct omap_overlay *ovl;
768 struct mgr_priv_data *mp;
769 struct ovl_priv_data *op;
770
771 mp = get_mgr_priv(mgr);
772 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530773 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200774
775 list_for_each_entry(ovl, &mgr->overlays, list) {
776 op = get_ovl_priv(ovl);
777 op->shadow_info_dirty = false;
778 op->shadow_extra_info_dirty = false;
779 }
780}
781
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200782void dss_mgr_start_update(struct omap_overlay_manager *mgr)
783{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200784 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200785 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200786 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200787
788 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200789
Tomi Valkeinen34861372011-11-18 15:43:29 +0200790 WARN_ON(mp->updating);
791
Archit Taneja228b2132012-04-27 01:22:28 +0530792 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200793 if (r) {
794 DSSERR("cannot start manual update: illegal configuration\n");
795 spin_unlock_irqrestore(&data_lock, flags);
796 return;
797 }
798
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200799 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530800 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200801
Tomi Valkeinenfb011972011-11-16 15:00:22 +0200802 dss_write_regs_common();
803
Tomi Valkeinen34861372011-11-18 15:43:29 +0200804 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200805
Tomi Valkeinen34861372011-11-18 15:43:29 +0200806 if (!dss_data.irq_enabled && need_isr())
807 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200808
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200809 dispc_mgr_enable(mgr->id, true);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200810
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200811 mgr_clear_shadow_dirty(mgr);
812
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200813 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200814}
815
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200816static void dss_apply_irq_handler(void *data, u32 mask);
817
818static void dss_register_vsync_isr(void)
819{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200820 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200821 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200822 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200823
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200824 mask = 0;
825 for (i = 0; i < num_mgrs; ++i)
826 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200827
Tomi Valkeinen34861372011-11-18 15:43:29 +0200828 for (i = 0; i < num_mgrs; ++i)
829 mask |= dispc_mgr_get_framedone_irq(i);
830
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200831 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
832 WARN_ON(r);
833
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200834 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200835}
836
837static void dss_unregister_vsync_isr(void)
838{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200839 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200840 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200841 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200842
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200843 mask = 0;
844 for (i = 0; i < num_mgrs; ++i)
845 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200846
Tomi Valkeinen34861372011-11-18 15:43:29 +0200847 for (i = 0; i < num_mgrs; ++i)
848 mask |= dispc_mgr_get_framedone_irq(i);
849
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200850 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
851 WARN_ON(r);
852
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200853 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200854}
855
Tomi Valkeinen76098932011-11-16 12:03:22 +0200856static void dss_apply_irq_handler(void *data, u32 mask)
857{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200858 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200859 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200860 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200861
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200862 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200863
Tomi Valkeinen76098932011-11-16 12:03:22 +0200864 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200865 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200866 struct omap_overlay_manager *mgr;
867 struct mgr_priv_data *mp;
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200868 bool was_updating;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200869
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200870 mgr = omap_dss_get_overlay_manager(i);
871 mp = get_mgr_priv(mgr);
872
Tomi Valkeinen76098932011-11-16 12:03:22 +0200873 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200874 continue;
875
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200876 was_updating = mp->updating;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200877 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200878
Tomi Valkeinen76098932011-11-16 12:03:22 +0200879 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200880 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200881 mp->busy = dispc_mgr_go_busy(i);
882
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200883 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200884 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200885 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200886 }
887
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200888 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200889 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200890
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200891 extra_updating = extra_info_update_ongoing();
892 if (!extra_updating)
893 complete_all(&extra_updated_completion);
894
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200895 if (!need_isr())
896 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200897
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200898 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200899}
900
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200901static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200902{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200903 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200904
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200905 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200906
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200907 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200908 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200909
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200910 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200911 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200912 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200913}
914
915static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
916{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200917 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200918
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200919 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200920
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200921 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200922 return;
923
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200924 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200925 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200926 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200927}
928
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200929int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
930{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200931 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200932 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200933 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200934
935 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
936
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200937 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200938
Archit Taneja228b2132012-04-27 01:22:28 +0530939 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200940 if (r) {
941 spin_unlock_irqrestore(&data_lock, flags);
942 DSSERR("failed to apply settings: illegal configuration.\n");
943 return r;
944 }
945
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200946 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200947 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200948 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200949
950 /* Configure manager */
951 omap_dss_mgr_apply_mgr(mgr);
952
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200953 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200954 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200955
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200956 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200957
Tomi Valkeinene70f98a2011-11-16 16:53:44 +0200958 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200959}
960
Tomi Valkeinen841c09c2011-11-16 15:25:53 +0200961static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
962{
963 struct ovl_priv_data *op;
964
965 op = get_ovl_priv(ovl);
966
967 if (op->enabled == enable)
968 return;
969
970 op->enabled = enable;
971 op->extra_info_dirty = true;
972}
973
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200974static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
975 u32 fifo_low, u32 fifo_high)
976{
977 struct ovl_priv_data *op = get_ovl_priv(ovl);
978
979 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
980 return;
981
982 op->fifo_low = fifo_low;
983 op->fifo_high = fifo_high;
984 op->extra_info_dirty = true;
985}
986
Tomi Valkeinenfb011972011-11-16 15:00:22 +0200987static void dss_apply_fifo_merge(bool use_fifo_merge)
988{
989 if (dss_data.fifo_merge == use_fifo_merge)
990 return;
991
992 dss_data.fifo_merge = use_fifo_merge;
993 dss_data.fifo_merge_dirty = true;
994}
995
Tomi Valkeinen1d71f422011-11-16 16:44:08 +0200996static void dss_ovl_setup_fifo(struct omap_overlay *ovl,
997 bool use_fifo_merge)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200998{
999 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001000 u32 fifo_low, fifo_high;
1001
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001002 if (!op->enabled && !op->enabling)
1003 return;
1004
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001005 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001006 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001007
Tomi Valkeinen04576d42011-11-26 14:39:16 +02001008 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001009}
1010
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001011static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr,
1012 bool use_fifo_merge)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001013{
1014 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001015 struct mgr_priv_data *mp;
1016
1017 mp = get_mgr_priv(mgr);
1018
1019 if (!mp->enabled)
1020 return;
1021
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001022 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001023 dss_ovl_setup_fifo(ovl, use_fifo_merge);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001024}
1025
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001026static void dss_setup_fifos(bool use_fifo_merge)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001027{
1028 const int num_mgrs = omap_dss_get_num_overlay_managers();
1029 struct omap_overlay_manager *mgr;
1030 int i;
1031
1032 for (i = 0; i < num_mgrs; ++i) {
1033 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001034 dss_mgr_setup_fifos(mgr, use_fifo_merge);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001035 }
1036}
1037
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001038static int get_num_used_managers(void)
1039{
1040 const int num_mgrs = omap_dss_get_num_overlay_managers();
1041 struct omap_overlay_manager *mgr;
1042 struct mgr_priv_data *mp;
1043 int i;
1044 int enabled_mgrs;
1045
1046 enabled_mgrs = 0;
1047
1048 for (i = 0; i < num_mgrs; ++i) {
1049 mgr = omap_dss_get_overlay_manager(i);
1050 mp = get_mgr_priv(mgr);
1051
1052 if (!mp->enabled)
1053 continue;
1054
1055 enabled_mgrs++;
1056 }
1057
1058 return enabled_mgrs;
1059}
1060
1061static int get_num_used_overlays(void)
1062{
1063 const int num_ovls = omap_dss_get_num_overlays();
1064 struct omap_overlay *ovl;
1065 struct ovl_priv_data *op;
1066 struct mgr_priv_data *mp;
1067 int i;
1068 int enabled_ovls;
1069
1070 enabled_ovls = 0;
1071
1072 for (i = 0; i < num_ovls; ++i) {
1073 ovl = omap_dss_get_overlay(i);
1074 op = get_ovl_priv(ovl);
1075
1076 if (!op->enabled && !op->enabling)
1077 continue;
1078
1079 mp = get_mgr_priv(ovl->manager);
1080
1081 if (!mp->enabled)
1082 continue;
1083
1084 enabled_ovls++;
1085 }
1086
1087 return enabled_ovls;
1088}
1089
1090static bool get_use_fifo_merge(void)
1091{
1092 int enabled_mgrs = get_num_used_managers();
1093 int enabled_ovls = get_num_used_overlays();
1094
1095 if (!dss_has_feature(FEAT_FIFO_MERGE))
1096 return false;
1097
1098 /*
1099 * In theory the only requirement for fifomerge is enabled_ovls <= 1.
1100 * However, if we have two managers enabled and set/unset the fifomerge,
1101 * we need to set the GO bits in particular sequence for the managers,
1102 * and wait in between.
1103 *
1104 * This is rather difficult as new apply calls can happen at any time,
1105 * so we simplify the problem by requiring also that enabled_mgrs <= 1.
1106 * In practice this shouldn't matter, because when only one overlay is
1107 * enabled, most likely only one output is enabled.
1108 */
1109
1110 return enabled_mgrs <= 1 && enabled_ovls <= 1;
1111}
1112
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001113int dss_mgr_enable(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001114{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001115 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1116 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001117 int r;
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001118 bool fifo_merge;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001119
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001120 mutex_lock(&apply_lock);
1121
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001122 if (mp->enabled)
1123 goto out;
1124
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001125 spin_lock_irqsave(&data_lock, flags);
1126
1127 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001128
Archit Taneja228b2132012-04-27 01:22:28 +05301129 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001130 if (r) {
1131 DSSERR("failed to enable manager %d: check_settings failed\n",
1132 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001133 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001134 }
1135
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001136 /* step 1: setup fifos/fifomerge before enabling the manager */
1137
1138 fifo_merge = get_use_fifo_merge();
1139 dss_setup_fifos(fifo_merge);
1140 dss_apply_fifo_merge(fifo_merge);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001141
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001142 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001143 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001144
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001145 spin_unlock_irqrestore(&data_lock, flags);
1146
1147 /* wait until fifo config is in */
1148 wait_pending_extra_info_updates();
1149
1150 /* step 2: enable the manager */
1151 spin_lock_irqsave(&data_lock, flags);
1152
Tomi Valkeinen34861372011-11-18 15:43:29 +02001153 if (!mgr_manual_update(mgr))
1154 mp->updating = true;
1155
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001156 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001157
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001158 if (!mgr_manual_update(mgr))
1159 dispc_mgr_enable(mgr->id, true);
1160
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001161out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001162 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001163
1164 return 0;
1165
1166err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001167 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001168 spin_unlock_irqrestore(&data_lock, flags);
1169 mutex_unlock(&apply_lock);
1170 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001171}
1172
1173void dss_mgr_disable(struct omap_overlay_manager *mgr)
1174{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001175 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1176 unsigned long flags;
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001177 bool fifo_merge;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001178
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001179 mutex_lock(&apply_lock);
1180
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001181 if (!mp->enabled)
1182 goto out;
1183
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001184 if (!mgr_manual_update(mgr))
1185 dispc_mgr_enable(mgr->id, false);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001186
1187 spin_lock_irqsave(&data_lock, flags);
1188
Tomi Valkeinen34861372011-11-18 15:43:29 +02001189 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001190 mp->enabled = false;
1191
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001192 fifo_merge = get_use_fifo_merge();
1193 dss_setup_fifos(fifo_merge);
1194 dss_apply_fifo_merge(fifo_merge);
1195
1196 dss_write_regs();
1197 dss_set_go_bits();
1198
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001199 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001200
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001201 wait_pending_extra_info_updates();
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001202out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001203 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001204}
1205
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001206int dss_mgr_set_info(struct omap_overlay_manager *mgr,
1207 struct omap_overlay_manager_info *info)
1208{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001209 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001210 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001211 int r;
1212
1213 r = dss_mgr_simple_check(mgr, info);
1214 if (r)
1215 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001216
1217 spin_lock_irqsave(&data_lock, flags);
1218
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001219 mp->user_info = *info;
1220 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001221
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001222 spin_unlock_irqrestore(&data_lock, flags);
1223
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001224 return 0;
1225}
1226
1227void dss_mgr_get_info(struct omap_overlay_manager *mgr,
1228 struct omap_overlay_manager_info *info)
1229{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001230 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001231 unsigned long flags;
1232
1233 spin_lock_irqsave(&data_lock, flags);
1234
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001235 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001236
1237 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001238}
1239
1240int dss_mgr_set_device(struct omap_overlay_manager *mgr,
1241 struct omap_dss_device *dssdev)
1242{
1243 int r;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001244
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001245 mutex_lock(&apply_lock);
1246
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001247 if (dssdev->manager) {
1248 DSSERR("display '%s' already has a manager '%s'\n",
1249 dssdev->name, dssdev->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001250 r = -EINVAL;
1251 goto err;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001252 }
1253
1254 if ((mgr->supported_displays & dssdev->type) == 0) {
1255 DSSERR("display '%s' does not support manager '%s'\n",
1256 dssdev->name, mgr->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001257 r = -EINVAL;
1258 goto err;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001259 }
1260
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001261 dssdev->manager = mgr;
1262 mgr->device = dssdev;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001263
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001264 mutex_unlock(&apply_lock);
1265
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001266 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001267err:
1268 mutex_unlock(&apply_lock);
1269 return r;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001270}
1271
1272int dss_mgr_unset_device(struct omap_overlay_manager *mgr)
1273{
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001274 int r;
1275
1276 mutex_lock(&apply_lock);
1277
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001278 if (!mgr->device) {
1279 DSSERR("failed to unset display, display not set.\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001280 r = -EINVAL;
1281 goto err;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001282 }
1283
1284 /*
1285 * Don't allow currently enabled displays to have the overlay manager
1286 * pulled out from underneath them
1287 */
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001288 if (mgr->device->state != OMAP_DSS_DISPLAY_DISABLED) {
1289 r = -EINVAL;
1290 goto err;
1291 }
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001292
1293 mgr->device->manager = NULL;
1294 mgr->device = NULL;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001295
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001296 mutex_unlock(&apply_lock);
1297
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001298 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001299err:
1300 mutex_unlock(&apply_lock);
1301 return r;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001302}
1303
Archit Taneja45324a22012-04-26 19:31:22 +05301304static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301305 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301306{
1307 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1308
1309 mp->timings = *timings;
1310 mp->extra_info_dirty = true;
1311}
1312
1313void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301314 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301315{
1316 unsigned long flags;
1317
1318 mutex_lock(&apply_lock);
1319
1320 spin_lock_irqsave(&data_lock, flags);
1321
1322 dss_apply_mgr_timings(mgr, timings);
1323
1324 dss_write_regs();
1325 dss_set_go_bits();
1326
1327 spin_unlock_irqrestore(&data_lock, flags);
1328
1329 wait_pending_extra_info_updates();
1330
1331 mutex_unlock(&apply_lock);
1332}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001333
Archit Tanejaf476ae92012-06-29 14:37:03 +05301334static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1335 const struct dss_lcd_mgr_config *config)
1336{
1337 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1338
1339 mp->lcd_config = *config;
1340 mp->extra_info_dirty = true;
1341}
1342
1343void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
1344 const struct dss_lcd_mgr_config *config)
1345{
1346 unsigned long flags;
1347 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1348
1349 mutex_lock(&apply_lock);
1350
1351 if (mp->enabled) {
1352 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1353 mgr->name);
1354 goto out;
1355 }
1356
1357 spin_lock_irqsave(&data_lock, flags);
1358
1359 dss_apply_mgr_lcd_config(mgr, config);
1360
1361 dss_write_regs();
1362 dss_set_go_bits();
1363
1364 spin_unlock_irqrestore(&data_lock, flags);
1365
1366 wait_pending_extra_info_updates();
1367
1368out:
1369 mutex_unlock(&apply_lock);
1370}
1371
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001372int dss_ovl_set_info(struct omap_overlay *ovl,
1373 struct omap_overlay_info *info)
1374{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001375 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001376 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001377 int r;
1378
1379 r = dss_ovl_simple_check(ovl, info);
1380 if (r)
1381 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001382
1383 spin_lock_irqsave(&data_lock, flags);
1384
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001385 op->user_info = *info;
1386 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001387
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001388 spin_unlock_irqrestore(&data_lock, flags);
1389
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001390 return 0;
1391}
1392
1393void dss_ovl_get_info(struct omap_overlay *ovl,
1394 struct omap_overlay_info *info)
1395{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001396 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001397 unsigned long flags;
1398
1399 spin_lock_irqsave(&data_lock, flags);
1400
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001401 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001402
1403 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001404}
1405
1406int dss_ovl_set_manager(struct omap_overlay *ovl,
1407 struct omap_overlay_manager *mgr)
1408{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001409 struct ovl_priv_data *op = get_ovl_priv(ovl);
1410 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001411 int r;
1412
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001413 if (!mgr)
1414 return -EINVAL;
1415
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001416 mutex_lock(&apply_lock);
1417
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001418 if (ovl->manager) {
1419 DSSERR("overlay '%s' already has a manager '%s'\n",
1420 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001421 r = -EINVAL;
1422 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001423 }
1424
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001425 spin_lock_irqsave(&data_lock, flags);
1426
1427 if (op->enabled) {
1428 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001429 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001430 r = -EINVAL;
1431 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001432 }
1433
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001434 op->channel = mgr->id;
1435 op->extra_info_dirty = true;
1436
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001437 ovl->manager = mgr;
1438 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001439
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001440 spin_unlock_irqrestore(&data_lock, flags);
1441
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001442 /* XXX: When there is an overlay on a DSI manual update display, and
1443 * the overlay is first disabled, then moved to tv, and enabled, we
1444 * seem to get SYNC_LOST_DIGIT error.
1445 *
1446 * Waiting doesn't seem to help, but updating the manual update display
1447 * after disabling the overlay seems to fix this. This hints that the
1448 * overlay is perhaps somehow tied to the LCD output until the output
1449 * is updated.
1450 *
1451 * Userspace workaround for this is to update the LCD after disabling
1452 * the overlay, but before moving the overlay to TV.
1453 */
1454
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001455 mutex_unlock(&apply_lock);
1456
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001457 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001458err:
1459 mutex_unlock(&apply_lock);
1460 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001461}
1462
1463int dss_ovl_unset_manager(struct omap_overlay *ovl)
1464{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001465 struct ovl_priv_data *op = get_ovl_priv(ovl);
1466 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001467 int r;
1468
1469 mutex_lock(&apply_lock);
1470
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001471 if (!ovl->manager) {
1472 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001473 r = -EINVAL;
1474 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001475 }
1476
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001477 spin_lock_irqsave(&data_lock, flags);
1478
1479 if (op->enabled) {
1480 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001481 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001482 r = -EINVAL;
1483 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001484 }
1485
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001486 op->channel = -1;
1487
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001488 ovl->manager = NULL;
1489 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001490
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001491 spin_unlock_irqrestore(&data_lock, flags);
1492
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001493 mutex_unlock(&apply_lock);
1494
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001495 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001496err:
1497 mutex_unlock(&apply_lock);
1498 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001499}
1500
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001501bool dss_ovl_is_enabled(struct omap_overlay *ovl)
1502{
1503 struct ovl_priv_data *op = get_ovl_priv(ovl);
1504 unsigned long flags;
1505 bool e;
1506
1507 spin_lock_irqsave(&data_lock, flags);
1508
1509 e = op->enabled;
1510
1511 spin_unlock_irqrestore(&data_lock, flags);
1512
1513 return e;
1514}
1515
1516int dss_ovl_enable(struct omap_overlay *ovl)
1517{
1518 struct ovl_priv_data *op = get_ovl_priv(ovl);
1519 unsigned long flags;
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001520 bool fifo_merge;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001521 int r;
1522
1523 mutex_lock(&apply_lock);
1524
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001525 if (op->enabled) {
1526 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001527 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001528 }
1529
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001530 if (ovl->manager == NULL || ovl->manager->device == NULL) {
1531 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001532 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001533 }
1534
1535 spin_lock_irqsave(&data_lock, flags);
1536
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001537 op->enabling = true;
1538
Archit Taneja228b2132012-04-27 01:22:28 +05301539 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001540 if (r) {
1541 DSSERR("failed to enable overlay %d: check_settings failed\n",
1542 ovl->id);
1543 goto err2;
1544 }
1545
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001546 /* step 1: configure fifos/fifomerge for currently enabled ovls */
1547
1548 fifo_merge = get_use_fifo_merge();
1549 dss_setup_fifos(fifo_merge);
1550 dss_apply_fifo_merge(fifo_merge);
1551
1552 dss_write_regs();
1553 dss_set_go_bits();
1554
1555 spin_unlock_irqrestore(&data_lock, flags);
1556
1557 /* wait for fifo configs to go in */
1558 wait_pending_extra_info_updates();
1559
1560 /* step 2: enable the overlay */
1561 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001562
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001563 op->enabling = false;
1564 dss_apply_ovl_enable(ovl, true);
1565
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001566 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001567 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001568
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001569 spin_unlock_irqrestore(&data_lock, flags);
1570
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001571 /* wait for overlay to be enabled */
1572 wait_pending_extra_info_updates();
1573
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001574 mutex_unlock(&apply_lock);
1575
1576 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001577err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001578 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001579 spin_unlock_irqrestore(&data_lock, flags);
1580err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001581 mutex_unlock(&apply_lock);
1582 return r;
1583}
1584
1585int dss_ovl_disable(struct omap_overlay *ovl)
1586{
1587 struct ovl_priv_data *op = get_ovl_priv(ovl);
1588 unsigned long flags;
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001589 bool fifo_merge;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001590 int r;
1591
1592 mutex_lock(&apply_lock);
1593
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001594 if (!op->enabled) {
1595 r = 0;
1596 goto err;
1597 }
1598
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001599 if (ovl->manager == NULL || ovl->manager->device == NULL) {
1600 r = -EINVAL;
1601 goto err;
1602 }
1603
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001604 /* step 1: disable the overlay */
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001605 spin_lock_irqsave(&data_lock, flags);
1606
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001607 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001608
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001609 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001610 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001611
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001612 spin_unlock_irqrestore(&data_lock, flags);
1613
Tomi Valkeinen1d71f422011-11-16 16:44:08 +02001614 /* wait for the overlay to be disabled */
1615 wait_pending_extra_info_updates();
1616
1617 /* step 2: configure fifos/fifomerge */
1618 spin_lock_irqsave(&data_lock, flags);
1619
1620 fifo_merge = get_use_fifo_merge();
1621 dss_setup_fifos(fifo_merge);
1622 dss_apply_fifo_merge(fifo_merge);
1623
1624 dss_write_regs();
1625 dss_set_go_bits();
1626
1627 spin_unlock_irqrestore(&data_lock, flags);
1628
1629 /* wait for fifo config to go in */
1630 wait_pending_extra_info_updates();
1631
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001632 mutex_unlock(&apply_lock);
1633
1634 return 0;
1635
1636err:
1637 mutex_unlock(&apply_lock);
1638 return r;
1639}
1640