blob: ad0bdcb0c02b97371ee1f8ccb9419c5775976d02 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyov35198232007-09-11 22:28:34 +020012 * Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080040#undef DEBUG
41
42#ifdef DEBUG
43#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
44#else
45#define DBG(fmt, args...)
46#endif
47
Jesper Juhl3c6bee12006-01-09 20:54:01 -080048static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 "QUANTUM FIREBALLlct08 08",
50 "QUANTUM FIREBALLP KA6.4",
51 "QUANTUM FIREBALLP KA9.1",
52 "QUANTUM FIREBALLP LM20.4",
53 "QUANTUM FIREBALLP KX13.6",
54 "QUANTUM FIREBALLP KX20.5",
55 "QUANTUM FIREBALLP KX27.3",
56 "QUANTUM FIREBALLP LM20.5",
57 NULL
58};
59
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080060static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 u8 mode;
63
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080064 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 case PCI_DEVICE_ID_PROMISE_20277:
66 case PCI_DEVICE_ID_PROMISE_20276:
67 case PCI_DEVICE_ID_PROMISE_20275:
68 case PCI_DEVICE_ID_PROMISE_20271:
69 case PCI_DEVICE_ID_PROMISE_20269:
70 mode = 4;
71 break;
72 case PCI_DEVICE_ID_PROMISE_20270:
73 case PCI_DEVICE_ID_PROMISE_20268:
74 mode = 3;
75 break;
76 default:
77 return 0;
78 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 return mode;
81}
82
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080083/**
84 * get_indexed_reg - Get indexed register
85 * @hwif: for the port address
86 * @index: index of the indexed register
87 */
88static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
89{
90 u8 value;
91
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +010092 outb(index, hwif->dma_vendor1);
93 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080094
95 DBG("index[%02X] value[%02X]\n", index, value);
96 return value;
97}
98
99/**
100 * set_indexed_reg - Set indexed register
101 * @hwif: for the port address
102 * @index: index of the indexed register
103 */
104static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
105{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100106 outb(index, hwif->dma_vendor1);
107 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800108 DBG("index[%02X] value[%02X]\n", index, value);
109}
110
111/*
112 * ATA Timing Tables based on 133 MHz PLL output clock.
113 *
114 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
115 * the timing registers automatically when "set features" command is
116 * issued to the device. However, if the PLL output clock is 133 MHz,
117 * the following tables must be used.
118 */
119static struct pio_timing {
120 u8 reg0c, reg0d, reg13;
121} pio_timings [] = {
122 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
123 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
124 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
125 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
126 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
127};
128
129static struct mwdma_timing {
130 u8 reg0e, reg0f;
131} mwdma_timings [] = {
132 { 0xdf, 0x5f }, /* MWDMA mode 0 */
133 { 0x6b, 0x27 }, /* MWDMA mode 1 */
134 { 0x69, 0x25 }, /* MWDMA mode 2 */
135};
136
137static struct udma_timing {
138 u8 reg10, reg11, reg12;
139} udma_timings [] = {
140 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
141 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
142 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
143 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
144 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
145 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
146 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
147};
148
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200149static void pdcnew_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800152 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800154 /*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200155 * IDE core issues SETFEATURES_XFER to the drive first (thanks to
156 * IDE_HFLAG_POST_SET_MODE in ->host_flags). PDC202xx hardware will
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800157 * automatically set the timing registers based on 100 MHz PLL output.
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200158 *
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800159 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
160 * chips, we must override the default register settings...
161 */
162 if (max_dma_rate(hwif->pci_dev) == 4) {
163 u8 mode = speed & 0x07;
164
165 switch (speed) {
166 case XFER_UDMA_6:
167 case XFER_UDMA_5:
168 case XFER_UDMA_4:
169 case XFER_UDMA_3:
170 case XFER_UDMA_2:
171 case XFER_UDMA_1:
172 case XFER_UDMA_0:
173 set_indexed_reg(hwif, 0x10 + adj,
174 udma_timings[mode].reg10);
175 set_indexed_reg(hwif, 0x11 + adj,
176 udma_timings[mode].reg11);
177 set_indexed_reg(hwif, 0x12 + adj,
178 udma_timings[mode].reg12);
179 break;
180
181 case XFER_MW_DMA_2:
182 case XFER_MW_DMA_1:
183 case XFER_MW_DMA_0:
184 set_indexed_reg(hwif, 0x0e + adj,
185 mwdma_timings[mode].reg0e);
186 set_indexed_reg(hwif, 0x0f + adj,
187 mwdma_timings[mode].reg0f);
188 break;
189 case XFER_PIO_4:
190 case XFER_PIO_3:
191 case XFER_PIO_2:
192 case XFER_PIO_1:
193 case XFER_PIO_0:
194 set_indexed_reg(hwif, 0x0c + adj,
195 pio_timings[mode].reg0c);
196 set_indexed_reg(hwif, 0x0d + adj,
197 pio_timings[mode].reg0d);
198 set_indexed_reg(hwif, 0x13 + adj,
199 pio_timings[mode].reg13);
200 break;
201 default:
202 printk(KERN_ERR "pdc202xx_new: "
203 "Unknown speed %d ignored\n", speed);
204 }
205 } else if (speed == XFER_UDMA_2) {
206 /* Set tHOLD bit to 0 if using UDMA mode 2 */
207 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
208
209 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200213static void pdcnew_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200215 pdcnew_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216}
217
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800218static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200220 if (get_indexed_reg(hwif, 0x0b) & 0x04)
221 return ATA_CBL_PATA40;
222 else
223 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800225
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800226static int pdcnew_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 drive->init_speed = 0;
229
Bartlomiej Zolnierkiewicz7f867232007-05-16 00:51:43 +0200230 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100231 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100233 if (ide_use_fast_pio(drive))
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200234 ide_set_max_pio(drive);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100235
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100236 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800239static int pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100241 const char **list, *model = drive->id->model;
242
243 for (list = pdc_quirk_drives; *list != NULL; list++)
244 if (strstr(model, *list) != NULL)
245 return 2;
246 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800249static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250{
251 /*
252 * Deleted this because it is redundant from the caller.
253 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800254 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 HWIF(drive)->channel ? "Secondary" : "Primary");
256}
257
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800258/**
259 * read_counter - Read the byte count registers
260 * @dma_base: for the port address
261 */
262static long __devinit read_counter(u32 dma_base)
263{
264 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
265 u8 cnt0, cnt1, cnt2, cnt3;
266 long count = 0, last;
267 int retry = 3;
268
269 do {
270 last = count;
271
272 /* Read the current count */
273 outb(0x20, pri_dma_base + 0x01);
274 cnt0 = inb(pri_dma_base + 0x03);
275 outb(0x21, pri_dma_base + 0x01);
276 cnt1 = inb(pri_dma_base + 0x03);
277 outb(0x20, sec_dma_base + 0x01);
278 cnt2 = inb(sec_dma_base + 0x03);
279 outb(0x21, sec_dma_base + 0x01);
280 cnt3 = inb(sec_dma_base + 0x03);
281
282 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
283
284 /*
285 * The 30-bit decrementing counter is read in 4 pieces.
286 * Incorrect value may be read when the most significant bytes
287 * are changing...
288 */
289 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
290
291 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
292 cnt0, cnt1, cnt2, cnt3);
293
294 return count;
295}
296
297/**
298 * detect_pll_input_clock - Detect the PLL input clock in Hz.
299 * @dma_base: for the port address
300 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
301 */
302static long __devinit detect_pll_input_clock(unsigned long dma_base)
303{
Albert Lee8006bf52007-07-03 22:28:36 +0200304 struct timeval start_time, end_time;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800305 long start_count, end_count;
Albert Lee8006bf52007-07-03 22:28:36 +0200306 long pll_input, usec_elapsed;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800307 u8 scr1;
308
309 start_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200310 do_gettimeofday(&start_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800311
312 /* Start the test mode */
313 outb(0x01, dma_base + 0x01);
314 scr1 = inb(dma_base + 0x03);
315 DBG("scr1[%02X]\n", scr1);
316 outb(scr1 | 0x40, dma_base + 0x03);
317
318 /* Let the counter run for 10 ms. */
319 mdelay(10);
320
321 end_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200322 do_gettimeofday(&end_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800323
324 /* Stop the test mode */
325 outb(0x01, dma_base + 0x01);
326 scr1 = inb(dma_base + 0x03);
327 DBG("scr1[%02X]\n", scr1);
328 outb(scr1 & ~0x40, dma_base + 0x03);
329
330 /*
331 * Calculate the input clock in Hz
332 * (the clock counter is 30 bit wide and counts down)
333 */
Albert Lee8006bf52007-07-03 22:28:36 +0200334 usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
335 (end_time.tv_usec - start_time.tv_usec);
Mikael Pettersson56fe23d2007-09-11 22:28:37 +0200336 pll_input = ((start_count - end_count) & 0x3fffffff) / 10 *
Albert Lee8006bf52007-07-03 22:28:36 +0200337 (10000000 / usec_elapsed);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800338
339 DBG("start[%ld] end[%ld]\n", start_count, end_count);
340
341 return pll_input;
342}
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344#ifdef CONFIG_PPC_PMAC
345static void __devinit apple_kiwi_init(struct pci_dev *pdev)
346{
347 struct device_node *np = pci_device_to_OF_node(pdev);
348 unsigned int class_rev = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 u8 conf;
350
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000351 if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 return;
353
354 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
355 class_rev &= 0xff;
356
357 if (class_rev >= 0x03) {
358 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800359 pci_read_config_byte (pdev, 0x40, &conf);
360 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362}
363#endif /* CONFIG_PPC_PMAC */
364
365static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
366{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800367 unsigned long dma_base = pci_resource_start(dev, 4);
368 unsigned long sec_dma_base = dma_base + 0x08;
369 long pll_input, pll_output, ratio;
370 int f, r;
371 u8 pll_ctl0, pll_ctl1;
372
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200373 if (dma_base == 0)
374 return -EFAULT;
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376#ifdef CONFIG_PPC_PMAC
377 apple_kiwi_init(dev);
378#endif
379
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800380 /* Calculate the required PLL output frequency */
381 switch(max_dma_rate(dev)) {
382 case 4: /* it's 133 MHz for Ultra133 chips */
383 pll_output = 133333333;
384 break;
385 case 3: /* and 100 MHz for Ultra100 chips */
386 default:
387 pll_output = 100000000;
388 break;
389 }
390
391 /*
392 * Detect PLL input clock.
393 * On some systems, where PCI bus is running at non-standard clock rate
394 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
395 * PDC20268 and newer chips employ PLL circuit to help correct timing
396 * registers setting.
397 */
398 pll_input = detect_pll_input_clock(dma_base);
399 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
400
401 /* Sanity check */
402 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
403 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
404 name, pll_input);
405 goto out;
406 }
407
408#ifdef DEBUG
409 DBG("pll_output is %ld Hz\n", pll_output);
410
411 /* Show the current clock value of PLL control register
412 * (maybe already configured by the BIOS)
413 */
414 outb(0x02, sec_dma_base + 0x01);
415 pll_ctl0 = inb(sec_dma_base + 0x03);
416 outb(0x03, sec_dma_base + 0x01);
417 pll_ctl1 = inb(sec_dma_base + 0x03);
418
419 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
420#endif
421
422 /*
423 * Calculate the ratio of F, R and NO
424 * POUT = (F + 2) / (( R + 2) * NO)
425 */
426 ratio = pll_output / (pll_input / 1000);
427 if (ratio < 8600L) { /* 8.6x */
428 /* Using NO = 0x01, R = 0x0d */
429 r = 0x0d;
430 } else if (ratio < 12900L) { /* 12.9x */
431 /* Using NO = 0x01, R = 0x08 */
432 r = 0x08;
433 } else if (ratio < 16100L) { /* 16.1x */
434 /* Using NO = 0x01, R = 0x06 */
435 r = 0x06;
436 } else if (ratio < 64000L) { /* 64x */
437 r = 0x00;
438 } else {
439 /* Invalid ratio */
440 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
441 goto out;
442 }
443
444 f = (ratio * (r + 2)) / 1000 - 2;
445
446 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
447
448 if (unlikely(f < 0 || f > 127)) {
449 /* Invalid F */
450 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
451 goto out;
452 }
453
454 pll_ctl0 = (u8) f;
455 pll_ctl1 = (u8) r;
456
457 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
458
459 outb(0x02, sec_dma_base + 0x01);
460 outb(pll_ctl0, sec_dma_base + 0x03);
461 outb(0x03, sec_dma_base + 0x01);
462 outb(pll_ctl1, sec_dma_base + 0x03);
463
464 /* Wait the PLL circuit to be stable */
465 mdelay(30);
466
467#ifdef DEBUG
468 /*
469 * Show the current clock value of PLL control register
470 */
471 outb(0x02, sec_dma_base + 0x01);
472 pll_ctl0 = inb(sec_dma_base + 0x03);
473 outb(0x03, sec_dma_base + 0x01);
474 pll_ctl1 = inb(sec_dma_base + 0x03);
475
476 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
477#endif
478
479 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 return dev->irq;
481}
482
483static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
484{
485 hwif->autodma = 0;
486
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200487 hwif->set_pio_mode = &pdcnew_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200488 hwif->set_dma_mode = &pdcnew_set_mode;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800491 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200493 hwif->err_stops_fifo = 1;
494
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
496
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200497 if (hwif->dma_base == 0)
498 return;
499
Albert Lee362ebd82007-03-26 23:03:19 +0200500 hwif->atapi_dma = 1;
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200501
502 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 hwif->mwdma_mask = 0x07;
504
505 hwif->ide_dma_check = &pdcnew_config_drive_xfer_rate;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800506
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200507 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
508 hwif->cbl = pdcnew_cable_detect(hwif);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 if (!noautodma)
511 hwif->autodma = 1;
512 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513}
514
515static int __devinit init_setup_pdcnew(struct pci_dev *dev, ide_pci_device_t *d)
516{
517 return ide_setup_pci_device(dev, d);
518}
519
Sergei Shtylyov07047932007-10-11 23:53:58 +0200520static int __devinit init_setup_pdc20270(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Sergei Shtylyov07047932007-10-11 23:53:58 +0200522 struct pci_dev *bridge = dev->bus->self;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
Sergei Shtylyov07047932007-10-11 23:53:58 +0200524 if (bridge != NULL &&
525 bridge->vendor == PCI_VENDOR_ID_DEC &&
526 bridge->device == PCI_DEVICE_ID_DEC_21150) {
527 struct pci_dev *dev2;
528
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 if (PCI_SLOT(dev->devfn) & 2)
530 return -ENODEV;
Sergei Shtylyov35198232007-09-11 22:28:34 +0200531
Sergei Shtylyov07047932007-10-11 23:53:58 +0200532 dev2 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn) + 2,
533 PCI_FUNC(dev->devfn)));
534 if (dev2 != NULL &&
535 dev2->vendor == dev->vendor &&
536 dev2->device == dev->device) {
537 int ret;
538
539 if (dev2->irq != dev->irq) {
540 dev2->irq = dev->irq;
541
542 printk(KERN_WARNING "%s: PCI config space "
543 "interrupt fixed.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 }
Sergei Shtylyov07047932007-10-11 23:53:58 +0200545
546 ret = ide_setup_pci_devices(dev, dev2, d);
547 if (ret < 0)
548 pci_dev_put(dev2);
549 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 }
551 }
552 return ide_setup_pci_device(dev, d);
553}
554
Sergei Shtylyov07047932007-10-11 23:53:58 +0200555static int __devinit init_setup_pdc20276(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556{
Sergei Shtylyov07047932007-10-11 23:53:58 +0200557 struct pci_dev *bridge = dev->bus->self;
558
559 if (bridge != NULL &&
560 bridge->vendor == PCI_VENDOR_ID_INTEL &&
561 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
562 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
563
564 printk(KERN_INFO "%s: attached to I2O RAID controller, "
565 "skipping.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 return -ENODEV;
567 }
568 return ide_setup_pci_device(dev, d);
569}
570
571static ide_pci_device_t pdcnew_chipsets[] __devinitdata = {
572 { /* 0 */
573 .name = "PDC20268",
574 .init_setup = init_setup_pdcnew,
575 .init_chipset = init_chipset_pdcnew,
576 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 .autodma = AUTODMA,
578 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200579 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200580 .udma_mask = 0x3f, /* udma0-5 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200581 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 },{ /* 1 */
583 .name = "PDC20269",
584 .init_setup = init_setup_pdcnew,
585 .init_chipset = init_chipset_pdcnew,
586 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 .autodma = AUTODMA,
588 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200589 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200590 .udma_mask = 0x7f, /* udma0-6*/
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200591 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 },{ /* 2 */
593 .name = "PDC20270",
594 .init_setup = init_setup_pdc20270,
595 .init_chipset = init_chipset_pdcnew,
596 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200599 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200600 .udma_mask = 0x3f, /* udma0-5 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200601 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 },{ /* 3 */
603 .name = "PDC20271",
604 .init_setup = init_setup_pdcnew,
605 .init_chipset = init_chipset_pdcnew,
606 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 .autodma = AUTODMA,
608 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200609 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200610 .udma_mask = 0x7f, /* udma0-6*/
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200611 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 },{ /* 4 */
613 .name = "PDC20275",
614 .init_setup = init_setup_pdcnew,
615 .init_chipset = init_chipset_pdcnew,
616 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 .autodma = AUTODMA,
618 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200619 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200620 .udma_mask = 0x7f, /* udma0-6*/
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200621 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 },{ /* 5 */
623 .name = "PDC20276",
624 .init_setup = init_setup_pdc20276,
625 .init_chipset = init_chipset_pdcnew,
626 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200629 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200630 .udma_mask = 0x7f, /* udma0-6*/
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200631 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 },{ /* 6 */
633 .name = "PDC20277",
634 .init_setup = init_setup_pdcnew,
635 .init_chipset = init_chipset_pdcnew,
636 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 .autodma = AUTODMA,
638 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200639 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200640 .udma_mask = 0x7f, /* udma0-6*/
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200641 .host_flags = IDE_HFLAG_POST_SET_MODE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 }
643};
644
645/**
646 * pdc202new_init_one - called when a pdc202xx is found
647 * @dev: the pdc202new device
648 * @id: the matching pci id
649 *
650 * Called when the PCI registration layer (or the IDE initialization)
651 * finds a device matching our IDE device tables.
652 */
653
654static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
655{
656 ide_pci_device_t *d = &pdcnew_chipsets[id->driver_data];
657
658 return d->init_setup(dev, d);
659}
660
661static struct pci_device_id pdc202new_pci_tbl[] = {
662 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20268, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
663 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20269, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
664 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20270, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
665 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20271, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
666 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20275, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
667 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20276, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
668 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20277, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
669 { 0, },
670};
671MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
672
673static struct pci_driver driver = {
674 .name = "Promise_IDE",
675 .id_table = pdc202new_pci_tbl,
676 .probe = pdc202new_init_one,
677};
678
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100679static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680{
681 return ide_pci_register_driver(&driver);
682}
683
684module_init(pdc202new_ide_init);
685
686MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
687MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
688MODULE_LICENSE("GPL");