blob: c630fa81262439939c3ad770f3538e48c0862522 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_svw.c - ServerWorks / Apple K2 SATA
3 *
4 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
5 * Jeff Garzik <jgarzik@pobox.com>
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
13 * This driver probably works with non-Apple versions of the
14 * Broadcom chipset...
15 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040017 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; see the file COPYING. If not, write to
29 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 *
32 * libata documentation is available via 'make {ps|pdf}docs',
33 * as Documentation/DocBook/libata.*
34 *
35 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 *
37 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/blkdev.h>
43#include <linux/delay.h>
44#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050045#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Anantha Subramanyam931506d2008-02-28 15:58:35 -080047#include <scsi/scsi_cmnd.h>
48#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#ifdef CONFIG_PPC_OF
52#include <asm/prom.h>
53#include <asm/pci-bridge.h>
54#endif /* CONFIG_PPC_OF */
55
56#define DRV_NAME "sata_svw"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040057#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Jeff Garzik55cca652006-03-21 22:14:17 -050059enum {
Tejun Heo4447d352007-04-17 23:44:08 +090060 /* ap->flags bits */
61 K2_FLAG_SATA_8_PORTS = (1 << 24),
62 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
Anantha Subramanyam931506d2008-02-28 15:58:35 -080063 K2_FLAG_BAR_POS_3 = (1 << 26),
Jeff Garzikc10340a2006-12-14 17:04:33 -050064
Jeff Garzik55cca652006-03-21 22:14:17 -050065 /* Taskfile registers offsets */
66 K2_SATA_TF_CMD_OFFSET = 0x00,
67 K2_SATA_TF_DATA_OFFSET = 0x00,
68 K2_SATA_TF_ERROR_OFFSET = 0x04,
69 K2_SATA_TF_NSECT_OFFSET = 0x08,
70 K2_SATA_TF_LBAL_OFFSET = 0x0c,
71 K2_SATA_TF_LBAM_OFFSET = 0x10,
72 K2_SATA_TF_LBAH_OFFSET = 0x14,
73 K2_SATA_TF_DEVICE_OFFSET = 0x18,
74 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
75 K2_SATA_TF_CTL_OFFSET = 0x20,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Jeff Garzik55cca652006-03-21 22:14:17 -050077 /* DMA base */
78 K2_SATA_DMA_CMD_OFFSET = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Jeff Garzik55cca652006-03-21 22:14:17 -050080 /* SCRs base */
81 K2_SATA_SCR_STATUS_OFFSET = 0x40,
82 K2_SATA_SCR_ERROR_OFFSET = 0x44,
83 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Jeff Garzik55cca652006-03-21 22:14:17 -050085 /* Others */
86 K2_SATA_SICR1_OFFSET = 0x80,
87 K2_SATA_SICR2_OFFSET = 0x84,
88 K2_SATA_SIM_OFFSET = 0x88,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Jeff Garzik55cca652006-03-21 22:14:17 -050090 /* Port stride */
91 K2_SATA_PORT_OFFSET = 0x100,
Jeff Garzikc10340a2006-12-14 17:04:33 -050092
Anantha Subramanyam931506d2008-02-28 15:58:35 -080093 chip_svw4 = 0,
94 chip_svw8 = 1,
95 chip_svw42 = 2, /* bar 3 */
96 chip_svw43 = 3, /* bar 5 */
Jeff Garzikc10340a2006-12-14 17:04:33 -050097};
98
Jeff Garzikac19bff2005-10-29 13:58:21 -040099static u8 k2_stat_check_status(struct ata_port *ap);
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Jeff Garzikc10340a2006-12-14 17:04:33 -0500102static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
103{
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800104 u8 cmnd = qc->scsicmd->cmnd[0];
105
Jeff Garzikc10340a2006-12-14 17:04:33 -0500106 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
107 return -1; /* ATAPI DMA not supported */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800108 else {
109 switch (cmnd) {
110 case READ_10:
111 case READ_12:
112 case READ_16:
113 case WRITE_10:
114 case WRITE_12:
115 case WRITE_16:
116 return 0;
Jeff Garzikc10340a2006-12-14 17:04:33 -0500117
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800118 default:
119 return -1;
120 }
121
122 }
Jeff Garzikc10340a2006-12-14 17:04:33 -0500123}
124
Tejun Heo82ef04f2008-07-31 17:02:40 +0900125static int k2_sata_scr_read(struct ata_link *link,
126 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900129 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900130 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900131 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132}
133
134
Tejun Heo82ef04f2008-07-31 17:02:40 +0900135static int k2_sata_scr_write(struct ata_link *link,
136 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137{
138 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900139 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900140 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900141 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143
David Milburnb03e66a2012-10-29 18:00:22 -0500144static int k2_sata_softreset(struct ata_link *link,
145 unsigned int *class, unsigned long deadline)
146{
147 u8 dmactl;
148 void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
149
150 dmactl = readb(mmio + ATA_DMA_CMD);
151
152 /* Clear the start bit */
153 if (dmactl & ATA_DMA_START) {
154 dmactl &= ~ATA_DMA_START;
155 writeb(dmactl, mmio + ATA_DMA_CMD);
156 }
157
158 return ata_sff_softreset(link, class, deadline);
159}
160
161static int k2_sata_hardreset(struct ata_link *link,
162 unsigned int *class, unsigned long deadline)
163{
164 u8 dmactl;
165 void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
166
167 dmactl = readb(mmio + ATA_DMA_CMD);
168
169 /* Clear the start bit */
170 if (dmactl & ATA_DMA_START) {
171 dmactl &= ~ATA_DMA_START;
172 writeb(dmactl, mmio + ATA_DMA_CMD);
173 }
174
175 return sata_sff_hardreset(link, class, deadline);
176}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Jeff Garzik057ace52005-10-22 14:27:05 -0400178static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 struct ata_ioports *ioaddr = &ap->ioaddr;
181 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
182
183 if (tf->ctl != ap->last_ctl) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900184 writeb(tf->ctl, ioaddr->ctl_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 ap->last_ctl = tf->ctl;
186 ata_wait_idle(ap);
187 }
188 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500189 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900190 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500191 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900192 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500193 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900194 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500195 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900196 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500197 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900198 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900200 writew(tf->feature, ioaddr->feature_addr);
201 writew(tf->nsect, ioaddr->nsect_addr);
202 writew(tf->lbal, ioaddr->lbal_addr);
203 writew(tf->lbam, ioaddr->lbam_addr);
204 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 }
206
207 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900208 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 ata_wait_idle(ap);
211}
212
213
214static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
215{
216 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400217 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
Jeff Garzikac19bff2005-10-29 13:58:21 -0400219 tf->command = k2_stat_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900220 tf->device = readw(ioaddr->device_addr);
221 feature = readw(ioaddr->error_addr);
222 nsect = readw(ioaddr->nsect_addr);
223 lbal = readw(ioaddr->lbal_addr);
224 lbam = readw(ioaddr->lbam_addr);
225 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400226
227 tf->feature = feature;
228 tf->nsect = nsect;
229 tf->lbal = lbal;
230 tf->lbam = lbam;
231 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
233 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400234 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 tf->hob_nsect = nsect >> 8;
236 tf->hob_lbal = lbal >> 8;
237 tf->hob_lbam = lbam >> 8;
238 tf->hob_lbah = lbah >> 8;
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400239 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240}
241
242/**
243 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
244 * @qc: Info associated with this ATA transaction.
245 *
246 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400247 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 */
249
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400250static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251{
252 struct ata_port *ap = qc->ap;
253 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
254 u8 dmactl;
Jeff Garzik59f99882007-05-28 07:07:20 -0400255 void __iomem *mmio = ap->ioaddr.bmdma_addr;
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 /* load PRD table addr. */
258 mb(); /* make sure PRD table writes are visible to controller */
Tejun Heof60d7012010-05-10 21:41:41 +0200259 writel(ap->bmdma_prd_dma, mmio + ATA_DMA_TABLE_OFS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 /* specify data direction, triple-check start bit is clear */
262 dmactl = readb(mmio + ATA_DMA_CMD);
263 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
264 if (!rw)
265 dmactl |= ATA_DMA_WR;
266 writeb(dmactl, mmio + ATA_DMA_CMD);
267
268 /* issue r/w command if this is not a ATA DMA command*/
269 if (qc->tf.protocol != ATA_PROT_DMA)
Tejun Heo5682ed32008-04-07 22:47:16 +0900270 ap->ops->sff_exec_command(ap, &qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271}
272
273/**
274 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
275 * @qc: Info associated with this ATA transaction.
276 *
277 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400278 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 */
280
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400281static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282{
283 struct ata_port *ap = qc->ap;
Jeff Garzik59f99882007-05-28 07:07:20 -0400284 void __iomem *mmio = ap->ioaddr.bmdma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 u8 dmactl;
286
287 /* start host DMA transaction */
288 dmactl = readb(mmio + ATA_DMA_CMD);
289 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
Pavel Machekec6add92008-06-23 11:01:31 +0200290 /* This works around possible data corruption.
291
292 On certain SATA controllers that can be seen when the r/w
293 command is given to the controller before the host DMA is
294 started.
295
296 On a Read command, the controller would initiate the
297 command to the drive even before it sees the DMA
298 start. When there are very fast drives connected to the
299 controller, or when the data request hits in the drive
300 cache, there is the possibility that the drive returns a
301 part or all of the requested data to the controller before
302 the DMA start is issued. In this case, the controller
303 would become confused as to what to do with the data. In
304 the worst case when all the data is returned back to the
305 controller, the controller could hang. In other cases it
306 could return partial data returning in data
307 corruption. This problem has been seen in PPC systems and
308 can also appear on an system with very fast disks, where
309 the SATA controller is sitting behind a number of bridges,
310 and hence there is significant latency between the r/w
311 command and the start command. */
312 /* issue r/w command if the access is to ATA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 if (qc->tf.protocol == ATA_PROT_DMA)
Tejun Heo5682ed32008-04-07 22:47:16 +0900314 ap->ops->sff_exec_command(ap, &qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315}
316
Jeff Garzik8a60a072005-07-31 13:13:24 -0400317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318static u8 k2_stat_check_status(struct ata_port *ap)
319{
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400320 return readl(ap->ioaddr.status_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321}
322
323#ifdef CONFIG_PPC_OF
Al Viro3f025672013-03-31 12:46:43 -0400324static int k2_sata_show_info(struct seq_file *m, struct Scsi_Host *shost)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
326 struct ata_port *ap;
327 struct device_node *np;
Al Viro3f025672013-03-31 12:46:43 -0400328 int index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 /* Find the ata_port */
Jeff Garzik35bb94b2006-04-11 13:12:34 -0400331 ap = ata_shost_to_port(shost);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 if (ap == NULL)
333 return 0;
334
335 /* Find the OF node for the PCI device proper */
Jeff Garzikcca39742006-08-24 03:19:22 -0400336 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 if (np == NULL)
338 return 0;
339
340 /* Match it to a port node */
Jeff Garzikcca39742006-08-24 03:19:22 -0400341 index = (ap == ap->host->ports[0]) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 for (np = np->child; np != NULL; np = np->sibling) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +1000343 const u32 *reg = of_get_property(np, "reg", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 if (!reg)
345 continue;
Al Viro3f025672013-03-31 12:46:43 -0400346 if (index == *reg) {
347 seq_printf(m, "devspec: %s\n", np->full_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 break;
Al Viro3f025672013-03-31 12:46:43 -0400349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
Al Viro3f025672013-03-31 12:46:43 -0400351 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352}
353#endif /* CONFIG_PPC_OF */
354
355
Jeff Garzik193515d2005-11-07 00:59:37 -0500356static struct scsi_host_template k2_sata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900357 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358#ifdef CONFIG_PPC_OF
Al Viro3f025672013-03-31 12:46:43 -0400359 .show_info = k2_sata_show_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361};
362
363
Tejun Heo029cfd62008-03-25 12:22:49 +0900364static struct ata_port_operations k2_sata_ops = {
365 .inherits = &ata_bmdma_port_ops,
David Milburnb03e66a2012-10-29 18:00:22 -0500366 .softreset = k2_sata_softreset,
367 .hardreset = k2_sata_hardreset,
Tejun Heo5682ed32008-04-07 22:47:16 +0900368 .sff_tf_load = k2_sata_tf_load,
369 .sff_tf_read = k2_sata_tf_read,
370 .sff_check_status = k2_stat_check_status,
Jeff Garzikc10340a2006-12-14 17:04:33 -0500371 .check_atapi_dma = k2_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 .bmdma_setup = k2_bmdma_setup_mmio,
373 .bmdma_start = k2_bmdma_start_mmio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 .scr_read = k2_sata_scr_read,
375 .scr_write = k2_sata_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376};
377
Tejun Heo4447d352007-04-17 23:44:08 +0900378static const struct ata_port_info k2_port_info[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800379 /* chip_svw4 */
Tejun Heo4447d352007-04-17 23:44:08 +0900380 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300381 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100382 .pio_mask = ATA_PIO4,
383 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400384 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900385 .port_ops = &k2_sata_ops,
386 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800387 /* chip_svw8 */
Tejun Heo4447d352007-04-17 23:44:08 +0900388 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300389 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA |
390 K2_FLAG_SATA_8_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100391 .pio_mask = ATA_PIO4,
392 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400393 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900394 .port_ops = &k2_sata_ops,
395 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800396 /* chip_svw42 */
397 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300398 .flags = ATA_FLAG_SATA | K2_FLAG_BAR_POS_3,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100399 .pio_mask = ATA_PIO4,
400 .mwdma_mask = ATA_MWDMA2,
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800401 .udma_mask = ATA_UDMA6,
402 .port_ops = &k2_sata_ops,
403 },
404 /* chip_svw43 */
405 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300406 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100407 .pio_mask = ATA_PIO4,
408 .mwdma_mask = ATA_MWDMA2,
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800409 .udma_mask = ATA_UDMA6,
410 .port_ops = &k2_sata_ops,
411 },
Tejun Heo4447d352007-04-17 23:44:08 +0900412};
413
Tejun Heo0d5ff562007-02-01 15:06:36 +0900414static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415{
416 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
417 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
418 port->feature_addr =
419 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
420 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
421 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
422 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
423 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
424 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
425 port->command_addr =
426 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
427 port->altstatus_addr =
428 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
429 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
430 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
431}
432
433
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400434static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435{
Tejun Heo4447d352007-04-17 23:44:08 +0900436 const struct ata_port_info *ppi[] =
437 { &k2_port_info[ent->driver_data], NULL };
438 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400439 void __iomem *mmio_base;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800440 int n_ports, i, rc, bar_pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Joe Perches06296a12011-04-15 15:52:00 -0700442 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Tejun Heo4447d352007-04-17 23:44:08 +0900444 /* allocate host */
445 n_ports = 4;
446 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
447 n_ports = 8;
448
449 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
450 if (!host)
451 return -ENOMEM;
452
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800453 bar_pos = 5;
454 if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
455 bar_pos = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 /*
457 * If this driver happens to only be useful on Apple's K2, then
458 * we should check that here as it has a normal Serverworks ID
459 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900460 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 if (rc)
462 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /*
465 * Check if we have resources mapped at all (second function may
466 * have been disabled by firmware)
467 */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800468 if (pci_resource_len(pdev, bar_pos) == 0) {
469 /* In IDE mode we need to pin the device to ensure that
470 pcim_release does not clear the busmaster bit in config
471 space, clearing causes busmaster DMA to fail on
472 ports 3 & 4 */
473 pcim_pin_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 return -ENODEV;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Tejun Heo0d5ff562007-02-01 15:06:36 +0900477 /* Request and iomap PCI regions */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800478 rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900479 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900480 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900481 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900482 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900483 host->iomap = pcim_iomap_table(pdev);
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800484 mmio_base = host->iomap[bar_pos];
Tejun Heo4447d352007-04-17 23:44:08 +0900485
486 /* different controllers have different number of ports - currently 4 or 8 */
487 /* All ports are on the same function. Multi-function device is no
488 * longer available. This should not be seen in any system. */
Tejun Heocbcdd872007-08-18 13:14:55 +0900489 for (i = 0; i < host->n_ports; i++) {
490 struct ata_port *ap = host->ports[i];
491 unsigned int offset = i * K2_SATA_PORT_OFFSET;
492
493 k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
494
495 ata_port_pbar_desc(ap, 5, -1, "mmio");
496 ata_port_pbar_desc(ap, 5, offset, "port");
497 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
500 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900501 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
503 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900504 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 /* Clear a magic bit in SCR1 according to Darwin, those help
507 * some funky seagate drives (though so far, those were already
Rolf Eike Beer104e5012005-03-27 08:50:38 -0500508 * set by the firmware on the machines I had access to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 */
510 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
511 mmio_base + K2_SATA_SICR1_OFFSET);
512
513 /* Clear SATA error & interrupts we don't use */
514 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
515 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 pci_set_master(pdev);
Tejun Heoc3b28892010-05-19 22:10:21 +0200518 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
Tejun Heo9363c382008-04-07 22:47:16 +0900519 IRQF_SHARED, &k2_sata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520}
521
Narendra Sankar60bf09a2005-05-25 16:51:00 -0700522/* 0x240 is device ID for Apple K2 device
523 * 0x241 is device ID for Serverworks Frodo4
524 * 0x242 is device ID for Serverworks Frodo8
525 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
526 * controller
527 * */
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500528static const struct pci_device_id k2_sata_pci_tbl[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800529 { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
Jeff Garzikaeb74912008-04-12 00:11:35 -0400530 { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
531 { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800532 { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
533 { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
534 { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
535 { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 { }
538};
539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540static struct pci_driver k2_sata_pci_driver = {
541 .name = DRV_NAME,
542 .id_table = k2_sata_pci_tbl,
543 .probe = k2_sata_init_one,
544 .remove = ata_pci_remove_one,
545};
546
Axel Lin2fc75da2012-04-19 13:43:05 +0800547module_pci_driver(k2_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549MODULE_AUTHOR("Benjamin Herrenschmidt");
550MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
551MODULE_LICENSE("GPL");
552MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
553MODULE_VERSION(DRV_VERSION);