blob: ec7c03f96d7766fa431bfc897db63ba9d99be9e2 [file] [log] [blame]
Ben Skeggs9274f4a2012-07-06 07:36:43 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include <subdev/device.h>
Ben Skeggs70c0f262012-07-10 10:49:22 +100026#include <subdev/bios.h>
Ben Skeggse0996ae2012-07-10 12:20:17 +100027#include <subdev/gpio.h>
Ben Skeggs4196faa2012-07-10 14:36:38 +100028#include <subdev/i2c.h>
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100029#include <subdev/clock.h>
Ben Skeggs9274f4a2012-07-06 07:36:43 +100030
31int
32nv40_identify(struct nouveau_device *device)
33{
34 switch (device->chipset) {
35 case 0x40:
Ben Skeggs70c0f262012-07-10 10:49:22 +100036 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100037 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100038 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100039 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100040 break;
41 case 0x41:
Ben Skeggs70c0f262012-07-10 10:49:22 +100042 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100043 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100044 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100045 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100046 break;
47 case 0x42:
Ben Skeggs70c0f262012-07-10 10:49:22 +100048 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100049 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100050 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100051 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100052 break;
53 case 0x43:
Ben Skeggs70c0f262012-07-10 10:49:22 +100054 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100055 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100056 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100057 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100058 break;
59 case 0x45:
Ben Skeggs70c0f262012-07-10 10:49:22 +100060 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100061 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100062 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100063 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100064 break;
65 case 0x47:
Ben Skeggs70c0f262012-07-10 10:49:22 +100066 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100067 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100068 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100069 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100070 break;
71 case 0x49:
Ben Skeggs70c0f262012-07-10 10:49:22 +100072 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100073 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100074 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100075 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100076 break;
77 case 0x4b:
Ben Skeggs70c0f262012-07-10 10:49:22 +100078 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100079 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100080 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100081 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100082 break;
83 case 0x44:
Ben Skeggs70c0f262012-07-10 10:49:22 +100084 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100085 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100086 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100087 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100088 break;
89 case 0x46:
Ben Skeggs70c0f262012-07-10 10:49:22 +100090 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100091 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100092 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100093 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100094 break;
95 case 0x4a:
Ben Skeggs70c0f262012-07-10 10:49:22 +100096 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100097 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100098 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100099 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000100 break;
101 case 0x4c:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000102 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000103 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000104 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000105 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000106 break;
107 case 0x4e:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000108 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000109 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000110 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000111 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000112 break;
113 case 0x63:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000114 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000115 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000116 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000117 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000118 break;
119 case 0x67:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000120 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000121 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000122 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000123 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000124 break;
125 case 0x68:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000126 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000127 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000128 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000129 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv40_clock_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000130 break;
131 default:
132 nv_fatal(device, "unknown Curie chipset\n");
133 return -EINVAL;
134 }
135
136 return 0;
137}