blob: 1ac76479c26630abc73ec2114113abe8167bd812 [file] [log] [blame]
Borislav Petkov9cdeb402010-09-02 18:33:24 +02001/*
Borislav Petkovfd19fcd2014-11-22 11:09:12 +01002 * A simple MCE injection facility for testing different aspects of the RAS
3 * code. This driver should be built as module so that it can be loaded
4 * on production kernels for testing purposes.
Borislav Petkov9cdeb402010-09-02 18:33:24 +02005 *
6 * This file may be distributed under the terms of the GNU General Public
7 * License version 2.
8 *
Borislav Petkov6c36dfe2015-08-12 18:29:45 +02009 * Copyright (c) 2010-15: Borislav Petkov <bp@alien8.de>
Borislav Petkov9cdeb402010-09-02 18:33:24 +020010 * Advanced Micro Devices Inc.
11 */
12
13#include <linux/kobject.h>
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010014#include <linux/debugfs.h>
Paul Gortmaker51990e82012-01-22 11:23:42 -050015#include <linux/device.h>
Paul Gortmaker80a2e2e2011-07-03 13:37:56 -040016#include <linux/module.h>
Borislav Petkov51756a52014-11-22 11:47:07 +010017#include <linux/cpu.h>
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -050018#include <linux/string.h>
19#include <linux/uaccess.h>
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +020020#include <linux/pci.h>
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +020021
Borislav Petkov9cdeb402010-09-02 18:33:24 +020022#include <asm/mce.h>
Peter Zijlstraee6825c2016-03-25 15:52:34 +010023#include <asm/smp.h>
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +020024#include <asm/amd_nb.h>
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +020025#include <asm/irq_vectors.h>
Borislav Petkov9cdeb402010-09-02 18:33:24 +020026
Borislav Petkov6c36dfe2015-08-12 18:29:45 +020027#include "../kernel/cpu/mcheck/mce-internal.h"
Borislav Petkov9cdeb402010-09-02 18:33:24 +020028
Borislav Petkov9cdeb402010-09-02 18:33:24 +020029/*
30 * Collect all the MCi_XXX settings
31 */
32static struct mce i_mce;
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010033static struct dentry *dfs_inj;
Borislav Petkov9cdeb402010-09-02 18:33:24 +020034
Aravind Gopalakrishnan685d46d2015-05-27 14:03:34 -050035static u8 n_banks;
36
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -050037#define MAX_FLAG_OPT_SIZE 3
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +020038#define NBCFG 0x44
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -050039
40enum injection_type {
41 SW_INJ = 0, /* SW injection, simply decode the error */
42 HW_INJ, /* Trigger a #MC */
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +020043 DFR_INT_INJ, /* Trigger Deferred error interrupt */
44 THR_INT_INJ, /* Trigger threshold interrupt */
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -050045 N_INJ_TYPES,
46};
47
48static const char * const flags_options[] = {
49 [SW_INJ] = "sw",
50 [HW_INJ] = "hw",
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +020051 [DFR_INT_INJ] = "df",
52 [THR_INT_INJ] = "th",
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -050053 NULL
54};
55
56/* Set default injection to SW_INJ */
kbuild test robotde277672015-06-05 19:24:26 +080057static enum injection_type inj_type = SW_INJ;
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -050058
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010059#define MCE_INJECT_SET(reg) \
60static int inj_##reg##_set(void *data, u64 val) \
Borislav Petkov9cdeb402010-09-02 18:33:24 +020061{ \
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010062 struct mce *m = (struct mce *)data; \
Borislav Petkov9cdeb402010-09-02 18:33:24 +020063 \
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010064 m->reg = val; \
65 return 0; \
Borislav Petkov9cdeb402010-09-02 18:33:24 +020066}
67
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010068MCE_INJECT_SET(status);
69MCE_INJECT_SET(misc);
70MCE_INJECT_SET(addr);
Yazen Ghannambad744b2016-09-12 09:59:30 +020071MCE_INJECT_SET(synd);
Borislav Petkov9cdeb402010-09-02 18:33:24 +020072
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010073#define MCE_INJECT_GET(reg) \
74static int inj_##reg##_get(void *data, u64 *val) \
Borislav Petkov9cdeb402010-09-02 18:33:24 +020075{ \
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010076 struct mce *m = (struct mce *)data; \
77 \
78 *val = m->reg; \
79 return 0; \
Borislav Petkov9cdeb402010-09-02 18:33:24 +020080}
81
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010082MCE_INJECT_GET(status);
83MCE_INJECT_GET(misc);
84MCE_INJECT_GET(addr);
Yazen Ghannambad744b2016-09-12 09:59:30 +020085MCE_INJECT_GET(synd);
Borislav Petkov9cdeb402010-09-02 18:33:24 +020086
Borislav Petkovfd19fcd2014-11-22 11:09:12 +010087DEFINE_SIMPLE_ATTRIBUTE(status_fops, inj_status_get, inj_status_set, "%llx\n");
88DEFINE_SIMPLE_ATTRIBUTE(misc_fops, inj_misc_get, inj_misc_set, "%llx\n");
89DEFINE_SIMPLE_ATTRIBUTE(addr_fops, inj_addr_get, inj_addr_set, "%llx\n");
Yazen Ghannambad744b2016-09-12 09:59:30 +020090DEFINE_SIMPLE_ATTRIBUTE(synd_fops, inj_synd_get, inj_synd_set, "%llx\n");
Borislav Petkov9cdeb402010-09-02 18:33:24 +020091
92/*
Borislav Petkov21690932014-11-22 11:22:35 +010093 * Caller needs to be make sure this cpu doesn't disappear
94 * from under us, i.e.: get_cpu/put_cpu.
95 */
96static int toggle_hw_mce_inject(unsigned int cpu, bool enable)
97{
98 u32 l, h;
99 int err;
100
101 err = rdmsr_on_cpu(cpu, MSR_K7_HWCR, &l, &h);
102 if (err) {
103 pr_err("%s: error reading HWCR\n", __func__);
104 return err;
105 }
106
107 enable ? (l |= BIT(18)) : (l &= ~BIT(18));
108
109 err = wrmsr_on_cpu(cpu, MSR_K7_HWCR, l, h);
110 if (err)
111 pr_err("%s: error writing HWCR\n", __func__);
112
113 return err;
114}
115
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500116static int __set_inj(const char *buf)
Borislav Petkovb18f3862014-11-22 11:35:26 +0100117{
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500118 int i;
Borislav Petkovb18f3862014-11-22 11:35:26 +0100119
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500120 for (i = 0; i < N_INJ_TYPES; i++) {
121 if (!strncmp(flags_options[i], buf, strlen(flags_options[i]))) {
122 inj_type = i;
123 return 0;
124 }
125 }
126 return -EINVAL;
Borislav Petkovb18f3862014-11-22 11:35:26 +0100127}
128
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500129static ssize_t flags_read(struct file *filp, char __user *ubuf,
130 size_t cnt, loff_t *ppos)
Borislav Petkovb18f3862014-11-22 11:35:26 +0100131{
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500132 char buf[MAX_FLAG_OPT_SIZE];
133 int n;
Borislav Petkovb18f3862014-11-22 11:35:26 +0100134
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500135 n = sprintf(buf, "%s\n", flags_options[inj_type]);
136
137 return simple_read_from_buffer(ubuf, cnt, ppos, buf, n);
Borislav Petkovb18f3862014-11-22 11:35:26 +0100138}
139
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500140static ssize_t flags_write(struct file *filp, const char __user *ubuf,
141 size_t cnt, loff_t *ppos)
142{
143 char buf[MAX_FLAG_OPT_SIZE], *__buf;
144 int err;
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500145
146 if (cnt > MAX_FLAG_OPT_SIZE)
Aravind Gopalakrishnan85c93062015-10-12 11:22:38 +0200147 return -EINVAL;
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500148
149 if (copy_from_user(&buf, ubuf, cnt))
150 return -EFAULT;
151
152 buf[cnt - 1] = 0;
153
154 /* strip whitespace */
155 __buf = strstrip(buf);
156
157 err = __set_inj(__buf);
158 if (err) {
159 pr_err("%s: Invalid flags value: %s\n", __func__, __buf);
160 return err;
161 }
162
Aravind Gopalakrishnan85c93062015-10-12 11:22:38 +0200163 *ppos += cnt;
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500164
Aravind Gopalakrishnan85c93062015-10-12 11:22:38 +0200165 return cnt;
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500166}
167
168static const struct file_operations flags_fops = {
169 .read = flags_read,
170 .write = flags_write,
171 .llseek = generic_file_llseek,
172};
Borislav Petkovb18f3862014-11-22 11:35:26 +0100173
174/*
175 * On which CPU to inject?
176 */
177MCE_INJECT_GET(extcpu);
178
179static int inj_extcpu_set(void *data, u64 val)
180{
181 struct mce *m = (struct mce *)data;
182
183 if (val >= nr_cpu_ids || !cpu_online(val)) {
184 pr_err("%s: Invalid CPU: %llu\n", __func__, val);
185 return -EINVAL;
186 }
187 m->extcpu = val;
188 return 0;
189}
190
191DEFINE_SIMPLE_ATTRIBUTE(extcpu_fops, inj_extcpu_get, inj_extcpu_set, "%llu\n");
192
Borislav Petkov51756a52014-11-22 11:47:07 +0100193static void trigger_mce(void *info)
194{
195 asm volatile("int $18");
196}
197
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +0200198static void trigger_dfr_int(void *info)
199{
200 asm volatile("int %0" :: "i" (DEFERRED_ERROR_VECTOR));
201}
202
203static void trigger_thr_int(void *info)
204{
205 asm volatile("int %0" :: "i" (THRESHOLD_APIC_VECTOR));
206}
207
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +0200208static u32 get_nbc_for_node(int node_id)
209{
210 struct cpuinfo_x86 *c = &boot_cpu_data;
211 u32 cores_per_node;
212
Peter Zijlstraee6825c2016-03-25 15:52:34 +0100213 cores_per_node = (c->x86_max_cores * smp_num_siblings) / amd_get_nodes_per_socket();
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +0200214
215 return cores_per_node * node_id;
216}
217
218static void toggle_nb_mca_mst_cpu(u16 nid)
219{
220 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
221 u32 val;
222 int err;
223
224 if (!F3)
225 return;
226
227 err = pci_read_config_dword(F3, NBCFG, &val);
228 if (err) {
229 pr_err("%s: Error reading F%dx%03x.\n",
230 __func__, PCI_FUNC(F3->devfn), NBCFG);
231 return;
232 }
233
234 if (val & BIT(27))
235 return;
236
237 pr_err("%s: Set D18F3x44[NbMcaToMstCpuEn] which BIOS hasn't done.\n",
238 __func__);
239
240 val |= BIT(27);
241 err = pci_write_config_dword(F3, NBCFG, val);
242 if (err)
243 pr_err("%s: Error writing F%dx%03x.\n",
244 __func__, PCI_FUNC(F3->devfn), NBCFG);
245}
246
Yazen Ghannam340e9832016-07-08 11:09:39 +0200247static void prepare_msrs(void *info)
248{
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200249 struct mce m = *(struct mce *)info;
250 u8 b = m.bank;
Yazen Ghannam340e9832016-07-08 11:09:39 +0200251
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200252 wrmsrl(MSR_IA32_MCG_STATUS, m.mcgstatus);
Yazen Ghannam340e9832016-07-08 11:09:39 +0200253
254 if (boot_cpu_has(X86_FEATURE_SMCA)) {
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200255 if (m.inject_flags == DFR_INT_INJ) {
256 wrmsrl(MSR_AMD64_SMCA_MCx_DESTAT(b), m.status);
257 wrmsrl(MSR_AMD64_SMCA_MCx_DEADDR(b), m.addr);
Yazen Ghannam340e9832016-07-08 11:09:39 +0200258 } else {
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200259 wrmsrl(MSR_AMD64_SMCA_MCx_STATUS(b), m.status);
260 wrmsrl(MSR_AMD64_SMCA_MCx_ADDR(b), m.addr);
Yazen Ghannam340e9832016-07-08 11:09:39 +0200261 }
262
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200263 wrmsrl(MSR_AMD64_SMCA_MCx_MISC(b), m.misc);
264 wrmsrl(MSR_AMD64_SMCA_MCx_SYND(b), m.synd);
Yazen Ghannam340e9832016-07-08 11:09:39 +0200265 } else {
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200266 wrmsrl(MSR_IA32_MCx_STATUS(b), m.status);
267 wrmsrl(MSR_IA32_MCx_ADDR(b), m.addr);
268 wrmsrl(MSR_IA32_MCx_MISC(b), m.misc);
Yazen Ghannam340e9832016-07-08 11:09:39 +0200269 }
Yazen Ghannam340e9832016-07-08 11:09:39 +0200270}
271
Borislav Petkov51756a52014-11-22 11:47:07 +0100272static void do_inject(void)
273{
274 u64 mcg_status = 0;
275 unsigned int cpu = i_mce.extcpu;
276 u8 b = i_mce.bank;
277
Borislav Petkovcda94592015-06-10 16:20:56 +0200278 if (i_mce.misc)
279 i_mce.status |= MCI_STATUS_MISCV;
280
Yazen Ghannambad744b2016-09-12 09:59:30 +0200281 if (i_mce.synd)
282 i_mce.status |= MCI_STATUS_SYNDV;
283
Aravind Gopalakrishnan0451d142015-06-02 15:35:56 -0500284 if (inj_type == SW_INJ) {
Borislav Petkov6c36dfe2015-08-12 18:29:45 +0200285 mce_inject_log(&i_mce);
Borislav Petkov51756a52014-11-22 11:47:07 +0100286 return;
287 }
288
Borislav Petkov51756a52014-11-22 11:47:07 +0100289 /* prep MCE global settings for the injection */
290 mcg_status = MCG_STATUS_MCIP | MCG_STATUS_EIPV;
291
292 if (!(i_mce.status & MCI_STATUS_PCC))
293 mcg_status |= MCG_STATUS_RIPV;
294
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +0200295 /*
296 * Ensure necessary status bits for deferred errors:
297 * - MCx_STATUS[Deferred]: make sure it is a deferred error
298 * - MCx_STATUS[UC] cleared: deferred errors are _not_ UC
299 */
300 if (inj_type == DFR_INT_INJ) {
301 i_mce.status |= MCI_STATUS_DEFERRED;
302 i_mce.status |= (i_mce.status & ~MCI_STATUS_UC);
303 }
304
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +0200305 /*
306 * For multi node CPUs, logging and reporting of bank 4 errors happens
307 * only on the node base core. Refer to D18F3x44[NbMcaToMstCpuEn] for
308 * Fam10h and later BKDGs.
309 */
Yazen Ghannama8846752016-09-12 09:59:40 +0200310 if (static_cpu_has(X86_FEATURE_AMD_DCM) &&
311 b == 4 &&
312 boot_cpu_data.x86 < 0x17) {
Aravind Gopalakrishnanfa20a2e2015-10-12 11:22:40 +0200313 toggle_nb_mca_mst_cpu(amd_get_nb_id(cpu));
314 cpu = get_nbc_for_node(amd_get_nb_id(cpu));
315 }
316
Borislav Petkov6d1e9bf2015-06-10 16:17:13 +0200317 get_online_cpus();
318 if (!cpu_online(cpu))
319 goto err;
320
Borislav Petkov51756a52014-11-22 11:47:07 +0100321 toggle_hw_mce_inject(cpu, true);
322
Yazen Ghannam340e9832016-07-08 11:09:39 +0200323 i_mce.mcgstatus = mcg_status;
324 i_mce.inject_flags = inj_type;
325 smp_call_function_single(cpu, prepare_msrs, &i_mce, 0);
Borislav Petkov51756a52014-11-22 11:47:07 +0100326
327 toggle_hw_mce_inject(cpu, false);
328
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +0200329 switch (inj_type) {
330 case DFR_INT_INJ:
331 smp_call_function_single(cpu, trigger_dfr_int, NULL, 0);
332 break;
333 case THR_INT_INJ:
334 smp_call_function_single(cpu, trigger_thr_int, NULL, 0);
335 break;
336 default:
337 smp_call_function_single(cpu, trigger_mce, NULL, 0);
338 }
Borislav Petkov51756a52014-11-22 11:47:07 +0100339
340err:
341 put_online_cpus();
342
343}
344
Borislav Petkov21690932014-11-22 11:22:35 +0100345/*
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200346 * This denotes into which bank we're injecting and triggers
347 * the injection, at the same time.
348 */
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100349static int inj_bank_set(void *data, u64 val)
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200350{
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100351 struct mce *m = (struct mce *)data;
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200352
Aravind Gopalakrishnan685d46d2015-05-27 14:03:34 -0500353 if (val >= n_banks) {
354 pr_err("Non-existent MCE bank: %llu\n", val);
355 return -EINVAL;
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100356 }
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200357
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100358 m->bank = val;
Borislav Petkov51756a52014-11-22 11:47:07 +0100359 do_inject();
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200360
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100361 return 0;
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200362}
363
Aravind Gopalakrishnane7f2ea12015-06-02 15:35:54 -0500364MCE_INJECT_GET(bank);
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200365
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100366DEFINE_SIMPLE_ATTRIBUTE(bank_fops, inj_bank_get, inj_bank_set, "%llu\n");
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200367
Aravind Gopalakrishnan99e21fe2015-06-03 17:13:58 +0200368static const char readme_msg[] =
Borislav Petkovf2f3dca2015-06-10 16:09:36 +0200369"Description of the files and their usages:\n"
370"\n"
371"Note1: i refers to the bank number below.\n"
372"Note2: See respective BKDGs for the exact bit definitions of the files below\n"
373"as they mirror the hardware registers.\n"
374"\n"
375"status:\t Set MCi_STATUS: the bits in that MSR control the error type and\n"
376"\t attributes of the error which caused the MCE.\n"
377"\n"
378"misc:\t Set MCi_MISC: provide auxiliary info about the error. It is mostly\n"
379"\t used for error thresholding purposes and its validity is indicated by\n"
380"\t MCi_STATUS[MiscV].\n"
381"\n"
Yazen Ghannambad744b2016-09-12 09:59:30 +0200382"synd:\t Set MCi_SYND: provide syndrome info about the error. Only valid on\n"
383"\t Scalable MCA systems, and its validity is indicated by MCi_STATUS[SyndV].\n"
384"\n"
Borislav Petkovf2f3dca2015-06-10 16:09:36 +0200385"addr:\t Error address value to be written to MCi_ADDR. Log address information\n"
386"\t associated with the error.\n"
387"\n"
388"cpu:\t The CPU to inject the error on.\n"
389"\n"
390"bank:\t Specify the bank you want to inject the error into: the number of\n"
391"\t banks in a processor varies and is family/model-specific, therefore, the\n"
392"\t supplied value is sanity-checked. Setting the bank value also triggers the\n"
393"\t injection.\n"
394"\n"
395"flags:\t Injection type to be performed. Writing to this file will trigger a\n"
396"\t real machine check, an APIC interrupt or invoke the error decoder routines\n"
397"\t for AMD processors.\n"
398"\n"
399"\t Allowed error injection types:\n"
400"\t - \"sw\": Software error injection. Decode error to a human-readable \n"
401"\t format only. Safe to use.\n"
402"\t - \"hw\": Hardware error injection. Causes the #MC exception handler to \n"
403"\t handle the error. Be warned: might cause system panic if MCi_STATUS[PCC] \n"
404"\t is set. Therefore, consider setting (debugfs_mountpoint)/mce/fake_panic \n"
405"\t before injecting.\n"
Aravind Gopalakrishnana1300e52015-10-12 11:22:39 +0200406"\t - \"df\": Trigger APIC interrupt for Deferred error. Causes deferred \n"
407"\t error APIC interrupt handler to handle the error if the feature is \n"
408"\t is present in hardware. \n"
409"\t - \"th\": Trigger APIC interrupt for Threshold errors. Causes threshold \n"
410"\t APIC interrupt handler to handle the error. \n"
Borislav Petkovf2f3dca2015-06-10 16:09:36 +0200411"\n";
Aravind Gopalakrishnan99e21fe2015-06-03 17:13:58 +0200412
413static ssize_t
414inj_readme_read(struct file *filp, char __user *ubuf,
415 size_t cnt, loff_t *ppos)
416{
417 return simple_read_from_buffer(ubuf, cnt, ppos,
418 readme_msg, strlen(readme_msg));
419}
420
421static const struct file_operations readme_fops = {
422 .read = inj_readme_read,
423};
424
Wei Yongjun8c2b1172014-12-09 09:04:55 +0800425static struct dfs_node {
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100426 char *name;
427 struct dentry *d;
428 const struct file_operations *fops;
Aravind Gopalakrishnan4c6034e2015-06-02 15:35:58 -0500429 umode_t perm;
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100430} dfs_fls[] = {
Aravind Gopalakrishnan4c6034e2015-06-02 15:35:58 -0500431 { .name = "status", .fops = &status_fops, .perm = S_IRUSR | S_IWUSR },
432 { .name = "misc", .fops = &misc_fops, .perm = S_IRUSR | S_IWUSR },
433 { .name = "addr", .fops = &addr_fops, .perm = S_IRUSR | S_IWUSR },
Yazen Ghannambad744b2016-09-12 09:59:30 +0200434 { .name = "synd", .fops = &synd_fops, .perm = S_IRUSR | S_IWUSR },
Aravind Gopalakrishnan4c6034e2015-06-02 15:35:58 -0500435 { .name = "bank", .fops = &bank_fops, .perm = S_IRUSR | S_IWUSR },
436 { .name = "flags", .fops = &flags_fops, .perm = S_IRUSR | S_IWUSR },
437 { .name = "cpu", .fops = &extcpu_fops, .perm = S_IRUSR | S_IWUSR },
Aravind Gopalakrishnan99e21fe2015-06-03 17:13:58 +0200438 { .name = "README", .fops = &readme_fops, .perm = S_IRUSR | S_IRGRP | S_IROTH },
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200439};
440
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100441static int __init init_mce_inject(void)
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200442{
Borislav Petkov7cc4ef82016-09-12 09:59:41 +0200443 unsigned int i;
Aravind Gopalakrishnan685d46d2015-05-27 14:03:34 -0500444 u64 cap;
445
446 rdmsrl(MSR_IA32_MCG_CAP, cap);
447 n_banks = cap & MCG_BANKCNT_MASK;
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200448
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100449 dfs_inj = debugfs_create_dir("mce-inject", NULL);
450 if (!dfs_inj)
451 return -EINVAL;
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200452
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100453 for (i = 0; i < ARRAY_SIZE(dfs_fls); i++) {
454 dfs_fls[i].d = debugfs_create_file(dfs_fls[i].name,
Aravind Gopalakrishnan4c6034e2015-06-02 15:35:58 -0500455 dfs_fls[i].perm,
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100456 dfs_inj,
457 &i_mce,
458 dfs_fls[i].fops);
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200459
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100460 if (!dfs_fls[i].d)
461 goto err_dfs_add;
462 }
463
464 return 0;
465
466err_dfs_add:
Colin Ian King8b44f002016-09-26 10:31:51 +0200467 while (i-- > 0)
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100468 debugfs_remove(dfs_fls[i].d);
469
470 debugfs_remove(dfs_inj);
471 dfs_inj = NULL;
472
Colin Ian King8b44f002016-09-26 10:31:51 +0200473 return -ENODEV;
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200474}
475
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100476static void __exit exit_mce_inject(void)
477{
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100478
Borislav Petkovb199ac62016-09-26 10:31:52 +0200479 debugfs_remove_recursive(dfs_inj);
480 dfs_inj = NULL;
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100481
482 memset(&dfs_fls, 0, sizeof(dfs_fls));
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100483}
484module_init(init_mce_inject);
485module_exit(exit_mce_inject);
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200486
487MODULE_LICENSE("GPL");
Borislav Petkov43aff262012-10-29 18:40:09 +0100488MODULE_AUTHOR("Borislav Petkov <bp@alien8.de>");
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200489MODULE_AUTHOR("AMD Inc.");
Borislav Petkovfd19fcd2014-11-22 11:09:12 +0100490MODULE_DESCRIPTION("MCE injection facility for RAS testing");