blob: 62c6901cab550d7f57039c5b7052fc08bbe0964d [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/irq.h>
27#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010028#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010030struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040031struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080032struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000033enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
36 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070037 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010038 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000048 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010054 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020059 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010060 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090065 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010066 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010071 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010072 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010076enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000085 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010086
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010087 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090097 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010098 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010099 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100100};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800101
Thomas Gleixner44247182010-09-28 10:40:18 +0200102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200107
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800122 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100123};
124
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700125struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600126struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700127
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700128/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000129 * struct irq_data - per irq and irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000130 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000131 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600132 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000133 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700134 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100135 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000136 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600137 * @domain: Interrupt translation domain; responsible for mapping
138 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800139 * @parent_data: pointer to parent struct irq_data to support hierarchy
140 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000141 * @handler_data: per-IRQ data for the irq_chip methods
142 * @chip_data: platform-specific per-chip private data for the chip
143 * methods, to allow shared chip implementations
144 * @msi_desc: MSI descriptor
145 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000146 *
147 * The fields here need to overlay the ones in irq_desc until we
148 * cleaned up the direct references and switched everything over to
149 * irq_data.
150 */
151struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000152 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000153 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600154 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000155 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100156 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000157 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600158 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800159#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
160 struct irq_data *parent_data;
161#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000162 void *handler_data;
163 void *chip_data;
164 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000165 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000166};
167
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100168/*
169 * Bit masks for irq_data.state
170 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100171 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100172 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100173 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
174 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100175 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100176 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100177 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
178 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100179 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
180 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200181 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
182 * IRQD_IRQ_MASKED - Masked state of the interrupt
183 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200184 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100185 */
186enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100187 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100188 IRQD_SETAFFINITY_PENDING = (1 << 8),
189 IRQD_NO_BALANCING = (1 << 10),
190 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100191 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100192 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100193 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100194 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200195 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200196 IRQD_IRQ_MASKED = (1 << 17),
197 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200198 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100199};
200
201static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
202{
203 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
204}
205
Thomas Gleixnera0056772011-02-08 17:11:03 +0100206static inline bool irqd_is_per_cpu(struct irq_data *d)
207{
208 return d->state_use_accessors & IRQD_PER_CPU;
209}
210
211static inline bool irqd_can_balance(struct irq_data *d)
212{
213 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
214}
215
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100216static inline bool irqd_affinity_was_set(struct irq_data *d)
217{
218 return d->state_use_accessors & IRQD_AFFINITY_SET;
219}
220
Thomas Gleixneree38c042011-03-28 17:11:13 +0200221static inline void irqd_mark_affinity_was_set(struct irq_data *d)
222{
223 d->state_use_accessors |= IRQD_AFFINITY_SET;
224}
225
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100226static inline u32 irqd_get_trigger_type(struct irq_data *d)
227{
228 return d->state_use_accessors & IRQD_TRIGGER_MASK;
229}
230
231/*
232 * Must only be called inside irq_chip.irq_set_type() functions.
233 */
234static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
235{
236 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
237 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
238}
239
240static inline bool irqd_is_level_type(struct irq_data *d)
241{
242 return d->state_use_accessors & IRQD_LEVEL;
243}
244
Thomas Gleixner7f942262011-02-10 19:46:26 +0100245static inline bool irqd_is_wakeup_set(struct irq_data *d)
246{
247 return d->state_use_accessors & IRQD_WAKEUP_STATE;
248}
249
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100250static inline bool irqd_can_move_in_process_context(struct irq_data *d)
251{
252 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
253}
254
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200255static inline bool irqd_irq_disabled(struct irq_data *d)
256{
257 return d->state_use_accessors & IRQD_IRQ_DISABLED;
258}
259
Thomas Gleixner32f41252011-03-28 14:10:52 +0200260static inline bool irqd_irq_masked(struct irq_data *d)
261{
262 return d->state_use_accessors & IRQD_IRQ_MASKED;
263}
264
265static inline bool irqd_irq_inprogress(struct irq_data *d)
266{
267 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
268}
269
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200270static inline bool irqd_is_wakeup_armed(struct irq_data *d)
271{
272 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
273}
274
275
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200276/*
277 * Functions for chained handlers which can be enabled/disabled by the
278 * standard disable_irq/enable_irq calls. Must be called with
279 * irq_desc->lock held.
280 */
281static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
282{
283 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
284}
285
286static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
287{
288 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
289}
290
Grant Likelya699e4e2012-04-03 07:11:04 -0600291static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
292{
293 return d->hwirq;
294}
295
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000296/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700297 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700298 *
299 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000300 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
301 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
302 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
303 * @irq_disable: disable the interrupt
304 * @irq_ack: start of a new interrupt
305 * @irq_mask: mask an interrupt source
306 * @irq_mask_ack: ack and mask an interrupt source
307 * @irq_unmask: unmask an interrupt source
308 * @irq_eoi: end of interrupt
309 * @irq_set_affinity: set the CPU affinity on SMP machines
310 * @irq_retrigger: resend an IRQ to the CPU
311 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
312 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
313 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
314 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700315 * @irq_cpu_online: configure an interrupt source for a secondary CPU
316 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200317 * @irq_suspend: function called from core code on suspend once per chip
318 * @irq_resume: function called from core code on resume once per chip
319 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000320 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100321 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100322 * @irq_request_resources: optional to request resources before calling
323 * any other callback related to this irq
324 * @irq_release_resources: optional to release resources acquired with
325 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800326 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800327 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000328 * @irq_get_irqchip_state: return the internal state of an interrupt
329 * @irq_set_irqchip_state: set the internal state of a interrupt
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100330 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700332struct irq_chip {
333 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000334 unsigned int (*irq_startup)(struct irq_data *data);
335 void (*irq_shutdown)(struct irq_data *data);
336 void (*irq_enable)(struct irq_data *data);
337 void (*irq_disable)(struct irq_data *data);
338
339 void (*irq_ack)(struct irq_data *data);
340 void (*irq_mask)(struct irq_data *data);
341 void (*irq_mask_ack)(struct irq_data *data);
342 void (*irq_unmask)(struct irq_data *data);
343 void (*irq_eoi)(struct irq_data *data);
344
345 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
346 int (*irq_retrigger)(struct irq_data *data);
347 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
348 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
349
350 void (*irq_bus_lock)(struct irq_data *data);
351 void (*irq_bus_sync_unlock)(struct irq_data *data);
352
David Daney0fdb4b22011-03-25 12:38:49 -0700353 void (*irq_cpu_online)(struct irq_data *data);
354 void (*irq_cpu_offline)(struct irq_data *data);
355
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200356 void (*irq_suspend)(struct irq_data *data);
357 void (*irq_resume)(struct irq_data *data);
358 void (*irq_pm_shutdown)(struct irq_data *data);
359
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000360 void (*irq_calc_mask)(struct irq_data *data);
361
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100362 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100363 int (*irq_request_resources)(struct irq_data *data);
364 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100365
Jiang Liu515085e2014-11-06 22:20:17 +0800366 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800367 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800368
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000369 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
370 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
371
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100372 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373};
374
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100375/*
376 * irq_chip specific flags
377 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100378 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
379 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100380 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200381 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
382 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530383 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100384 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100385 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100386 */
387enum {
388 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100389 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100390 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200391 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530392 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200393 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100394 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100395};
396
Thomas Gleixnere1447102010-10-01 16:03:45 +0200397/* This include will go away once we isolated irq_desc usage to core code */
398#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200399
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700400/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700401 * Pick up the arch-dependent methods:
402 */
403#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200405#ifndef NR_IRQS_LEGACY
406# define NR_IRQS_LEGACY 0
407#endif
408
Thomas Gleixner1318a482010-09-27 21:01:37 +0200409#ifndef ARCH_IRQ_INIT_FLAGS
410# define ARCH_IRQ_INIT_FLAGS 0
411#endif
412
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100413#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200414
Thomas Gleixnere1447102010-10-01 16:03:45 +0200415struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700416extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900417extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100418extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
419extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
David Daney0fdb4b22011-03-25 12:38:49 -0700421extern void irq_cpu_online(void);
422extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000423extern int irq_set_affinity_locked(struct irq_data *data,
424 const struct cpumask *cpumask, bool force);
David Daney0fdb4b22011-03-25 12:38:49 -0700425
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200426#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100427void irq_move_irq(struct irq_data *data);
428void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200429#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100430static inline void irq_move_irq(struct irq_data *data) { }
431static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200432#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700436#ifdef CONFIG_HARDIRQS_SW_RESEND
437int irq_set_parent(int irq, int parent_irq);
438#else
439static inline int irq_set_parent(int irq, int parent_irq)
440{
441 return 0;
442}
443#endif
444
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700445/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700446 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100447 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700448 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800449extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
450extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
451extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200452extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800453extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
454extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100455extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800456extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100457extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700458
Jiang Liu515085e2014-11-06 22:20:17 +0800459extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jiang Liu85f08c12014-11-06 22:20:16 +0800460#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
461extern void irq_chip_ack_parent(struct irq_data *data);
462extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800463extern void irq_chip_mask_parent(struct irq_data *data);
464extern void irq_chip_unmask_parent(struct irq_data *data);
465extern void irq_chip_eoi_parent(struct irq_data *data);
466extern int irq_chip_set_affinity_parent(struct irq_data *data,
467 const struct cpumask *dest,
468 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000469extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu85f08c12014-11-06 22:20:16 +0800470#endif
471
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700472/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700473extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200474 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700476
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700477/* Enable/disable irq debugging output: */
478extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700480/* Checks whether the interrupt can be requested by request_irq(): */
481extern int can_request_irq(unsigned int irq, unsigned long irqflags);
482
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100483/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700484extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100485extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700486
487extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100488irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700489 irq_flow_handler_t handle, const char *name);
490
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100491static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
492 irq_flow_handler_t handle)
493{
494 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
495}
496
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100497extern int irq_set_percpu_devid(unsigned int irq);
498
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700499extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100500__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700501 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700502
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700503static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100504irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700505{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100506 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700507}
508
509/*
510 * Set a highlevel chained flow handler for a given IRQ.
511 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900512 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700513 */
514static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100515irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700516{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100517 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700518}
519
Thomas Gleixner44247182010-09-28 10:40:18 +0200520void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
521
522static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
523{
524 irq_modify_status(irq, 0, set);
525}
526
527static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
528{
529 irq_modify_status(irq, clr, 0);
530}
531
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100532static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200533{
534 irq_modify_status(irq, 0, IRQ_NOPROBE);
535}
536
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100537static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200538{
539 irq_modify_status(irq, IRQ_NOPROBE, 0);
540}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800541
Paul Mundt7f1b1242011-04-07 06:01:44 +0900542static inline void irq_set_nothread(unsigned int irq)
543{
544 irq_modify_status(irq, 0, IRQ_NOTHREAD);
545}
546
547static inline void irq_set_thread(unsigned int irq)
548{
549 irq_modify_status(irq, IRQ_NOTHREAD, 0);
550}
551
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100552static inline void irq_set_nested_thread(unsigned int irq, bool nest)
553{
554 if (nest)
555 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
556 else
557 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
558}
559
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100560static inline void irq_set_percpu_devid_flags(unsigned int irq)
561{
562 irq_set_status_flags(irq,
563 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
564 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
565}
566
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700567/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100568extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
569extern int irq_set_handler_data(unsigned int irq, void *data);
570extern int irq_set_chip_data(unsigned int irq, void *data);
571extern int irq_set_irq_type(unsigned int irq, unsigned int type);
572extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100573extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
574 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200575extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700576
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100577static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200578{
579 struct irq_data *d = irq_get_irq_data(irq);
580 return d ? d->chip : NULL;
581}
582
583static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
584{
585 return d->chip;
586}
587
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100588static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200589{
590 struct irq_data *d = irq_get_irq_data(irq);
591 return d ? d->chip_data : NULL;
592}
593
594static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
595{
596 return d->chip_data;
597}
598
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100599static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200600{
601 struct irq_data *d = irq_get_irq_data(irq);
602 return d ? d->handler_data : NULL;
603}
604
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100605static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200606{
607 return d->handler_data;
608}
609
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100610static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200611{
612 struct irq_data *d = irq_get_irq_data(irq);
613 return d ? d->msi_desc : NULL;
614}
615
616static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
617{
618 return d->msi_desc;
619}
620
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200621static inline u32 irq_get_trigger_type(unsigned int irq)
622{
623 struct irq_data *d = irq_get_irq_data(irq);
624 return d ? irqd_get_trigger_type(d) : 0;
625}
626
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200627unsigned int arch_dynirq_lower_bound(unsigned int from);
628
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200629int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
630 struct module *owner);
631
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400632/* use macros to avoid needing export.h for THIS_MODULE */
633#define irq_alloc_descs(irq, from, cnt, node) \
634 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
635
636#define irq_alloc_desc(node) \
637 irq_alloc_descs(-1, 0, 1, node)
638
639#define irq_alloc_desc_at(at, node) \
640 irq_alloc_descs(at, at, 1, node)
641
642#define irq_alloc_desc_from(from, node) \
643 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200644
Alexander Gordeev51906e72012-11-19 16:01:29 +0100645#define irq_alloc_descs_from(from, cnt, node) \
646 irq_alloc_descs(-1, from, cnt, node)
647
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200648void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200649static inline void irq_free_desc(unsigned int irq)
650{
651 irq_free_descs(irq, 1);
652}
653
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000654#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
655unsigned int irq_alloc_hwirqs(int cnt, int node);
656static inline unsigned int irq_alloc_hwirq(int node)
657{
658 return irq_alloc_hwirqs(1, node);
659}
660void irq_free_hwirqs(unsigned int from, int cnt);
661static inline void irq_free_hwirq(unsigned int irq)
662{
663 return irq_free_hwirqs(irq, 1);
664}
665int arch_setup_hwirq(unsigned int irq, int node);
666void arch_teardown_hwirq(unsigned int irq);
667#endif
668
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000669#ifdef CONFIG_GENERIC_IRQ_LEGACY
670void irq_init_desc(unsigned int irq);
671#endif
672
Thomas Gleixner7d828062011-04-03 11:42:53 +0200673/**
674 * struct irq_chip_regs - register offsets for struct irq_gci
675 * @enable: Enable register offset to reg_base
676 * @disable: Disable register offset to reg_base
677 * @mask: Mask register offset to reg_base
678 * @ack: Ack register offset to reg_base
679 * @eoi: Eoi register offset to reg_base
680 * @type: Type configuration register offset to reg_base
681 * @polarity: Polarity configuration register offset to reg_base
682 */
683struct irq_chip_regs {
684 unsigned long enable;
685 unsigned long disable;
686 unsigned long mask;
687 unsigned long ack;
688 unsigned long eoi;
689 unsigned long type;
690 unsigned long polarity;
691};
692
693/**
694 * struct irq_chip_type - Generic interrupt chip instance for a flow type
695 * @chip: The real interrupt chip which provides the callbacks
696 * @regs: Register offsets for this chip
697 * @handler: Flow handler associated with this chip
698 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000699 * @mask_cache_priv: Cached mask register private to the chip type
700 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200701 *
702 * A irq_generic_chip can have several instances of irq_chip_type when
703 * it requires different functions and register offsets for different
704 * flow types.
705 */
706struct irq_chip_type {
707 struct irq_chip chip;
708 struct irq_chip_regs regs;
709 irq_flow_handler_t handler;
710 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000711 u32 mask_cache_priv;
712 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200713};
714
715/**
716 * struct irq_chip_generic - Generic irq chip data structure
717 * @lock: Lock to protect register and cache data access
718 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800719 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
720 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200721 * @irq_base: Interrupt base nr for this chip
722 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000723 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200724 * @type_cache: Cached type register
725 * @polarity_cache: Cached polarity register
726 * @wake_enabled: Interrupt can wakeup from suspend
727 * @wake_active: Interrupt is marked as an wakeup from suspend source
728 * @num_ct: Number of available irq_chip_type instances (usually 1)
729 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000730 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100731 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000732 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200733 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200734 * @chip_types: Array of interrupt irq_chip_types
735 *
736 * Note, that irq_chip_generic can have multiple irq_chip_type
737 * implementations which can be associated to a particular irq line of
738 * an irq_chip_generic instance. That allows to share and protect
739 * state in an irq_chip_generic instance when we need to implement
740 * different flow mechanisms (level/edge) for it.
741 */
742struct irq_chip_generic {
743 raw_spinlock_t lock;
744 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800745 u32 (*reg_readl)(void __iomem *addr);
746 void (*reg_writel)(u32 val, void __iomem *addr);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200747 unsigned int irq_base;
748 unsigned int irq_cnt;
749 u32 mask_cache;
750 u32 type_cache;
751 u32 polarity_cache;
752 u32 wake_enabled;
753 u32 wake_active;
754 unsigned int num_ct;
755 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000756 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100757 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000758 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200759 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200760 struct irq_chip_type chip_types[0];
761};
762
763/**
764 * enum irq_gc_flags - Initialization flags for generic irq chips
765 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
766 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
767 * irq chips which need to call irq_set_wake() on
768 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000769 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000770 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800771 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200772 */
773enum irq_gc_flags {
774 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
775 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000776 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000777 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800778 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200779};
780
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000781/*
782 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
783 * @irqs_per_chip: Number of interrupts per chip
784 * @num_chips: Number of chips
785 * @irq_flags_to_set: IRQ* flags to set on irq setup
786 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
787 * @gc_flags: Generic chip specific setup flags
788 * @gc: Array of pointers to generic interrupt chips
789 */
790struct irq_domain_chip_generic {
791 unsigned int irqs_per_chip;
792 unsigned int num_chips;
793 unsigned int irq_flags_to_clear;
794 unsigned int irq_flags_to_set;
795 enum irq_gc_flags gc_flags;
796 struct irq_chip_generic *gc[0];
797};
798
Thomas Gleixner7d828062011-04-03 11:42:53 +0200799/* Generic chip callback functions */
800void irq_gc_noop(struct irq_data *d);
801void irq_gc_mask_disable_reg(struct irq_data *d);
802void irq_gc_mask_set_bit(struct irq_data *d);
803void irq_gc_mask_clr_bit(struct irq_data *d);
804void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400805void irq_gc_ack_set_bit(struct irq_data *d);
806void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200807void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
808void irq_gc_eoi(struct irq_data *d);
809int irq_gc_set_wake(struct irq_data *d, unsigned int on);
810
811/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200812int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
813 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200814struct irq_chip_generic *
815irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
816 void __iomem *reg_base, irq_flow_handler_t handler);
817void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
818 enum irq_gc_flags flags, unsigned int clr,
819 unsigned int set);
820int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200821void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
822 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200823
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000824struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
825int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
826 int num_ct, const char *name,
827 irq_flow_handler_t handler,
828 unsigned int clr, unsigned int set,
829 enum irq_gc_flags flags);
830
831
Thomas Gleixner7d828062011-04-03 11:42:53 +0200832static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
833{
834 return container_of(d->chip, struct irq_chip_type, chip);
835}
836
837#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
838
839#ifdef CONFIG_SMP
840static inline void irq_gc_lock(struct irq_chip_generic *gc)
841{
842 raw_spin_lock(&gc->lock);
843}
844
845static inline void irq_gc_unlock(struct irq_chip_generic *gc)
846{
847 raw_spin_unlock(&gc->lock);
848}
849#else
850static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
851static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
852#endif
853
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800854static inline void irq_reg_writel(struct irq_chip_generic *gc,
855 u32 val, int reg_offset)
856{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800857 if (gc->reg_writel)
858 gc->reg_writel(val, gc->reg_base + reg_offset);
859 else
860 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800861}
862
863static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
864 int reg_offset)
865{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800866 if (gc->reg_readl)
867 return gc->reg_readl(gc->reg_base + reg_offset);
868 else
869 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800870}
871
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700872#endif /* _LINUX_IRQ_H */