blob: df695313f975769b6cfc740760cbc8c33b6a8d5c [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
14#include <linux/clk.h>
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020015#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020016#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070017
18#ifdef CONFIG_COMMON_CLK
19
Mike Turquetteb24764902012-03-15 23:11:19 -070020/*
21 * flags used across common struct clk. these flags should only affect the
22 * top-level framework. custom flags for dealing with hardware specifics
23 * belong in struct clk_foo
24 */
25#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
26#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
27#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
28#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
29#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053030#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020031#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010032#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010033#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Mike Turquetteb24764902012-03-15 23:11:19 -070034
Saravana Kannan0197b3e2012-04-25 22:58:56 -070035struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010036struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050037struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070038
Mike Turquetteb24764902012-03-15 23:11:19 -070039/**
40 * struct clk_ops - Callback operations for hardware clocks; these are to
41 * be provided by the clock implementation, and will be called by drivers
42 * through the clk_* api.
43 *
44 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020045 * the clock is fully prepared, and it's safe to call clk_enable.
46 * This callback is intended to allow clock implementations to
47 * do any initialisation that may sleep. Called with
48 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070049 *
50 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020051 * undo any work done in the @prepare callback. Called with
52 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070053 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010054 * @is_prepared: Queries the hardware to determine if the clock is prepared.
55 * This function is allowed to sleep. Optional, if this op is not
56 * set then the prepare count will be used.
57 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010058 * @unprepare_unused: Unprepare the clock atomically. Only called from
59 * clk_disable_unused for prepare clocks with special needs.
60 * Called with prepare mutex held. This function may sleep.
61 *
Mike Turquetteb24764902012-03-15 23:11:19 -070062 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020063 * clock is generating a valid clock signal, usable by consumer
64 * devices. Called with enable_lock held. This function must not
65 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070066 *
67 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020068 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070069 *
Stephen Boyd119c7122012-10-03 23:38:53 -070070 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020071 * This function must not sleep. Optional, if this op is not
72 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -070073 *
Mike Turquette7c045a52012-12-04 11:00:35 -080074 * @disable_unused: Disable the clock atomically. Only called from
75 * clk_disable_unused for gate clocks with special needs.
76 * Called with enable_lock held. This function must not
77 * sleep.
78 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -070079 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020080 * parent rate is an input parameter. It is up to the caller to
81 * ensure that the prepare_mutex is held across this call.
82 * Returns the calculated rate. Optional, but recommended - if
83 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -070084 *
85 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +020086 * supported by the clock. The parent rate is an input/output
87 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -070088 *
James Hogan71472c02013-07-29 12:25:00 +010089 * @determine_rate: Given a target rate as input, returns the closest rate
90 * actually supported by the clock, and optionally the parent clock
91 * that should be used to provide the clock rate.
92 *
Mike Turquetteb24764902012-03-15 23:11:19 -070093 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +020094 * possible parents specify a new parent by passing in the index
95 * as a u8 corresponding to the parent in either the .parent_names
96 * or .parents arrays. This function in affect translates an
97 * array index into the value programmed into the hardware.
98 * Returns 0 on success, -EERROR otherwise.
99 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700100 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200101 * return value is a u8 which specifies the index corresponding to
102 * the parent clock. This index can be applied to either the
103 * .parent_names or .parents arrays. In short, this function
104 * translates the parent value read from hardware into an array
105 * index. Currently only called when the clock is initialized by
106 * __clk_init. This callback is mandatory for clocks with
107 * multiple parents. It is optional (and unnecessary) for clocks
108 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700109 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800110 * @set_rate: Change the rate of this clock. The requested rate is specified
111 * by the second argument, which should typically be the return
112 * of .round_rate call. The third argument gives the parent rate
113 * which is likely helpful for most .set_rate implementation.
114 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700115 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800116 * @set_rate_and_parent: Change the rate and the parent of this clock. The
117 * requested rate is specified by the second argument, which
118 * should typically be the return of .round_rate call. The
119 * third argument gives the parent rate which is likely helpful
120 * for most .set_rate_and_parent implementation. The fourth
121 * argument gives the parent index. This callback is optional (and
122 * unnecessary) for clocks with 0 or 1 parents as well as
123 * for clocks that can tolerate switching the rate and the parent
124 * separately via calls to .set_parent and .set_rate.
125 * Returns 0 on success, -EERROR otherwise.
126 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200127 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
128 * is expressed in ppb (parts per billion). The parent accuracy is
129 * an input parameter.
130 * Returns the calculated accuracy. Optional - if this op is not
131 * set then clock accuracy will be initialized to parent accuracy
132 * or 0 (perfect clock) if clock has no parent.
133 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200134 * @get_phase: Queries the hardware to get the current phase of a clock.
135 * Returned values are 0-359 degrees on success, negative
136 * error codes on failure.
137 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800138 * @set_phase: Shift the phase this clock signal in degrees specified
139 * by the second argument. Valid values for degrees are
140 * 0-359. Return 0 on success, otherwise -EERROR.
141 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200142 * @init: Perform platform-specific initialization magic.
143 * This is not not used by any of the basic clock types.
144 * Please consider other ways of solving initialization problems
145 * before using this callback, as its use is discouraged.
146 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500147 * @debug_init: Set up type-specific debugfs entries for this clock. This
148 * is called once, after the debugfs directory entry for this
149 * clock has been created. The dentry pointer representing that
150 * directory is provided as an argument. Called with
151 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
152 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800153 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700154 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
155 * implementations to split any work between atomic (enable) and sleepable
156 * (prepare) contexts. If enabling a clock requires code that might sleep,
157 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700158 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700159 *
160 * Typically, drivers will call clk_prepare when a clock may be needed later
161 * (eg. when a device is opened), and clk_enable when the clock is actually
162 * required (eg. from an interrupt). Note that clk_prepare MUST have been
163 * called before clk_enable.
164 */
165struct clk_ops {
166 int (*prepare)(struct clk_hw *hw);
167 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100168 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100169 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700170 int (*enable)(struct clk_hw *hw);
171 void (*disable)(struct clk_hw *hw);
172 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800173 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700174 unsigned long (*recalc_rate)(struct clk_hw *hw,
175 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200176 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
177 unsigned long *parent_rate);
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100178 long (*determine_rate)(struct clk_hw *hw,
179 unsigned long rate,
180 unsigned long min_rate,
181 unsigned long max_rate,
182 unsigned long *best_parent_rate,
183 struct clk_hw **best_parent_hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700184 int (*set_parent)(struct clk_hw *hw, u8 index);
185 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200186 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
187 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800188 int (*set_rate_and_parent)(struct clk_hw *hw,
189 unsigned long rate,
190 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100191 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
192 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200193 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800194 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700195 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500196 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700197};
198
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700199/**
200 * struct clk_init_data - holds init data that's common to all clocks and is
201 * shared between the clock provider and the common clock framework.
202 *
203 * @name: clock name
204 * @ops: operations this clock supports
205 * @parent_names: array of string names for all possible parents
206 * @num_parents: number of possible parents
207 * @flags: framework-level hints and quirks
208 */
209struct clk_init_data {
210 const char *name;
211 const struct clk_ops *ops;
212 const char **parent_names;
213 u8 num_parents;
214 unsigned long flags;
215};
216
217/**
218 * struct clk_hw - handle for traversing from a struct clk to its corresponding
219 * hardware-specific structure. struct clk_hw should be declared within struct
220 * clk_foo and then referenced by the struct clk instance that uses struct
221 * clk_foo's clk_ops
222 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100223 * @core: pointer to the struct clk_core instance that points back to this
224 * struct clk_hw instance
225 *
226 * @clk: pointer to the per-user struct clk instance that can be used to call
227 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700228 *
229 * @init: pointer to struct clk_init_data that contains the init data shared
230 * with the common clock framework.
231 */
232struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100233 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700234 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100235 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700236};
237
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700238/*
239 * DOC: Basic clock implementations common to many platforms
240 *
241 * Each basic clock hardware type is comprised of a structure describing the
242 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
243 * unique flags for that hardware type, a registration function and an
244 * alternative macro for static initialization
245 */
246
247/**
248 * struct clk_fixed_rate - fixed-rate clock
249 * @hw: handle between common and hardware-specific interfaces
250 * @fixed_rate: constant frequency of clock
251 */
252struct clk_fixed_rate {
253 struct clk_hw hw;
254 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100255 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700256 u8 flags;
257};
258
Shawn Guobffad662012-03-27 15:23:23 +0800259extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700260struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
261 const char *parent_name, unsigned long flags,
262 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100263struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
264 const char *name, const char *parent_name, unsigned long flags,
265 unsigned long fixed_rate, unsigned long fixed_accuracy);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700266
Grant Likely015ba402012-04-07 21:39:39 -0500267void of_fixed_clk_setup(struct device_node *np);
268
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700269/**
270 * struct clk_gate - gating clock
271 *
272 * @hw: handle between common and hardware-specific interfaces
273 * @reg: register controlling gate
274 * @bit_idx: single bit controlling gate
275 * @flags: hardware-specific flags
276 * @lock: register lock
277 *
278 * Clock which can gate its output. Implements .enable & .disable
279 *
280 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530281 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200282 * enable the clock. Setting this flag does the opposite: setting the bit
283 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800284 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200285 * of this register, and mask of gate bits are in higher 16-bit of this
286 * register. While setting the gate bits, higher 16-bit should also be
287 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700288 */
289struct clk_gate {
290 struct clk_hw hw;
291 void __iomem *reg;
292 u8 bit_idx;
293 u8 flags;
294 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700295};
296
297#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800298#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700299
Shawn Guobffad662012-03-27 15:23:23 +0800300extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700301struct clk *clk_register_gate(struct device *dev, const char *name,
302 const char *parent_name, unsigned long flags,
303 void __iomem *reg, u8 bit_idx,
304 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100305void clk_unregister_gate(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700306
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530307struct clk_div_table {
308 unsigned int val;
309 unsigned int div;
310};
311
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700312/**
313 * struct clk_divider - adjustable divider clock
314 *
315 * @hw: handle between common and hardware-specific interfaces
316 * @reg: register containing the divider
317 * @shift: shift to the divider bit field
318 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530319 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700320 * @lock: register lock
321 *
322 * Clock with an adjustable divider affecting its output frequency. Implements
323 * .recalc_rate, .set_rate and .round_rate
324 *
325 * Flags:
326 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200327 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
328 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700329 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700330 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200331 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700332 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
333 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
334 * Some hardware implementations gracefully handle this case and allow a
335 * zero divisor by not modifying their input clock
336 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800337 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200338 * of this register, and mask of divider bits are in higher 16-bit of this
339 * register. While setting the divider bits, higher 16-bit should also be
340 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100341 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
342 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530343 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
344 * not be changed by the clock framework.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700345 */
346struct clk_divider {
347 struct clk_hw hw;
348 void __iomem *reg;
349 u8 shift;
350 u8 width;
351 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530352 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700353 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700354};
355
356#define CLK_DIVIDER_ONE_BASED BIT(0)
357#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700358#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800359#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100360#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530361#define CLK_DIVIDER_READ_ONLY BIT(5)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700362
Shawn Guobffad662012-03-27 15:23:23 +0800363extern const struct clk_ops clk_divider_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800364
365unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
366 unsigned int val, const struct clk_div_table *table,
367 unsigned long flags);
368long divider_round_rate(struct clk_hw *hw, unsigned long rate,
369 unsigned long *prate, const struct clk_div_table *table,
370 u8 width, unsigned long flags);
371int divider_get_val(unsigned long rate, unsigned long parent_rate,
372 const struct clk_div_table *table, u8 width,
373 unsigned long flags);
374
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700375struct clk *clk_register_divider(struct device *dev, const char *name,
376 const char *parent_name, unsigned long flags,
377 void __iomem *reg, u8 shift, u8 width,
378 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530379struct clk *clk_register_divider_table(struct device *dev, const char *name,
380 const char *parent_name, unsigned long flags,
381 void __iomem *reg, u8 shift, u8 width,
382 u8 clk_divider_flags, const struct clk_div_table *table,
383 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100384void clk_unregister_divider(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700385
386/**
387 * struct clk_mux - multiplexer clock
388 *
389 * @hw: handle between common and hardware-specific interfaces
390 * @reg: register controlling multiplexer
391 * @shift: shift to multiplexer bit field
392 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000393 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700394 * @lock: register lock
395 *
396 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
397 * and .recalc_rate
398 *
399 * Flags:
400 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530401 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800402 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200403 * register, and mask of mux bits are in higher 16-bit of this register.
404 * While setting the mux bits, higher 16-bit should also be updated to
405 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800406 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
407 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700408 */
409struct clk_mux {
410 struct clk_hw hw;
411 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200412 u32 *table;
413 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700414 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700415 u8 flags;
416 spinlock_t *lock;
417};
418
419#define CLK_MUX_INDEX_ONE BIT(0)
420#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800421#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800422#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
423#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700424
Shawn Guobffad662012-03-27 15:23:23 +0800425extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200426extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200427
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700428struct clk *clk_register_mux(struct device *dev, const char *name,
Mark Brownd305fb72012-03-21 20:01:20 +0000429 const char **parent_names, u8 num_parents, unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700430 void __iomem *reg, u8 shift, u8 width,
431 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700432
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200433struct clk *clk_register_mux_table(struct device *dev, const char *name,
434 const char **parent_names, u8 num_parents, unsigned long flags,
435 void __iomem *reg, u8 shift, u32 mask,
436 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
437
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100438void clk_unregister_mux(struct clk *clk);
439
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200440void of_fixed_factor_clk_setup(struct device_node *node);
441
Mike Turquetteb24764902012-03-15 23:11:19 -0700442/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530443 * struct clk_fixed_factor - fixed multiplier and divider clock
444 *
445 * @hw: handle between common and hardware-specific interfaces
446 * @mult: multiplier
447 * @div: divider
448 *
449 * Clock with a fixed multiplier and divider. The output frequency is the
450 * parent clock rate divided by div and multiplied by mult.
451 * Implements .recalc_rate, .set_rate and .round_rate
452 */
453
454struct clk_fixed_factor {
455 struct clk_hw hw;
456 unsigned int mult;
457 unsigned int div;
458};
459
460extern struct clk_ops clk_fixed_factor_ops;
461struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
462 const char *parent_name, unsigned long flags,
463 unsigned int mult, unsigned int div);
464
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300465/**
466 * struct clk_fractional_divider - adjustable fractional divider clock
467 *
468 * @hw: handle between common and hardware-specific interfaces
469 * @reg: register containing the divider
470 * @mshift: shift to the numerator bit field
471 * @mwidth: width of the numerator bit field
472 * @nshift: shift to the denominator bit field
473 * @nwidth: width of the denominator bit field
474 * @lock: register lock
475 *
476 * Clock with adjustable fractional divider affecting its output frequency.
477 */
478
479struct clk_fractional_divider {
480 struct clk_hw hw;
481 void __iomem *reg;
482 u8 mshift;
483 u32 mmask;
484 u8 nshift;
485 u32 nmask;
486 u8 flags;
487 spinlock_t *lock;
488};
489
490extern const struct clk_ops clk_fractional_divider_ops;
491struct clk *clk_register_fractional_divider(struct device *dev,
492 const char *name, const char *parent_name, unsigned long flags,
493 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
494 u8 clk_divider_flags, spinlock_t *lock);
495
Prashant Gaikwadece70092013-03-20 17:30:34 +0530496/***
497 * struct clk_composite - aggregate clock of mux, divider and gate clocks
498 *
499 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700500 * @mux_hw: handle between composite and hardware-specific mux clock
501 * @rate_hw: handle between composite and hardware-specific rate clock
502 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530503 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700504 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530505 * @gate_ops: clock ops for gate
506 */
507struct clk_composite {
508 struct clk_hw hw;
509 struct clk_ops ops;
510
511 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700512 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530513 struct clk_hw *gate_hw;
514
515 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700516 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530517 const struct clk_ops *gate_ops;
518};
519
520struct clk *clk_register_composite(struct device *dev, const char *name,
521 const char **parent_names, int num_parents,
522 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700523 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530524 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
525 unsigned long flags);
526
Jyri Sarhac873d142014-09-05 15:21:34 +0300527/***
528 * struct clk_gpio_gate - gpio gated clock
529 *
530 * @hw: handle between common and hardware-specific interfaces
531 * @gpiod: gpio descriptor
532 *
533 * Clock with a gpio control for enabling and disabling the parent clock.
534 * Implements .enable, .disable and .is_enabled
535 */
536
537struct clk_gpio {
538 struct clk_hw hw;
539 struct gpio_desc *gpiod;
540};
541
542extern const struct clk_ops clk_gpio_gate_ops;
543struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Martin Fuzzey820ad972015-03-18 14:53:17 +0100544 const char *parent_name, unsigned gpio, bool active_low,
Jyri Sarhac873d142014-09-05 15:21:34 +0300545 unsigned long flags);
546
547void of_gpio_clk_gate_setup(struct device_node *node);
548
Sascha Hauerf0948f52012-05-03 15:36:14 +0530549/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700550 * clk_register - allocate a new clock, register it and return an opaque cookie
551 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700552 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700553 *
554 * clk_register is the primary interface for populating the clock tree with new
555 * clock nodes. It returns a pointer to the newly allocated struct clk which
556 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700557 * rest of the clock API. In the event of an error clk_register will return an
558 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700559 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700560struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700561struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700562
Mark Brown1df5c932012-04-18 09:07:12 +0100563void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700564void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100565
Mike Turquetteb24764902012-03-15 23:11:19 -0700566/* helper functions */
567const char *__clk_get_name(struct clk *clk);
568struct clk_hw *__clk_get_hw(struct clk *clk);
569u8 __clk_get_num_parents(struct clk *clk);
570struct clk *__clk_get_parent(struct clk *clk);
James Hogan7ef3dcc2013-07-29 12:24:58 +0100571struct clk *clk_get_parent_by_index(struct clk *clk, u8 index);
Linus Torvalds93874682012-12-11 11:25:08 -0800572unsigned int __clk_get_enable_count(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700573unsigned long __clk_get_rate(struct clk *clk);
574unsigned long __clk_get_flags(struct clk *clk);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100575bool __clk_is_prepared(struct clk *clk);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700576bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700577struct clk *__clk_lookup(const char *name);
James Hogane366fdd2013-07-29 12:25:02 +0100578long __clk_mux_determine_rate(struct clk_hw *hw, unsigned long rate,
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100579 unsigned long min_rate,
580 unsigned long max_rate,
James Hogane366fdd2013-07-29 12:25:02 +0100581 unsigned long *best_parent_rate,
Tomeu Vizoso646cafc2014-12-02 08:54:22 +0100582 struct clk_hw **best_parent_p);
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100583unsigned long __clk_determine_rate(struct clk_hw *core,
584 unsigned long rate,
585 unsigned long min_rate,
586 unsigned long max_rate);
Stephen Boyd15a02c12015-01-19 18:05:28 -0800587long __clk_mux_determine_rate_closest(struct clk_hw *hw, unsigned long rate,
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100588 unsigned long min_rate,
589 unsigned long max_rate,
Stephen Boyd15a02c12015-01-19 18:05:28 -0800590 unsigned long *best_parent_rate,
591 struct clk_hw **best_parent_p);
Mike Turquetteb24764902012-03-15 23:11:19 -0700592
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100593static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
594{
595 dst->clk = src->clk;
596 dst->core = src->core;
597}
598
Mike Turquetteb24764902012-03-15 23:11:19 -0700599/*
600 * FIXME clock api without lock protection
601 */
Mike Turquetteb24764902012-03-15 23:11:19 -0700602unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);
603
Grant Likely766e6a42012-04-09 14:50:06 -0500604struct of_device_id;
605
606typedef void (*of_clk_init_cb_t)(struct device_node *);
607
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200608struct clk_onecell_data {
609 struct clk **clks;
610 unsigned int clk_num;
611};
612
Tero Kristo819b4862013-10-22 11:39:36 +0300613extern struct of_device_id __clk_of_table;
614
Rob Herring54196cc2014-05-08 16:09:24 -0500615#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200616
617#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500618int of_clk_add_provider(struct device_node *np,
619 struct clk *(*clk_src_get)(struct of_phandle_args *args,
620 void *data),
621 void *data);
622void of_clk_del_provider(struct device_node *np);
623struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
624 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800625struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Mike Turquettef6102742013-10-07 23:12:13 -0700626int of_clk_get_parent_count(struct device_node *np);
Grant Likely766e6a42012-04-09 14:50:06 -0500627const char *of_clk_get_parent_name(struct device_node *np, int index);
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530628
Grant Likely766e6a42012-04-09 14:50:06 -0500629void of_clk_init(const struct of_device_id *matches);
630
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200631#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530632
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200633static inline int of_clk_add_provider(struct device_node *np,
634 struct clk *(*clk_src_get)(struct of_phandle_args *args,
635 void *data),
636 void *data)
637{
638 return 0;
639}
640#define of_clk_del_provider(np) \
641 { while (0); }
642static inline struct clk *of_clk_src_simple_get(
643 struct of_phandle_args *clkspec, void *data)
644{
645 return ERR_PTR(-ENOENT);
646}
647static inline struct clk *of_clk_src_onecell_get(
648 struct of_phandle_args *clkspec, void *data)
649{
650 return ERR_PTR(-ENOENT);
651}
652static inline const char *of_clk_get_parent_name(struct device_node *np,
653 int index)
654{
655 return NULL;
656}
657#define of_clk_init(matches) \
658 { while (0); }
659#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200660
661/*
662 * wrap access to peripherals in accessor routines
663 * for improved portability across platforms
664 */
665
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100666#if IS_ENABLED(CONFIG_PPC)
667
668static inline u32 clk_readl(u32 __iomem *reg)
669{
670 return ioread32be(reg);
671}
672
673static inline void clk_writel(u32 val, u32 __iomem *reg)
674{
675 iowrite32be(val, reg);
676}
677
678#else /* platform dependent I/O accessors */
679
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200680static inline u32 clk_readl(u32 __iomem *reg)
681{
682 return readl(reg);
683}
684
685static inline void clk_writel(u32 val, u32 __iomem *reg)
686{
687 writel(val, reg);
688}
689
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100690#endif /* platform dependent I/O accessors */
691
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300692#ifdef CONFIG_DEBUG_FS
Tomeu Vizoso61c7cdd2014-12-02 08:54:21 +0100693struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300694 void *data, const struct file_operations *fops);
695#endif
696
Mike Turquetteb24764902012-03-15 23:11:19 -0700697#endif /* CONFIG_COMMON_CLK */
698#endif /* CLK_PROVIDER_H */