blob: 1fe06372c9ce5c3c752209e168d44640ce5a0af5 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/mcbsp.h
3 *
4 * Defines for Multi-Channel Buffered Serial Port
5 *
6 * Copyright (C) 2002 RidgeRun, Inc.
7 * Author: Steve Johnson
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24#ifndef __ASM_ARCH_OMAP_MCBSP_H
25#define __ASM_ARCH_OMAP_MCBSP_H
26
27#include <linux/completion.h>
28#include <linux/spinlock.h>
29
30#include <mach/hardware.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/clock.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000033/* macro for building platform_device for McBSP ports */
34#define OMAP_MCBSP_PLATFORM_DEVICE(port_nr) \
35static struct platform_device omap_mcbsp##port_nr = { \
36 .name = "omap-mcbsp-dai", \
37 .id = OMAP_MCBSP##port_nr, \
38}
39
Charulatha V37801b32011-02-24 12:51:46 -080040#define MCBSP_CONFIG_TYPE2 0x2
Charulatha Vdc48e5f2011-02-24 15:16:49 +053041#define MCBSP_CONFIG_TYPE3 0x3
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +053042#define MCBSP_CONFIG_TYPE4 0x4
Charulatha V37801b32011-02-24 12:51:46 -080043
Alistair Buxton7c006922009-09-22 10:02:58 +010044#define OMAP7XX_MCBSP1_BASE 0xfffb1000
45#define OMAP7XX_MCBSP2_BASE 0xfffb1800
Russell Kinga09e64f2008-08-05 16:14:15 +010046
47#define OMAP1510_MCBSP1_BASE 0xe1011800
48#define OMAP1510_MCBSP2_BASE 0xfffb1000
49#define OMAP1510_MCBSP3_BASE 0xe1017000
50
51#define OMAP1610_MCBSP1_BASE 0xe1011800
52#define OMAP1610_MCBSP2_BASE 0xfffb1000
53#define OMAP1610_MCBSP3_BASE 0xe1017000
54
55#define OMAP24XX_MCBSP1_BASE 0x48074000
56#define OMAP24XX_MCBSP2_BASE 0x48076000
Jarkko Nikula05228c32008-10-08 10:01:40 +030057#define OMAP2430_MCBSP3_BASE 0x4808c000
58#define OMAP2430_MCBSP4_BASE 0x4808e000
59#define OMAP2430_MCBSP5_BASE 0x48096000
Russell Kinga09e64f2008-08-05 16:14:15 +010060
61#define OMAP34XX_MCBSP1_BASE 0x48074000
62#define OMAP34XX_MCBSP2_BASE 0x49022000
Eero Nurkkalad912fa92010-02-22 12:21:11 +000063#define OMAP34XX_MCBSP2_ST_BASE 0x49028000
64#define OMAP34XX_MCBSP3_BASE 0x49024000
65#define OMAP34XX_MCBSP3_ST_BASE 0x4902A000
Chandra Shekhar9c8e3a02008-10-08 10:01:40 +030066#define OMAP34XX_MCBSP3_BASE 0x49024000
67#define OMAP34XX_MCBSP4_BASE 0x49026000
68#define OMAP34XX_MCBSP5_BASE 0x48096000
Russell Kinga09e64f2008-08-05 16:14:15 +010069
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -080070#define OMAP44XX_MCBSP1_BASE 0x40122000
71#define OMAP44XX_MCBSP1_DMA_BASE 0x49022000
72#define OMAP44XX_MCBSP2_BASE 0x40124000
73#define OMAP44XX_MCBSP2_DMA_BASE 0x49024000
74#define OMAP44XX_MCBSP3_BASE 0x40126000
75#define OMAP44XX_MCBSP3_DMA_BASE 0x49026000
Santosh Shilimkaraee44c32010-04-07 07:47:23 +000076#define OMAP44XX_MCBSP4_BASE 0x48096000
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +053077
Alistair Buxtonbf1cb7e2009-09-22 06:49:35 +010078#if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Russell Kinga09e64f2008-08-05 16:14:15 +010079
80#define OMAP_MCBSP_REG_DRR2 0x00
81#define OMAP_MCBSP_REG_DRR1 0x02
82#define OMAP_MCBSP_REG_DXR2 0x04
83#define OMAP_MCBSP_REG_DXR1 0x06
84#define OMAP_MCBSP_REG_SPCR2 0x08
85#define OMAP_MCBSP_REG_SPCR1 0x0a
86#define OMAP_MCBSP_REG_RCR2 0x0c
87#define OMAP_MCBSP_REG_RCR1 0x0e
88#define OMAP_MCBSP_REG_XCR2 0x10
89#define OMAP_MCBSP_REG_XCR1 0x12
90#define OMAP_MCBSP_REG_SRGR2 0x14
91#define OMAP_MCBSP_REG_SRGR1 0x16
92#define OMAP_MCBSP_REG_MCR2 0x18
93#define OMAP_MCBSP_REG_MCR1 0x1a
94#define OMAP_MCBSP_REG_RCERA 0x1c
95#define OMAP_MCBSP_REG_RCERB 0x1e
96#define OMAP_MCBSP_REG_XCERA 0x20
97#define OMAP_MCBSP_REG_XCERB 0x22
98#define OMAP_MCBSP_REG_PCR0 0x24
99#define OMAP_MCBSP_REG_RCERC 0x26
100#define OMAP_MCBSP_REG_RCERD 0x28
101#define OMAP_MCBSP_REG_XCERC 0x2A
102#define OMAP_MCBSP_REG_XCERD 0x2C
103#define OMAP_MCBSP_REG_RCERE 0x2E
104#define OMAP_MCBSP_REG_RCERF 0x30
105#define OMAP_MCBSP_REG_XCERE 0x32
106#define OMAP_MCBSP_REG_XCERF 0x34
107#define OMAP_MCBSP_REG_RCERG 0x36
108#define OMAP_MCBSP_REG_RCERH 0x38
109#define OMAP_MCBSP_REG_XCERG 0x3A
110#define OMAP_MCBSP_REG_XCERH 0x3C
111
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200112/* Dummy defines, these are not available on omap1 */
113#define OMAP_MCBSP_REG_XCCR 0x00
114#define OMAP_MCBSP_REG_RCCR 0x00
115
Tony Lindgren140455f2010-02-12 12:26:48 -0800116#else
Russell Kinga09e64f2008-08-05 16:14:15 +0100117
118#define OMAP_MCBSP_REG_DRR2 0x00
119#define OMAP_MCBSP_REG_DRR1 0x04
120#define OMAP_MCBSP_REG_DXR2 0x08
121#define OMAP_MCBSP_REG_DXR1 0x0C
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300122#define OMAP_MCBSP_REG_DRR 0x00
123#define OMAP_MCBSP_REG_DXR 0x08
Russell Kinga09e64f2008-08-05 16:14:15 +0100124#define OMAP_MCBSP_REG_SPCR2 0x10
125#define OMAP_MCBSP_REG_SPCR1 0x14
126#define OMAP_MCBSP_REG_RCR2 0x18
127#define OMAP_MCBSP_REG_RCR1 0x1C
128#define OMAP_MCBSP_REG_XCR2 0x20
129#define OMAP_MCBSP_REG_XCR1 0x24
130#define OMAP_MCBSP_REG_SRGR2 0x28
131#define OMAP_MCBSP_REG_SRGR1 0x2C
132#define OMAP_MCBSP_REG_MCR2 0x30
133#define OMAP_MCBSP_REG_MCR1 0x34
134#define OMAP_MCBSP_REG_RCERA 0x38
135#define OMAP_MCBSP_REG_RCERB 0x3C
136#define OMAP_MCBSP_REG_XCERA 0x40
137#define OMAP_MCBSP_REG_XCERB 0x44
138#define OMAP_MCBSP_REG_PCR0 0x48
139#define OMAP_MCBSP_REG_RCERC 0x4C
140#define OMAP_MCBSP_REG_RCERD 0x50
141#define OMAP_MCBSP_REG_XCERC 0x54
142#define OMAP_MCBSP_REG_XCERD 0x58
143#define OMAP_MCBSP_REG_RCERE 0x5C
144#define OMAP_MCBSP_REG_RCERF 0x60
145#define OMAP_MCBSP_REG_XCERE 0x64
146#define OMAP_MCBSP_REG_XCERF 0x68
147#define OMAP_MCBSP_REG_RCERG 0x6C
148#define OMAP_MCBSP_REG_RCERH 0x70
149#define OMAP_MCBSP_REG_XCERG 0x74
150#define OMAP_MCBSP_REG_XCERH 0x78
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300151#define OMAP_MCBSP_REG_SYSCON 0x8C
Eduardo Valentin946a49a2009-08-20 16:18:08 +0300152#define OMAP_MCBSP_REG_THRSH2 0x90
153#define OMAP_MCBSP_REG_THRSH1 0x94
154#define OMAP_MCBSP_REG_IRQST 0xA0
155#define OMAP_MCBSP_REG_IRQEN 0xA4
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300156#define OMAP_MCBSP_REG_WAKEUPEN 0xA8
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300157#define OMAP_MCBSP_REG_XCCR 0xAC
158#define OMAP_MCBSP_REG_RCCR 0xB0
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200159#define OMAP_MCBSP_REG_XBUFFSTAT 0xB4
160#define OMAP_MCBSP_REG_RBUFFSTAT 0xB8
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000161#define OMAP_MCBSP_REG_SSELCR 0xBC
162
163#define OMAP_ST_REG_REV 0x00
164#define OMAP_ST_REG_SYSCONFIG 0x10
165#define OMAP_ST_REG_IRQSTATUS 0x18
166#define OMAP_ST_REG_IRQENABLE 0x1C
167#define OMAP_ST_REG_SGAINCR 0x24
168#define OMAP_ST_REG_SFIRCR 0x28
169#define OMAP_ST_REG_SSELCR 0x2C
Russell Kinga09e64f2008-08-05 16:14:15 +0100170
Russell Kinga09e64f2008-08-05 16:14:15 +0100171#endif
172
Russell Kinga09e64f2008-08-05 16:14:15 +0100173/************************** McBSP SPCR1 bit definitions ***********************/
174#define RRST 0x0001
175#define RRDY 0x0002
176#define RFULL 0x0004
177#define RSYNC_ERR 0x0008
178#define RINTM(value) ((value)<<4) /* bits 4:5 */
179#define ABIS 0x0040
180#define DXENA 0x0080
181#define CLKSTP(value) ((value)<<11) /* bits 11:12 */
182#define RJUST(value) ((value)<<13) /* bits 13:14 */
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300183#define ALB 0x8000
Russell Kinga09e64f2008-08-05 16:14:15 +0100184#define DLB 0x8000
185
186/************************** McBSP SPCR2 bit definitions ***********************/
187#define XRST 0x0001
188#define XRDY 0x0002
189#define XEMPTY 0x0004
190#define XSYNC_ERR 0x0008
191#define XINTM(value) ((value)<<4) /* bits 4:5 */
192#define GRST 0x0040
193#define FRST 0x0080
194#define SOFT 0x0100
195#define FREE 0x0200
196
197/************************** McBSP PCR bit definitions *************************/
198#define CLKRP 0x0001
199#define CLKXP 0x0002
200#define FSRP 0x0004
201#define FSXP 0x0008
202#define DR_STAT 0x0010
203#define DX_STAT 0x0020
204#define CLKS_STAT 0x0040
205#define SCLKME 0x0080
206#define CLKRM 0x0100
207#define CLKXM 0x0200
208#define FSRM 0x0400
209#define FSXM 0x0800
210#define RIOEN 0x1000
211#define XIOEN 0x2000
212#define IDLE_EN 0x4000
213
214/************************** McBSP RCR1 bit definitions ************************/
215#define RWDLEN1(value) ((value)<<5) /* Bits 5:7 */
216#define RFRLEN1(value) ((value)<<8) /* Bits 8:14 */
217
218/************************** McBSP XCR1 bit definitions ************************/
219#define XWDLEN1(value) ((value)<<5) /* Bits 5:7 */
220#define XFRLEN1(value) ((value)<<8) /* Bits 8:14 */
221
222/*************************** McBSP RCR2 bit definitions ***********************/
223#define RDATDLY(value) (value) /* Bits 0:1 */
224#define RFIG 0x0004
225#define RCOMPAND(value) ((value)<<3) /* Bits 3:4 */
226#define RWDLEN2(value) ((value)<<5) /* Bits 5:7 */
227#define RFRLEN2(value) ((value)<<8) /* Bits 8:14 */
228#define RPHASE 0x8000
229
230/*************************** McBSP XCR2 bit definitions ***********************/
231#define XDATDLY(value) (value) /* Bits 0:1 */
232#define XFIG 0x0004
233#define XCOMPAND(value) ((value)<<3) /* Bits 3:4 */
234#define XWDLEN2(value) ((value)<<5) /* Bits 5:7 */
235#define XFRLEN2(value) ((value)<<8) /* Bits 8:14 */
236#define XPHASE 0x8000
237
238/************************* McBSP SRGR1 bit definitions ************************/
239#define CLKGDV(value) (value) /* Bits 0:7 */
240#define FWID(value) ((value)<<8) /* Bits 8:15 */
241
242/************************* McBSP SRGR2 bit definitions ************************/
243#define FPER(value) (value) /* Bits 0:11 */
244#define FSGM 0x1000
245#define CLKSM 0x2000
246#define CLKSP 0x4000
247#define GSYNC 0x8000
248
249/************************* McBSP MCR1 bit definitions *************************/
250#define RMCM 0x0001
251#define RCBLK(value) ((value)<<2) /* Bits 2:4 */
252#define RPABLK(value) ((value)<<5) /* Bits 5:6 */
253#define RPBBLK(value) ((value)<<7) /* Bits 7:8 */
254
255/************************* McBSP MCR2 bit definitions *************************/
256#define XMCM(value) (value) /* Bits 0:1 */
257#define XCBLK(value) ((value)<<2) /* Bits 2:4 */
258#define XPABLK(value) ((value)<<5) /* Bits 5:6 */
259#define XPBBLK(value) ((value)<<7) /* Bits 7:8 */
260
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300261/*********************** McBSP XCCR bit definitions *************************/
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200262#define EXTCLKGATE 0x8000
263#define PPCONNECT 0x4000
264#define DXENDLY(value) ((value)<<12) /* Bits 12:13 */
265#define XFULL_CYCLE 0x0800
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300266#define DILB 0x0020
267#define XDMAEN 0x0008
268#define XDISABLE 0x0001
269
270/********************** McBSP RCCR bit definitions *************************/
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200271#define RFULL_CYCLE 0x0800
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300272#define RDMAEN 0x0008
273#define RDISABLE 0x0001
274
275/********************** McBSP SYSCONFIG bit definitions ********************/
Eero Nurkkala2ba93f82009-08-20 16:18:17 +0300276#define CLOCKACTIVITY(value) ((value)<<8)
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300277#define SIDLEMODE(value) ((value)<<3)
278#define ENAWAKEUP 0x0004
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300279#define SOFTRST 0x0002
Russell Kinga09e64f2008-08-05 16:14:15 +0100280
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000281/********************** McBSP SSELCR bit definitions ***********************/
282#define SIDETONEEN 0x0400
283
284/********************** McBSP Sidetone SYSCONFIG bit definitions ***********/
285#define ST_AUTOIDLE 0x0001
286
287/********************** McBSP Sidetone SGAINCR bit definitions *************/
288#define ST_CH1GAIN(value) ((value<<16)) /* Bits 16:31 */
289#define ST_CH0GAIN(value) (value) /* Bits 0:15 */
290
291/********************** McBSP Sidetone SFIRCR bit definitions **************/
292#define ST_FIRCOEFF(value) (value) /* Bits 0:15 */
293
294/********************** McBSP Sidetone SSELCR bit definitions **************/
295#define ST_COEFFWRDONE 0x0004
296#define ST_COEFFWREN 0x0002
297#define ST_SIDETONEEN 0x0001
298
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300299/********************** McBSP DMA operating modes **************************/
300#define MCBSP_DMA_MODE_ELEMENT 0
301#define MCBSP_DMA_MODE_THRESHOLD 1
302#define MCBSP_DMA_MODE_FRAME 2
303
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300304/********************** McBSP WAKEUPEN bit definitions *********************/
305#define XEMPTYEOFEN 0x4000
306#define XRDYEN 0x0400
307#define XEOFEN 0x0200
308#define XFSXEN 0x0100
309#define XSYNCERREN 0x0080
310#define RRDYEN 0x0008
311#define REOFEN 0x0004
312#define RFSREN 0x0002
313#define RSYNCERREN 0x0001
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300314
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600315/* CLKR signal muxing options */
316#define CLKR_SRC_CLKR 0
317#define CLKR_SRC_CLKX 1
318
319/* FSR signal muxing options */
320#define FSR_SRC_FSR 0
321#define FSR_SRC_FSX 1
322
Paul Walmsleyd1358652010-10-08 11:40:19 -0600323/* McBSP functional clock sources */
Jarkko Nikulae4cc41d2010-10-08 11:40:21 -0600324#define MCBSP_CLKS_PRCM_SRC 0
325#define MCBSP_CLKS_PAD_SRC 1
Paul Walmsleyd1358652010-10-08 11:40:19 -0600326
Russell Kinga09e64f2008-08-05 16:14:15 +0100327/* we don't do multichannel for now */
328struct omap_mcbsp_reg_cfg {
329 u16 spcr2;
330 u16 spcr1;
331 u16 rcr2;
332 u16 rcr1;
333 u16 xcr2;
334 u16 xcr1;
335 u16 srgr2;
336 u16 srgr1;
337 u16 mcr2;
338 u16 mcr1;
339 u16 pcr0;
340 u16 rcerc;
341 u16 rcerd;
342 u16 xcerc;
343 u16 xcerd;
344 u16 rcere;
345 u16 rcerf;
346 u16 xcere;
347 u16 xcerf;
348 u16 rcerg;
349 u16 rcerh;
350 u16 xcerg;
351 u16 xcerh;
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200352 u16 xccr;
353 u16 rccr;
Russell Kinga09e64f2008-08-05 16:14:15 +0100354};
355
356typedef enum {
357 OMAP_MCBSP1 = 0,
358 OMAP_MCBSP2,
359 OMAP_MCBSP3,
Chandra Shekhar9c8e3a02008-10-08 10:01:40 +0300360 OMAP_MCBSP4,
361 OMAP_MCBSP5
Russell Kinga09e64f2008-08-05 16:14:15 +0100362} omap_mcbsp_id;
363
364typedef int __bitwise omap_mcbsp_io_type_t;
365#define OMAP_MCBSP_IRQ_IO ((__force omap_mcbsp_io_type_t) 1)
366#define OMAP_MCBSP_POLL_IO ((__force omap_mcbsp_io_type_t) 2)
367
368typedef enum {
369 OMAP_MCBSP_WORD_8 = 0,
370 OMAP_MCBSP_WORD_12,
371 OMAP_MCBSP_WORD_16,
372 OMAP_MCBSP_WORD_20,
373 OMAP_MCBSP_WORD_24,
374 OMAP_MCBSP_WORD_32,
375} omap_mcbsp_word_length;
376
377typedef enum {
378 OMAP_MCBSP_CLK_RISING = 0,
379 OMAP_MCBSP_CLK_FALLING,
380} omap_mcbsp_clk_polarity;
381
382typedef enum {
383 OMAP_MCBSP_FS_ACTIVE_HIGH = 0,
384 OMAP_MCBSP_FS_ACTIVE_LOW,
385} omap_mcbsp_fs_polarity;
386
387typedef enum {
388 OMAP_MCBSP_CLK_STP_MODE_NO_DELAY = 0,
389 OMAP_MCBSP_CLK_STP_MODE_DELAY,
390} omap_mcbsp_clk_stp_mode;
391
392
393/******* SPI specific mode **********/
394typedef enum {
395 OMAP_MCBSP_SPI_MASTER = 0,
396 OMAP_MCBSP_SPI_SLAVE,
397} omap_mcbsp_spi_mode;
398
399struct omap_mcbsp_spi_cfg {
400 omap_mcbsp_spi_mode spi_mode;
401 omap_mcbsp_clk_polarity rx_clock_polarity;
402 omap_mcbsp_clk_polarity tx_clock_polarity;
403 omap_mcbsp_fs_polarity fsx_polarity;
404 u8 clk_div;
405 omap_mcbsp_clk_stp_mode clk_stp_mode;
406 omap_mcbsp_word_length word_length;
407};
408
409/* Platform specific configuration */
410struct omap_mcbsp_ops {
411 void (*request)(unsigned int);
412 void (*free)(unsigned int);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600413 int (*set_clks_src)(u8, u8);
Russell Kinga09e64f2008-08-05 16:14:15 +0100414};
415
416struct omap_mcbsp_platform_data {
Russell King65846902008-09-03 23:46:18 +0100417 unsigned long phys_base;
Russell Kinga09e64f2008-08-05 16:14:15 +0100418 u8 dma_rx_sync, dma_tx_sync;
419 u16 rx_irq, tx_irq;
420 struct omap_mcbsp_ops *ops;
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800421#ifdef CONFIG_ARCH_OMAP3
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000422 /* Sidetone block for McBSP 2 and 3 */
423 unsigned long phys_base_st;
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300424 u16 buffer_size;
425#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100426};
427
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000428struct omap_mcbsp_st_data {
429 void __iomem *io_base_st;
430 bool running;
431 bool enabled;
432 s16 taps[128]; /* Sidetone filter coefficients */
433 int nr_taps; /* Number of filter coefficients in use */
434 s16 ch0gain;
435 s16 ch1gain;
436};
437
Russell Kinga09e64f2008-08-05 16:14:15 +0100438struct omap_mcbsp {
439 struct device *dev;
Russell King65846902008-09-03 23:46:18 +0100440 unsigned long phys_base;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800441 unsigned long phys_dma_base;
Russell Kingd592dd12008-09-04 14:25:42 +0100442 void __iomem *io_base;
Russell Kinga09e64f2008-08-05 16:14:15 +0100443 u8 id;
444 u8 free;
445 omap_mcbsp_word_length rx_word_length;
446 omap_mcbsp_word_length tx_word_length;
447
448 omap_mcbsp_io_type_t io_type; /* IRQ or poll */
449 /* IRQ based TX/RX */
450 int rx_irq;
451 int tx_irq;
452
453 /* DMA stuff */
454 u8 dma_rx_sync;
455 short dma_rx_lch;
456 u8 dma_tx_sync;
457 short dma_tx_lch;
458
459 /* Completion queues */
460 struct completion tx_irq_completion;
461 struct completion rx_irq_completion;
462 struct completion tx_dma_completion;
463 struct completion rx_dma_completion;
464
465 /* Protect the field .free, while checking if the mcbsp is in use */
466 spinlock_t lock;
467 struct omap_mcbsp_platform_data *pdata;
Russell Kingb820ce42009-01-23 10:26:46 +0000468 struct clk *iclk;
469 struct clk *fclk;
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800470#ifdef CONFIG_ARCH_OMAP3
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000471 struct omap_mcbsp_st_data *st_data;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300472 int dma_op_mode;
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300473 u16 max_tx_thres;
474 u16 max_rx_thres;
475#endif
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800476 void *reg_cache;
Russell Kinga09e64f2008-08-05 16:14:15 +0100477};
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +0530478
479/**
480 * omap_mcbsp_dev_attr - OMAP McBSP device attributes for omap_hwmod
481 * @sidetone: name of the sidetone device
482 */
483struct omap_mcbsp_dev_attr {
484 const char *sidetone;
485};
486
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300487extern struct omap_mcbsp **mcbsp_ptr;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800488extern int omap_mcbsp_count, omap_mcbsp_cache_size;
Russell Kinga09e64f2008-08-05 16:14:15 +0100489
Paul Walmsleyd1358652010-10-08 11:40:19 -0600490#define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
491#define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
492
Russell Kinga09e64f2008-08-05 16:14:15 +0100493int omap_mcbsp_init(void);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800494void omap_mcbsp_register_board_cfg(struct resource *res, int res_count,
495 struct omap_mcbsp_platform_data *config, int size);
Russell Kinga09e64f2008-08-05 16:14:15 +0100496void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg * config);
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800497#ifdef CONFIG_ARCH_OMAP3
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300498void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold);
499void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300500u16 omap_mcbsp_get_max_tx_threshold(unsigned int id);
501u16 omap_mcbsp_get_max_rx_threshold(unsigned int id);
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300502u16 omap_mcbsp_get_fifo_size(unsigned int id);
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200503u16 omap_mcbsp_get_tx_delay(unsigned int id);
504u16 omap_mcbsp_get_rx_delay(unsigned int id);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300505int omap_mcbsp_get_dma_op_mode(unsigned int id);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300506#else
507static inline void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
508{ }
509static inline void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
510{ }
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300511static inline u16 omap_mcbsp_get_max_tx_threshold(unsigned int id) { return 0; }
512static inline u16 omap_mcbsp_get_max_rx_threshold(unsigned int id) { return 0; }
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300513static inline u16 omap_mcbsp_get_fifo_size(unsigned int id) { return 0; }
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200514static inline u16 omap_mcbsp_get_tx_delay(unsigned int id) { return 0; }
515static inline u16 omap_mcbsp_get_rx_delay(unsigned int id) { return 0; }
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300516static inline int omap_mcbsp_get_dma_op_mode(unsigned int id) { return 0; }
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300517#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100518int omap_mcbsp_request(unsigned int id);
519void omap_mcbsp_free(unsigned int id);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300520void omap_mcbsp_start(unsigned int id, int tx, int rx);
521void omap_mcbsp_stop(unsigned int id, int tx, int rx);
Russell Kinga09e64f2008-08-05 16:14:15 +0100522void omap_mcbsp_xmit_word(unsigned int id, u32 word);
523u32 omap_mcbsp_recv_word(unsigned int id);
524
525int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer, unsigned int length);
526int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer, unsigned int length);
527int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word);
528int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 * word);
529
530
Paul Walmsleyd1358652010-10-08 11:40:19 -0600531/* McBSP functional clock source changing function */
532extern int omap2_mcbsp_set_clks_src(u8 id, u8 fck_src_id);
Russell Kinga09e64f2008-08-05 16:14:15 +0100533/* SPI specific API */
534void omap_mcbsp_set_spi_mode(unsigned int id, const struct omap_mcbsp_spi_cfg * spi_cfg);
535
536/* Polled read/write functions */
537int omap_mcbsp_pollread(unsigned int id, u16 * buf);
538int omap_mcbsp_pollwrite(unsigned int id, u16 buf);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300539int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type);
Russell Kinga09e64f2008-08-05 16:14:15 +0100540
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600541/* McBSP signal muxing API */
542void omap2_mcbsp1_mux_clkr_src(u8 mux);
543void omap2_mcbsp1_mux_fsr_src(u8 mux);
544
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000545#ifdef CONFIG_ARCH_OMAP3
546/* Sidetone specific API */
547int omap_st_set_chgain(unsigned int id, int channel, s16 chgain);
548int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain);
549int omap_st_enable(unsigned int id);
550int omap_st_disable(unsigned int id);
551int omap_st_is_enabled(unsigned int id);
552#else
553static inline int omap_st_set_chgain(unsigned int id, int channel,
554 s16 chgain) { return 0; }
555static inline int omap_st_get_chgain(unsigned int id, int channel,
556 s16 *chgain) { return 0; }
557static inline int omap_st_enable(unsigned int id) { return 0; }
558static inline int omap_st_disable(unsigned int id) { return 0; }
559static inline int omap_st_is_enabled(unsigned int id) { return 0; }
560#endif
561
Russell Kinga09e64f2008-08-05 16:14:15 +0100562#endif