blob: 4bc7970ba3ef5d208d6341fe958d8895fda2d6f5 [file] [log] [blame]
Matt Porter7ff71d62005-09-22 22:31:15 -07001/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
25/*-------------------------------------------------------------------------*/
26
David Brownell18807522005-11-23 15:45:37 -080027/* called after powerup, by probe or system-pm "wakeup" */
28static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
29{
30 u32 temp;
31 int retval;
David Brownell18807522005-11-23 15:45:37 -080032
33 /* optional debug port, normally in the first BAR */
34 temp = pci_find_capability(pdev, 0x0a);
35 if (temp) {
36 pci_read_config_dword(pdev, temp, &temp);
37 temp >>= 16;
38 if ((temp & (3 << 13)) == (1 << 13)) {
39 temp &= 0x1fff;
40 ehci->debug = ehci_to_hcd(ehci)->regs + temp;
41 temp = readl(&ehci->debug->control);
42 ehci_info(ehci, "debug port %d%s\n",
43 HCS_DEBUG_PORT(ehci->hcs_params),
44 (temp & DBGP_ENABLED)
45 ? " IN USE"
46 : "");
47 if (!(temp & DBGP_ENABLED))
48 ehci->debug = NULL;
49 }
50 }
51
David Brownell401feaf2006-01-24 07:15:30 -080052 /* we expect static quirk code to handle the "extended capabilities"
53 * (currently just BIOS handoff) allowed starting with EHCI 0.96
54 */
David Brownell18807522005-11-23 15:45:37 -080055
56 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
57 retval = pci_set_mwi(pdev);
58 if (!retval)
59 ehci_dbg(ehci, "MWI active\n");
60
61 ehci_port_power(ehci, 0);
62
63 return 0;
64}
65
David Brownell8926bfa2005-11-28 08:40:38 -080066/* called during probe() after chip reset completes */
67static int ehci_pci_setup(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -070068{
David Brownellabcc944802005-11-23 15:45:32 -080069 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
70 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -070071 u32 temp;
David Brownell18807522005-11-23 15:45:37 -080072 int retval;
Matt Porter7ff71d62005-09-22 22:31:15 -070073
74 ehci->caps = hcd->regs;
David Brownellabcc944802005-11-23 15:45:32 -080075 ehci->regs = hcd->regs + HC_LENGTH(readl(&ehci->caps->hc_capbase));
76 dbg_hcs_params(ehci, "reset");
77 dbg_hcc_params(ehci, "reset");
Matt Porter7ff71d62005-09-22 22:31:15 -070078
Paul Sericec32ba302006-06-07 10:23:38 -070079 /* ehci_init() causes memory for DMA transfers to be
80 * allocated. Thus, any vendor-specific workarounds based on
81 * limiting the type of memory used for DMA transfers must
82 * happen before ehci_init() is called. */
83 switch (pdev->vendor) {
84 case PCI_VENDOR_ID_NVIDIA:
85 /* NVidia reports that certain chips don't handle
86 * QH, ITD, or SITD addresses above 2GB. (But TD,
87 * data buffer, and periodic schedule are normal.)
88 */
89 switch (pdev->device) {
90 case 0x003c: /* MCP04 */
91 case 0x005b: /* CK804 */
92 case 0x00d8: /* CK8 */
93 case 0x00e8: /* CK8S */
94 if (pci_set_consistent_dma_mask(pdev,
95 DMA_31BIT_MASK) < 0)
96 ehci_warn(ehci, "can't enable NVidia "
97 "workaround for >2GB RAM\n");
98 break;
99 }
100 break;
101 }
102
Matt Porter7ff71d62005-09-22 22:31:15 -0700103 /* cache this readonly data; minimize chip reads */
David Brownellabcc944802005-11-23 15:45:32 -0800104 ehci->hcs_params = readl(&ehci->caps->hcs_params);
Matt Porter7ff71d62005-09-22 22:31:15 -0700105
David Brownell18807522005-11-23 15:45:37 -0800106 retval = ehci_halt(ehci);
107 if (retval)
108 return retval;
109
David Brownell8926bfa2005-11-28 08:40:38 -0800110 /* data structure init */
111 retval = ehci_init(hcd);
112 if (retval)
113 return retval;
114
David Brownellabcc944802005-11-23 15:45:32 -0800115 switch (pdev->vendor) {
116 case PCI_VENDOR_ID_TDI:
117 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
118 ehci->is_tdi_rh_tt = 1;
119 tdi_reset(ehci);
120 }
121 break;
122 case PCI_VENDOR_ID_AMD:
123 /* AMD8111 EHCI doesn't work, according to AMD errata */
124 if (pdev->device == 0x7463) {
125 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell8926bfa2005-11-28 08:40:38 -0800126 retval = -EIO;
127 goto done;
David Brownellabcc944802005-11-23 15:45:32 -0800128 }
129 break;
130 case PCI_VENDOR_ID_NVIDIA:
David Brownellf8aeb3b2006-01-20 13:55:14 -0800131 switch (pdev->device) {
David Brownellf8aeb3b2006-01-20 13:55:14 -0800132 /* Some NForce2 chips have problems with selective suspend;
133 * fixed in newer silicon.
134 */
135 case 0x0068:
136 pci_read_config_dword(pdev, PCI_REVISION_ID, &temp);
137 if ((temp & 0xff) < 0xa4)
138 ehci->no_selective_suspend = 1;
139 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700140 }
David Brownellabcc944802005-11-23 15:45:32 -0800141 break;
142 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700143
Matt Porter7ff71d62005-09-22 22:31:15 -0700144 if (ehci_is_TDI(ehci))
David Brownellabcc944802005-11-23 15:45:32 -0800145 ehci_reset(ehci);
Matt Porter7ff71d62005-09-22 22:31:15 -0700146
Matt Porter7ff71d62005-09-22 22:31:15 -0700147 /* at least the Genesys GL880S needs fixup here */
148 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
149 temp &= 0x0f;
150 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
David Brownellabcc944802005-11-23 15:45:32 -0800151 ehci_dbg(ehci, "bogus port configuration: "
Matt Porter7ff71d62005-09-22 22:31:15 -0700152 "cc=%d x pcc=%d < ports=%d\n",
153 HCS_N_CC(ehci->hcs_params),
154 HCS_N_PCC(ehci->hcs_params),
155 HCS_N_PORTS(ehci->hcs_params));
156
David Brownellabcc944802005-11-23 15:45:32 -0800157 switch (pdev->vendor) {
158 case 0x17a0: /* GENESYS */
159 /* GL880S: should be PORTS=2 */
160 temp |= (ehci->hcs_params & ~0xf);
161 ehci->hcs_params = temp;
162 break;
163 case PCI_VENDOR_ID_NVIDIA:
164 /* NF4: should be PCC=10 */
165 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700166 }
167 }
168
David Brownellabcc944802005-11-23 15:45:32 -0800169 /* Serial Bus Release Number is at PCI 0x60 offset */
170 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
Matt Porter7ff71d62005-09-22 22:31:15 -0700171
David Brownell2c1c3c42005-11-07 15:24:46 -0800172 /* Workaround current PCI init glitch: wakeup bits aren't
173 * being set from PCI PM capability.
174 */
175 if (!device_can_wakeup(&pdev->dev)) {
176 u16 port_wake;
177
178 pci_read_config_word(pdev, 0x62, &port_wake);
179 if (port_wake & 0x0001)
180 device_init_wakeup(&pdev->dev, 1);
181 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700182
David Brownellf8aeb3b2006-01-20 13:55:14 -0800183#ifdef CONFIG_USB_SUSPEND
184 /* REVISIT: the controller works fine for wakeup iff the root hub
185 * itself is "globally" suspended, but usbcore currently doesn't
186 * understand such things.
187 *
188 * System suspend currently expects to be able to suspend the entire
189 * device tree, device-at-a-time. If we failed selective suspend
190 * reports, system suspend would fail; so the root hub code must claim
191 * success. That's lying to usbcore, and it matters for for runtime
192 * PM scenarios with selective suspend and remote wakeup...
193 */
194 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
195 ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
196#endif
197
David Brownell18807522005-11-23 15:45:37 -0800198 retval = ehci_pci_reinit(ehci, pdev);
David Brownell8926bfa2005-11-28 08:40:38 -0800199done:
200 return retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700201}
202
203/*-------------------------------------------------------------------------*/
204
205#ifdef CONFIG_PM
206
207/* suspend/resume, section 4.3 */
208
David Brownellf03c17f2005-11-23 15:45:28 -0800209/* These routines rely on the PCI bus glue
Matt Porter7ff71d62005-09-22 22:31:15 -0700210 * to handle powerdown and wakeup, and currently also on
211 * transceivers that don't need any software attention to set up
212 * the right sort of wakeup.
David Brownellf03c17f2005-11-23 15:45:28 -0800213 * Also they depend on separate root hub suspend/resume.
Matt Porter7ff71d62005-09-22 22:31:15 -0700214 */
215
David Brownellabcc944802005-11-23 15:45:32 -0800216static int ehci_pci_suspend(struct usb_hcd *hcd, pm_message_t message)
Matt Porter7ff71d62005-09-22 22:31:15 -0700217{
David Brownellabcc944802005-11-23 15:45:32 -0800218 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100219 unsigned long flags;
220 int rc = 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700221
David Brownellabcc944802005-11-23 15:45:32 -0800222 if (time_before(jiffies, ehci->next_statechange))
223 msleep(10);
Matt Porter7ff71d62005-09-22 22:31:15 -0700224
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100225 /* Root hub was already suspended. Disable irq emission and
226 * mark HW unaccessible, bail out if RH has been resumed. Use
227 * the spinlock to properly synchronize with possible pending
228 * RH suspend or resume activity.
229 *
230 * This is still racy as hcd->state is manipulated outside of
231 * any locks =P But that will be a different fix.
232 */
233 spin_lock_irqsave (&ehci->lock, flags);
234 if (hcd->state != HC_STATE_SUSPENDED) {
235 rc = -EINVAL;
236 goto bail;
237 }
238 writel (0, &ehci->regs->intr_enable);
239 (void)readl(&ehci->regs->intr_enable);
240
David Brownell18584992006-08-14 23:11:06 -0700241 /* make sure snapshot being resumed re-enumerates everything */
242 if (message.event == PM_EVENT_PRETHAW) {
243 ehci_halt(ehci);
244 ehci_reset(ehci);
245 }
246
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100247 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
248 bail:
249 spin_unlock_irqrestore (&ehci->lock, flags);
250
David Brownellf03c17f2005-11-23 15:45:28 -0800251 // could save FLADJ in case of Vaux power loss
Matt Porter7ff71d62005-09-22 22:31:15 -0700252 // ... we'd only use it to handle clock skew
253
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100254 return rc;
Matt Porter7ff71d62005-09-22 22:31:15 -0700255}
256
David Brownellabcc944802005-11-23 15:45:32 -0800257static int ehci_pci_resume(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -0700258{
David Brownellabcc944802005-11-23 15:45:32 -0800259 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
David Brownell18807522005-11-23 15:45:37 -0800260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700261
David Brownellf03c17f2005-11-23 15:45:28 -0800262 // maybe restore FLADJ
Matt Porter7ff71d62005-09-22 22:31:15 -0700263
David Brownellabcc944802005-11-23 15:45:32 -0800264 if (time_before(jiffies, ehci->next_statechange))
265 msleep(100);
Matt Porter7ff71d62005-09-22 22:31:15 -0700266
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100267 /* Mark hardware accessible again as we are out of D3 state by now */
268 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
269
Alan Stern8c033562006-11-09 14:42:16 -0500270 /* If CF is still set, we maintained PCI Vaux power.
271 * Just undo the effect of ehci_pci_suspend().
Matt Porter7ff71d62005-09-22 22:31:15 -0700272 */
Alan Stern8c033562006-11-09 14:42:16 -0500273 if (readl(&ehci->regs->configured_flag) == FLAG_CF) {
274 int mask = INTR_MASK;
275
276 if (!device_may_wakeup(&hcd->self.root_hub->dev))
277 mask &= ~STS_PCD;
278 writel(mask, &ehci->regs->intr_enable);
279 readl(&ehci->regs->intr_enable);
280 return 0;
David Brownellf03c17f2005-11-23 15:45:28 -0800281 }
282
David Brownellf03c17f2005-11-23 15:45:28 -0800283 ehci_dbg(ehci, "lost power, restarting\n");
Alan Stern1c50c312005-11-14 11:45:38 -0500284 usb_root_hub_lost_power(hcd->self.root_hub);
Matt Porter7ff71d62005-09-22 22:31:15 -0700285
286 /* Else reset, to cope with power loss or flush-to-storage
David Brownellf03c17f2005-11-23 15:45:28 -0800287 * style "resume" having let BIOS kick in during reboot.
Matt Porter7ff71d62005-09-22 22:31:15 -0700288 */
David Brownellabcc944802005-11-23 15:45:32 -0800289 (void) ehci_halt(ehci);
290 (void) ehci_reset(ehci);
David Brownell18807522005-11-23 15:45:37 -0800291 (void) ehci_pci_reinit(ehci, pdev);
Matt Porter7ff71d62005-09-22 22:31:15 -0700292
David Brownellf03c17f2005-11-23 15:45:28 -0800293 /* emptying the schedule aborts any urbs */
David Brownellabcc944802005-11-23 15:45:32 -0800294 spin_lock_irq(&ehci->lock);
David Brownellf03c17f2005-11-23 15:45:28 -0800295 if (ehci->reclaim)
Greg Kroah-Hartman64f89792006-10-17 13:57:18 -0700296 ehci->reclaim_ready = 1;
David Howells7d12e782006-10-05 14:55:46 +0100297 ehci_work(ehci);
David Brownellabcc944802005-11-23 15:45:32 -0800298 spin_unlock_irq(&ehci->lock);
Matt Porter7ff71d62005-09-22 22:31:15 -0700299
David Brownell18807522005-11-23 15:45:37 -0800300 /* here we "know" root ports should always stay powered */
David Brownellabcc944802005-11-23 15:45:32 -0800301 ehci_port_power(ehci, 1);
Matt Porter7ff71d62005-09-22 22:31:15 -0700302
Alan Stern8c033562006-11-09 14:42:16 -0500303 writel(ehci->command, &ehci->regs->command);
304 writel(FLAG_CF, &ehci->regs->configured_flag);
305 readl(&ehci->regs->command); /* unblock posted writes */
306
307 hcd->state = HC_STATE_SUSPENDED;
308 return 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700309}
310#endif
311
312static const struct hc_driver ehci_pci_hc_driver = {
313 .description = hcd_name,
314 .product_desc = "EHCI Host Controller",
315 .hcd_priv_size = sizeof(struct ehci_hcd),
316
317 /*
318 * generic hardware linkage
319 */
320 .irq = ehci_irq,
321 .flags = HCD_MEMORY | HCD_USB2,
322
323 /*
324 * basic lifecycle operations
325 */
David Brownell8926bfa2005-11-28 08:40:38 -0800326 .reset = ehci_pci_setup,
David Brownell18807522005-11-23 15:45:37 -0800327 .start = ehci_run,
Matt Porter7ff71d62005-09-22 22:31:15 -0700328#ifdef CONFIG_PM
329 .suspend = ehci_pci_suspend,
330 .resume = ehci_pci_resume,
331#endif
David Brownell18807522005-11-23 15:45:37 -0800332 .stop = ehci_stop,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700333 .shutdown = ehci_shutdown,
Matt Porter7ff71d62005-09-22 22:31:15 -0700334
335 /*
336 * managing i/o requests and associated device resources
337 */
338 .urb_enqueue = ehci_urb_enqueue,
339 .urb_dequeue = ehci_urb_dequeue,
340 .endpoint_disable = ehci_endpoint_disable,
341
342 /*
343 * scheduling support
344 */
345 .get_frame_number = ehci_get_frame,
346
347 /*
348 * root hub support
349 */
350 .hub_status_data = ehci_hub_status_data,
351 .hub_control = ehci_hub_control,
Alan Stern0c0382e2005-10-13 17:08:02 -0400352 .bus_suspend = ehci_bus_suspend,
353 .bus_resume = ehci_bus_resume,
Matt Porter7ff71d62005-09-22 22:31:15 -0700354};
355
356/*-------------------------------------------------------------------------*/
357
358/* PCI driver selection metadata; PCI hotplugging uses this */
359static const struct pci_device_id pci_ids [] = { {
360 /* handle any USB 2.0 EHCI controller */
Jean Delvarec67808e2006-04-09 20:07:35 +0200361 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
Matt Porter7ff71d62005-09-22 22:31:15 -0700362 .driver_data = (unsigned long) &ehci_pci_hc_driver,
363 },
364 { /* end: all zeroes */ }
365};
David Brownellabcc944802005-11-23 15:45:32 -0800366MODULE_DEVICE_TABLE(pci, pci_ids);
Matt Porter7ff71d62005-09-22 22:31:15 -0700367
368/* pci driver glue; this is a "new style" PCI driver module */
369static struct pci_driver ehci_pci_driver = {
370 .name = (char *) hcd_name,
371 .id_table = pci_ids,
Matt Porter7ff71d62005-09-22 22:31:15 -0700372
373 .probe = usb_hcd_pci_probe,
374 .remove = usb_hcd_pci_remove,
375
376#ifdef CONFIG_PM
377 .suspend = usb_hcd_pci_suspend,
378 .resume = usb_hcd_pci_resume,
379#endif
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700380 .shutdown = usb_hcd_pci_shutdown,
Matt Porter7ff71d62005-09-22 22:31:15 -0700381};