blob: 5548b156cff92d7239b4d78578f9b05c438e1a54 [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/time.h>
18#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/clk.h>
21#include <linux/clockchips.h>
22#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080024
25#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/msm_iomap.h>
David Brown8c27e6f2011-01-07 10:20:49 -080027#include <mach/cpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080028
29#define TIMER_MATCH_VAL 0x0000
30#define TIMER_COUNT_VAL 0x0004
31#define TIMER_ENABLE 0x0008
32#define TIMER_ENABLE_CLR_ON_MATCH_EN 2
33#define TIMER_ENABLE_EN 1
34#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070035#define DGT_CLK_CTL 0x0034
36enum {
37 DGT_CLK_CTL_DIV_1 = 0,
38 DGT_CLK_CTL_DIV_2 = 1,
39 DGT_CLK_CTL_DIV_3 = 2,
40 DGT_CLK_CTL_DIV_4 = 3,
41};
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080042#define CSR_PROTECTION 0x0020
43#define CSR_PROTECTION_EN 1
44
45#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070046
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080047enum timer_location {
48 LOCAL_TIMER = 0,
49 GLOBAL_TIMER = 1,
50};
51
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080052#define MSM_GLOBAL_TIMER MSM_CLOCK_DGT
53
David Brown8c27e6f2011-01-07 10:20:49 -080054/* TODO: Remove these ifdefs */
Jeff Ohlstein672039f2010-10-05 15:23:57 -070055#if defined(CONFIG_ARCH_QSD8X50)
56#define DGT_HZ (19200000 / 4) /* 19.2 MHz / 4 by default */
57#define MSM_DGT_SHIFT (0)
58#elif defined(CONFIG_ARCH_MSM7X30) || defined(CONFIG_ARCH_MSM8X60)
59#define DGT_HZ (24576000 / 4) /* 24.576 MHz (LPXO) / 4 by default */
60#define MSM_DGT_SHIFT (0)
61#else
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080062#define DGT_HZ 19200000 /* 19.2 MHz or 600 KHz after shift */
Jeff Ohlstein672039f2010-10-05 15:23:57 -070063#define MSM_DGT_SHIFT (5)
64#endif
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080065
66struct msm_clock {
67 struct clock_event_device clockevent;
68 struct clocksource clocksource;
69 struct irqaction irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -070070 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080071 uint32_t freq;
72 uint32_t shift;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080073 void __iomem *global_counter;
74 void __iomem *local_counter;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080075};
76
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080077enum {
78 MSM_CLOCK_GPT,
79 MSM_CLOCK_DGT,
80 NR_TIMERS,
81};
82
83
84static struct msm_clock msm_clocks[];
85static struct clock_event_device *local_clock_event;
86
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080087static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
88{
89 struct clock_event_device *evt = dev_id;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080090 if (smp_processor_id() != 0)
91 evt = local_clock_event;
92 if (evt->event_handler == NULL)
93 return IRQ_HANDLED;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080094 evt->event_handler(evt);
95 return IRQ_HANDLED;
96}
97
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080098static cycle_t msm_read_timer_count(struct clocksource *cs)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080099{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800100 struct msm_clock *clk = container_of(cs, struct msm_clock, clocksource);
101
102 return readl(clk->global_counter);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800103}
104
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800105static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800106{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800107#ifdef CONFIG_SMP
108 int i;
109 for (i = 0; i < NR_TIMERS; i++)
110 if (evt == &(msm_clocks[i].clockevent))
111 return &msm_clocks[i];
112 return &msm_clocks[MSM_GLOBAL_TIMER];
113#else
114 return container_of(evt, struct msm_clock, clockevent);
115#endif
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800116}
117
118static int msm_timer_set_next_event(unsigned long cycles,
119 struct clock_event_device *evt)
120{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800121 struct msm_clock *clock = clockevent_to_clock(evt);
122 uint32_t now = readl(clock->local_counter);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800123 uint32_t alarm = now + (cycles << clock->shift);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800124
125 writel(alarm, clock->regbase + TIMER_MATCH_VAL);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800126 return 0;
127}
128
129static void msm_timer_set_mode(enum clock_event_mode mode,
130 struct clock_event_device *evt)
131{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800132 struct msm_clock *clock = clockevent_to_clock(evt);
133
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800134 switch (mode) {
135 case CLOCK_EVT_MODE_RESUME:
136 case CLOCK_EVT_MODE_PERIODIC:
137 break;
138 case CLOCK_EVT_MODE_ONESHOT:
139 writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
140 break;
141 case CLOCK_EVT_MODE_UNUSED:
142 case CLOCK_EVT_MODE_SHUTDOWN:
143 writel(0, clock->regbase + TIMER_ENABLE);
144 break;
145 }
146}
147
148static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800149 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800150 .clockevent = {
151 .name = "gp_timer",
152 .features = CLOCK_EVT_FEAT_ONESHOT,
153 .shift = 32,
154 .rating = 200,
155 .set_next_event = msm_timer_set_next_event,
156 .set_mode = msm_timer_set_mode,
157 },
158 .clocksource = {
159 .name = "gp_timer",
160 .rating = 200,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800161 .read = msm_read_timer_count,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800162 .mask = CLOCKSOURCE_MASK(32),
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800163 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
164 },
165 .irq = {
166 .name = "gp_timer",
167 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_TRIGGER_RISING,
168 .handler = msm_timer_interrupt,
169 .dev_id = &msm_clocks[0].clockevent,
170 .irq = INT_GP_TIMER_EXP
171 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800172 .freq = GPT_HZ,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800173 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800174 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800175 .clockevent = {
176 .name = "dg_timer",
177 .features = CLOCK_EVT_FEAT_ONESHOT,
178 .shift = 32 + MSM_DGT_SHIFT,
179 .rating = 300,
180 .set_next_event = msm_timer_set_next_event,
181 .set_mode = msm_timer_set_mode,
182 },
183 .clocksource = {
184 .name = "dg_timer",
185 .rating = 300,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800186 .read = msm_read_timer_count,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800187 .mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT)),
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800188 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
189 },
190 .irq = {
191 .name = "dg_timer",
192 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_TRIGGER_RISING,
193 .handler = msm_timer_interrupt,
194 .dev_id = &msm_clocks[1].clockevent,
195 .irq = INT_DEBUG_TIMER_EXP
196 },
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800197 .freq = DGT_HZ >> MSM_DGT_SHIFT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800198 .shift = MSM_DGT_SHIFT,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800199 }
200};
201
202static void __init msm_timer_init(void)
203{
204 int i;
205 int res;
David Brown8c27e6f2011-01-07 10:20:49 -0800206 int global_offset = 0;
207
208 if (cpu_is_msm7x01()) {
209 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE;
210 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x10;
211 } else if (cpu_is_msm7x30()) {
212 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE + 0x04;
213 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x24;
214 } else if (cpu_is_qsd8x50()) {
215 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE;
216 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x10;
217 } else if (cpu_is_msm8x60()) {
218 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_TMR_BASE + 0x04;
219 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_TMR_BASE + 0x24;
220
221 /* Use CPU0's timer as the global timer. */
222 global_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
223 } else
224 BUG();
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800225
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800226#ifdef CONFIG_ARCH_MSM_SCORPIONMP
Jeff Ohlstein672039f2010-10-05 15:23:57 -0700227 writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
228#endif
229
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800230 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
231 struct msm_clock *clock = &msm_clocks[i];
232 struct clock_event_device *ce = &clock->clockevent;
233 struct clocksource *cs = &clock->clocksource;
David Brown8c27e6f2011-01-07 10:20:49 -0800234
235 clock->local_counter = clock->regbase + TIMER_COUNT_VAL;
236 clock->global_counter = clock->local_counter + global_offset;
237
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800238 writel(0, clock->regbase + TIMER_ENABLE);
239 writel(0, clock->regbase + TIMER_CLEAR);
240 writel(~0, clock->regbase + TIMER_MATCH_VAL);
241
242 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
243 /* allow at least 10 seconds to notice that the timer wrapped */
244 ce->max_delta_ns =
245 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
246 /* 4 gets rounded down to 3 */
247 ce->min_delta_ns = clockevent_delta2ns(4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030248 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800249
Russell Kingff9c9772010-12-13 13:18:12 +0000250 res = clocksource_register_hz(cs, clock->freq);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800251 if (res)
252 printk(KERN_ERR "msm_timer_init: clocksource_register "
253 "failed for %s\n", cs->name);
254
255 res = setup_irq(clock->irq.irq, &clock->irq);
256 if (res)
257 printk(KERN_ERR "msm_timer_init: setup_irq "
258 "failed for %s\n", cs->name);
259
260 clockevents_register_device(ce);
261 }
262}
263
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800264#ifdef CONFIG_SMP
265void __cpuinit local_timer_setup(struct clock_event_device *evt)
266{
267 struct msm_clock *clock = &msm_clocks[MSM_GLOBAL_TIMER];
268
269 /* Use existing clock_event for cpu 0 */
270 if (!smp_processor_id())
271 return;
272
273 writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
274
275 if (!local_clock_event) {
276 writel(0, clock->regbase + TIMER_ENABLE);
277 writel(0, clock->regbase + TIMER_CLEAR);
278 writel(~0, clock->regbase + TIMER_MATCH_VAL);
279 }
280 evt->irq = clock->irq.irq;
281 evt->name = "local_timer";
282 evt->features = CLOCK_EVT_FEAT_ONESHOT;
283 evt->rating = clock->clockevent.rating;
284 evt->set_mode = msm_timer_set_mode;
285 evt->set_next_event = msm_timer_set_next_event;
286 evt->shift = clock->clockevent.shift;
287 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
288 evt->max_delta_ns =
289 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
290 evt->min_delta_ns = clockevent_delta2ns(4, evt);
291
292 local_clock_event = evt;
293
294 gic_enable_ppi(clock->irq.irq);
295
296 clockevents_register_device(evt);
297}
298
299inline int local_timer_ack(void)
300{
301 return 1;
302}
303
304#endif
305
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800306struct sys_timer msm_timer = {
307 .init = msm_timer_init
308};