blob: 3a75b5b6009bd3f6a0f0fd2e11ab448a3265b3b6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
Dave Airlie4ce001a2009-08-13 16:32:14 +100032static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
33{
34 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
35 struct drm_encoder_helper_funcs *encoder_funcs;
36
37 encoder_funcs = encoder->helper_private;
38 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
39 radeon_encoder->active_device = 0;
40}
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
43{
44 struct drm_device *dev = encoder->dev;
45 struct radeon_device *rdev = dev->dev_private;
46 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
47 uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
48 int panel_pwr_delay = 2000;
49 DRM_DEBUG("\n");
50
51 if (radeon_encoder->enc_priv) {
52 if (rdev->is_atom_bios) {
53 struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
54 panel_pwr_delay = lvds->panel_pwr_delay;
55 } else {
56 struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
57 panel_pwr_delay = lvds->panel_pwr_delay;
58 }
59 }
60
61 switch (mode) {
62 case DRM_MODE_DPMS_ON:
63 disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
64 disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
65 WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
66 lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
67 lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
68 WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
69 udelay(1000);
70
71 lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
72 lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
73 WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
74
75 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
76 lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
77 lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
78 udelay(panel_pwr_delay * 1000);
79 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
80 break;
81 case DRM_MODE_DPMS_STANDBY:
82 case DRM_MODE_DPMS_SUSPEND:
83 case DRM_MODE_DPMS_OFF:
84 pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
85 WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
86 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
87 lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
88 lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
89 udelay(panel_pwr_delay * 1000);
90 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
91 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
92 break;
93 }
94
95 if (rdev->is_atom_bios)
96 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
97 else
98 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
99}
100
101static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
102{
103 struct radeon_device *rdev = encoder->dev->dev_private;
104
105 if (rdev->is_atom_bios)
106 radeon_atom_output_lock(encoder, true);
107 else
108 radeon_combios_output_lock(encoder, true);
109 radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
110}
111
112static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
113{
114 struct radeon_device *rdev = encoder->dev->dev_private;
115
116 radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
117 if (rdev->is_atom_bios)
118 radeon_atom_output_lock(encoder, false);
119 else
120 radeon_combios_output_lock(encoder, false);
121}
122
123static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
124 struct drm_display_mode *mode,
125 struct drm_display_mode *adjusted_mode)
126{
127 struct drm_device *dev = encoder->dev;
128 struct radeon_device *rdev = dev->dev_private;
129 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
130 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
131 uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
132
133 DRM_DEBUG("\n");
134
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
136 lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
137
138 lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
139 if ((!rdev->is_atom_bios)) {
140 struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
141 if (lvds) {
142 DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
143 lvds_gen_cntl = lvds->lvds_gen_cntl;
144 lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
145 (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
146 lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
147 (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
148 } else
149 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
150 } else
151 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
152 lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
153 lvds_gen_cntl &= ~(RADEON_LVDS_ON |
154 RADEON_LVDS_BLON |
155 RADEON_LVDS_EN |
156 RADEON_LVDS_RST_FM);
157
158 if (ASIC_IS_R300(rdev))
159 lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
160
161 if (radeon_crtc->crtc_id == 0) {
162 if (ASIC_IS_R300(rdev)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200163 if (radeon_encoder->rmx_type != RMX_OFF)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164 lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
165 } else
166 lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
167 } else {
168 if (ASIC_IS_R300(rdev))
169 lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
170 else
171 lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
172 }
173
174 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
175 WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
176 WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
177
178 if (rdev->family == CHIP_RV410)
179 WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
180
181 if (rdev->is_atom_bios)
182 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
183 else
184 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
185}
186
187static bool radeon_legacy_lvds_mode_fixup(struct drm_encoder *encoder,
188 struct drm_display_mode *mode,
189 struct drm_display_mode *adjusted_mode)
190{
191 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
192
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400193 /* set the active encoder to connector routing */
194 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 drm_mode_set_crtcinfo(adjusted_mode, 0);
196
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 if (radeon_encoder->rmx_type != RMX_OFF)
198 radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
199
200 return true;
201}
202
203static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
204 .dpms = radeon_legacy_lvds_dpms,
205 .mode_fixup = radeon_legacy_lvds_mode_fixup,
206 .prepare = radeon_legacy_lvds_prepare,
207 .mode_set = radeon_legacy_lvds_mode_set,
208 .commit = radeon_legacy_lvds_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000209 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210};
211
212
213static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
214 .destroy = radeon_enc_destroy,
215};
216
217static bool radeon_legacy_primary_dac_mode_fixup(struct drm_encoder *encoder,
218 struct drm_display_mode *mode,
219 struct drm_display_mode *adjusted_mode)
220{
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400221 /* set the active encoder to connector routing */
222 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223 drm_mode_set_crtcinfo(adjusted_mode, 0);
224
225 return true;
226}
227
228static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
229{
230 struct drm_device *dev = encoder->dev;
231 struct radeon_device *rdev = dev->dev_private;
232 uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
233 uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
234 uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
235
236 DRM_DEBUG("\n");
237
238 switch (mode) {
239 case DRM_MODE_DPMS_ON:
240 crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
241 dac_cntl &= ~RADEON_DAC_PDWN;
242 dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
243 RADEON_DAC_PDWN_G |
244 RADEON_DAC_PDWN_B);
245 break;
246 case DRM_MODE_DPMS_STANDBY:
247 case DRM_MODE_DPMS_SUSPEND:
248 case DRM_MODE_DPMS_OFF:
249 crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
250 dac_cntl |= RADEON_DAC_PDWN;
251 dac_macro_cntl |= (RADEON_DAC_PDWN_R |
252 RADEON_DAC_PDWN_G |
253 RADEON_DAC_PDWN_B);
254 break;
255 }
256
257 WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
258 WREG32(RADEON_DAC_CNTL, dac_cntl);
259 WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
260
261 if (rdev->is_atom_bios)
262 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
263 else
264 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
265}
266
267static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
268{
269 struct radeon_device *rdev = encoder->dev->dev_private;
270
271 if (rdev->is_atom_bios)
272 radeon_atom_output_lock(encoder, true);
273 else
274 radeon_combios_output_lock(encoder, true);
275 radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
276}
277
278static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
279{
280 struct radeon_device *rdev = encoder->dev->dev_private;
281
282 radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
283
284 if (rdev->is_atom_bios)
285 radeon_atom_output_lock(encoder, false);
286 else
287 radeon_combios_output_lock(encoder, false);
288}
289
290static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
291 struct drm_display_mode *mode,
292 struct drm_display_mode *adjusted_mode)
293{
294 struct drm_device *dev = encoder->dev;
295 struct radeon_device *rdev = dev->dev_private;
296 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
297 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
298 uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
299
300 DRM_DEBUG("\n");
301
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 if (radeon_crtc->crtc_id == 0) {
303 if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
304 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
305 ~(RADEON_DISP_DAC_SOURCE_MASK);
306 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
307 } else {
308 dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
309 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
310 }
311 } else {
312 if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
313 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
314 ~(RADEON_DISP_DAC_SOURCE_MASK);
315 disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
316 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
317 } else {
318 dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
319 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
320 }
321 }
322
323 dac_cntl = (RADEON_DAC_MASK_ALL |
324 RADEON_DAC_VGA_ADR_EN |
325 /* TODO 6-bits */
326 RADEON_DAC_8BIT_EN);
327
328 WREG32_P(RADEON_DAC_CNTL,
329 dac_cntl,
330 RADEON_DAC_RANGE_CNTL |
331 RADEON_DAC_BLANKING);
332
333 if (radeon_encoder->enc_priv) {
334 struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
335 dac_macro_cntl = p_dac->ps2_pdac_adj;
336 } else
337 dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
338 dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
339 WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
340
341 if (rdev->is_atom_bios)
342 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
343 else
344 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
345}
346
347static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
348 struct drm_connector *connector)
349{
350 struct drm_device *dev = encoder->dev;
351 struct radeon_device *rdev = dev->dev_private;
352 uint32_t vclk_ecp_cntl, crtc_ext_cntl;
353 uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
354 enum drm_connector_status found = connector_status_disconnected;
355 bool color = true;
356
357 /* save the regs we need */
358 vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
359 crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
360 dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
361 dac_cntl = RREG32(RADEON_DAC_CNTL);
362 dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
363
364 tmp = vclk_ecp_cntl &
365 ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
366 WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
367
368 tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
369 WREG32(RADEON_CRTC_EXT_CNTL, tmp);
370
371 tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
372 RADEON_DAC_FORCE_DATA_EN;
373
374 if (color)
375 tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
376 else
377 tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
378
379 if (ASIC_IS_R300(rdev))
380 tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
381 else
382 tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
383
384 WREG32(RADEON_DAC_EXT_CNTL, tmp);
385
386 tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
387 tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
388 WREG32(RADEON_DAC_CNTL, tmp);
389
390 tmp &= ~(RADEON_DAC_PDWN_R |
391 RADEON_DAC_PDWN_G |
392 RADEON_DAC_PDWN_B);
393
394 WREG32(RADEON_DAC_MACRO_CNTL, tmp);
395
396 udelay(2000);
397
398 if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
399 found = connector_status_connected;
400
401 /* restore the regs we used */
402 WREG32(RADEON_DAC_CNTL, dac_cntl);
403 WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
404 WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
405 WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
406 WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
407
408 return found;
409}
410
411static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
412 .dpms = radeon_legacy_primary_dac_dpms,
413 .mode_fixup = radeon_legacy_primary_dac_mode_fixup,
414 .prepare = radeon_legacy_primary_dac_prepare,
415 .mode_set = radeon_legacy_primary_dac_mode_set,
416 .commit = radeon_legacy_primary_dac_commit,
417 .detect = radeon_legacy_primary_dac_detect,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000418 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200419};
420
421
422static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
423 .destroy = radeon_enc_destroy,
424};
425
426static bool radeon_legacy_tmds_int_mode_fixup(struct drm_encoder *encoder,
427 struct drm_display_mode *mode,
428 struct drm_display_mode *adjusted_mode)
429{
430
431 drm_mode_set_crtcinfo(adjusted_mode, 0);
432
433 return true;
434}
435
436static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
437{
438 struct drm_device *dev = encoder->dev;
439 struct radeon_device *rdev = dev->dev_private;
440 uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
441 DRM_DEBUG("\n");
442
443 switch (mode) {
444 case DRM_MODE_DPMS_ON:
445 fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
446 break;
447 case DRM_MODE_DPMS_STANDBY:
448 case DRM_MODE_DPMS_SUSPEND:
449 case DRM_MODE_DPMS_OFF:
450 fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
451 break;
452 }
453
454 WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
455
456 if (rdev->is_atom_bios)
457 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
458 else
459 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
460}
461
462static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
463{
464 struct radeon_device *rdev = encoder->dev->dev_private;
465
466 if (rdev->is_atom_bios)
467 radeon_atom_output_lock(encoder, true);
468 else
469 radeon_combios_output_lock(encoder, true);
470 radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
471}
472
473static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
474{
475 struct radeon_device *rdev = encoder->dev->dev_private;
476
477 radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
478
479 if (rdev->is_atom_bios)
480 radeon_atom_output_lock(encoder, true);
481 else
482 radeon_combios_output_lock(encoder, true);
483}
484
485static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
486 struct drm_display_mode *mode,
487 struct drm_display_mode *adjusted_mode)
488{
489 struct drm_device *dev = encoder->dev;
490 struct radeon_device *rdev = dev->dev_private;
491 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
492 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
493 uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
494 int i;
495
496 DRM_DEBUG("\n");
497
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498 tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
499 tmp &= 0xfffff;
500 if (rdev->family == CHIP_RV280) {
501 /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
502 tmp ^= (1 << 22);
503 tmds_pll_cntl ^= (1 << 22);
504 }
505
506 if (radeon_encoder->enc_priv) {
507 struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
508
509 for (i = 0; i < 4; i++) {
510 if (tmds->tmds_pll[i].freq == 0)
511 break;
512 if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
513 tmp = tmds->tmds_pll[i].value ;
514 break;
515 }
516 }
517 }
518
519 if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
520 if (tmp & 0xfff00000)
521 tmds_pll_cntl = tmp;
522 else {
523 tmds_pll_cntl &= 0xfff00000;
524 tmds_pll_cntl |= tmp;
525 }
526 } else
527 tmds_pll_cntl = tmp;
528
529 tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
530 ~(RADEON_TMDS_TRANSMITTER_PLLRST);
531
532 if (rdev->family == CHIP_R200 ||
533 rdev->family == CHIP_R100 ||
534 ASIC_IS_R300(rdev))
535 tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
536 else /* RV chips got this bit reversed */
537 tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
538
539 fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
540 (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
541 RADEON_FP_CRTC_DONT_SHADOW_HEND));
542
543 fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
544
545 if (1) /* FIXME rgbBits == 8 */
546 fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
547 else
548 fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
549
550 if (radeon_crtc->crtc_id == 0) {
551 if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
552 fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
Jerome Glissec93bb852009-07-13 21:04:08 +0200553 if (radeon_encoder->rmx_type != RMX_OFF)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554 fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
555 else
556 fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
557 } else
558 fp_gen_cntl |= RADEON_FP_SEL_CRTC1;
559 } else {
560 if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
561 fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
562 fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
563 } else
564 fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
565 }
566
567 WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
568 WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
569 WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
570
571 if (rdev->is_atom_bios)
572 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
573 else
574 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
575}
576
577static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
578 .dpms = radeon_legacy_tmds_int_dpms,
579 .mode_fixup = radeon_legacy_tmds_int_mode_fixup,
580 .prepare = radeon_legacy_tmds_int_prepare,
581 .mode_set = radeon_legacy_tmds_int_mode_set,
582 .commit = radeon_legacy_tmds_int_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000583 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584};
585
586
587static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
588 .destroy = radeon_enc_destroy,
589};
590
591static bool radeon_legacy_tmds_ext_mode_fixup(struct drm_encoder *encoder,
592 struct drm_display_mode *mode,
593 struct drm_display_mode *adjusted_mode)
594{
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400595 /* set the active encoder to connector routing */
596 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 drm_mode_set_crtcinfo(adjusted_mode, 0);
598
599 return true;
600}
601
602static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
603{
604 struct drm_device *dev = encoder->dev;
605 struct radeon_device *rdev = dev->dev_private;
606 uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
607 DRM_DEBUG("\n");
608
609 switch (mode) {
610 case DRM_MODE_DPMS_ON:
611 fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
612 fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
613 break;
614 case DRM_MODE_DPMS_STANDBY:
615 case DRM_MODE_DPMS_SUSPEND:
616 case DRM_MODE_DPMS_OFF:
617 fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
618 fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
619 break;
620 }
621
622 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
623
624 if (rdev->is_atom_bios)
625 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
626 else
627 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
628}
629
630static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
631{
632 struct radeon_device *rdev = encoder->dev->dev_private;
633
634 if (rdev->is_atom_bios)
635 radeon_atom_output_lock(encoder, true);
636 else
637 radeon_combios_output_lock(encoder, true);
638 radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
639}
640
641static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
642{
643 struct radeon_device *rdev = encoder->dev->dev_private;
644 radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
645
646 if (rdev->is_atom_bios)
647 radeon_atom_output_lock(encoder, false);
648 else
649 radeon_combios_output_lock(encoder, false);
650}
651
652static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
653 struct drm_display_mode *mode,
654 struct drm_display_mode *adjusted_mode)
655{
656 struct drm_device *dev = encoder->dev;
657 struct radeon_device *rdev = dev->dev_private;
658 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
659 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
660 uint32_t fp2_gen_cntl;
661
662 DRM_DEBUG("\n");
663
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664 if (rdev->is_atom_bios) {
665 radeon_encoder->pixel_clock = adjusted_mode->clock;
666 atombios_external_tmds_setup(encoder, ATOM_ENABLE);
667 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
668 } else {
669 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
670
671 if (1) /* FIXME rgbBits == 8 */
672 fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
673 else
674 fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
675
676 fp2_gen_cntl &= ~(RADEON_FP2_ON |
677 RADEON_FP2_DVO_EN |
678 RADEON_FP2_DVO_RATE_SEL_SDR);
679
680 /* XXX: these are oem specific */
681 if (ASIC_IS_R300(rdev)) {
682 if ((dev->pdev->device == 0x4850) &&
683 (dev->pdev->subsystem_vendor == 0x1028) &&
684 (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
685 fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
686 else
687 fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
688
689 /*if (mode->clock > 165000)
690 fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
691 }
692 }
693
694 if (radeon_crtc->crtc_id == 0) {
695 if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
696 fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
Jerome Glissec93bb852009-07-13 21:04:08 +0200697 if (radeon_encoder->rmx_type != RMX_OFF)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
699 else
700 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
701 } else
702 fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
703 } else {
704 if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
705 fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
706 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
707 } else
708 fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
709 }
710
711 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
712
713 if (rdev->is_atom_bios)
714 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
715 else
716 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
717}
718
719static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
720 .dpms = radeon_legacy_tmds_ext_dpms,
721 .mode_fixup = radeon_legacy_tmds_ext_mode_fixup,
722 .prepare = radeon_legacy_tmds_ext_prepare,
723 .mode_set = radeon_legacy_tmds_ext_mode_set,
724 .commit = radeon_legacy_tmds_ext_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000725 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726};
727
728
729static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
730 .destroy = radeon_enc_destroy,
731};
732
733static bool radeon_legacy_tv_dac_mode_fixup(struct drm_encoder *encoder,
734 struct drm_display_mode *mode,
735 struct drm_display_mode *adjusted_mode)
736{
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400737 /* set the active encoder to connector routing */
738 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739 drm_mode_set_crtcinfo(adjusted_mode, 0);
740
741 return true;
742}
743
744static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
745{
746 struct drm_device *dev = encoder->dev;
747 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000748 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749 uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000750 uint32_t tv_master_cntl = 0;
751 bool is_tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200752 DRM_DEBUG("\n");
753
Dave Airlie4ce001a2009-08-13 16:32:14 +1000754 is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
755
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756 if (rdev->family == CHIP_R200)
757 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
758 else {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000759 if (is_tv)
760 tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
761 else
762 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
764 }
765
766 switch (mode) {
767 case DRM_MODE_DPMS_ON:
768 if (rdev->family == CHIP_R200) {
769 fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
770 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000771 if (is_tv)
772 tv_master_cntl |= RADEON_TV_ON;
773 else
774 crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
775
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776 if (rdev->family == CHIP_R420 ||
Dave Airlie4ce001a2009-08-13 16:32:14 +1000777 rdev->family == CHIP_R423 ||
778 rdev->family == CHIP_RV410)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
Dave Airlie4ce001a2009-08-13 16:32:14 +1000780 R420_TV_DAC_GDACPD |
781 R420_TV_DAC_BDACPD |
782 RADEON_TV_DAC_BGSLEEP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783 else
784 tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
Dave Airlie4ce001a2009-08-13 16:32:14 +1000785 RADEON_TV_DAC_GDACPD |
786 RADEON_TV_DAC_BDACPD |
787 RADEON_TV_DAC_BGSLEEP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200788 }
789 break;
790 case DRM_MODE_DPMS_STANDBY:
791 case DRM_MODE_DPMS_SUSPEND:
792 case DRM_MODE_DPMS_OFF:
793 if (rdev->family == CHIP_R200)
794 fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
795 else {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000796 if (is_tv)
797 tv_master_cntl &= ~RADEON_TV_ON;
798 else
799 crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
800
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 if (rdev->family == CHIP_R420 ||
802 rdev->family == CHIP_R423 ||
803 rdev->family == CHIP_RV410)
804 tv_dac_cntl |= (R420_TV_DAC_RDACPD |
805 R420_TV_DAC_GDACPD |
806 R420_TV_DAC_BDACPD |
807 RADEON_TV_DAC_BGSLEEP);
808 else
809 tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
810 RADEON_TV_DAC_GDACPD |
811 RADEON_TV_DAC_BDACPD |
812 RADEON_TV_DAC_BGSLEEP);
813 }
814 break;
815 }
816
817 if (rdev->family == CHIP_R200) {
818 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
819 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000820 if (is_tv)
821 WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
822 else
823 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
825 }
826
827 if (rdev->is_atom_bios)
828 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
829 else
830 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
831}
832
833static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
834{
835 struct radeon_device *rdev = encoder->dev->dev_private;
836
837 if (rdev->is_atom_bios)
838 radeon_atom_output_lock(encoder, true);
839 else
840 radeon_combios_output_lock(encoder, true);
841 radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
842}
843
844static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
845{
846 struct radeon_device *rdev = encoder->dev->dev_private;
847
848 radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
849
850 if (rdev->is_atom_bios)
851 radeon_atom_output_lock(encoder, true);
852 else
853 radeon_combios_output_lock(encoder, true);
854}
855
856static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
857 struct drm_display_mode *mode,
858 struct drm_display_mode *adjusted_mode)
859{
860 struct drm_device *dev = encoder->dev;
861 struct radeon_device *rdev = dev->dev_private;
862 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
863 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000864 struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200865 uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000866 uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
867 bool is_tv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868
869 DRM_DEBUG("\n");
870
Dave Airlie4ce001a2009-08-13 16:32:14 +1000871 is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
872
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873 if (rdev->family != CHIP_R200) {
874 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
875 if (rdev->family == CHIP_R420 ||
876 rdev->family == CHIP_R423 ||
877 rdev->family == CHIP_RV410) {
878 tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
879 RADEON_TV_DAC_BGADJ_MASK |
880 R420_TV_DAC_DACADJ_MASK |
881 R420_TV_DAC_RDACPD |
882 R420_TV_DAC_GDACPD |
Roel Kluinaa96e342009-10-06 21:48:40 +0200883 R420_TV_DAC_BDACPD |
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884 R420_TV_DAC_TVENABLE);
885 } else {
886 tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
887 RADEON_TV_DAC_BGADJ_MASK |
888 RADEON_TV_DAC_DACADJ_MASK |
889 RADEON_TV_DAC_RDACPD |
890 RADEON_TV_DAC_GDACPD |
Roel Kluinaa96e342009-10-06 21:48:40 +0200891 RADEON_TV_DAC_BDACPD);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200892 }
893
894 /* FIXME TV */
Dave Airlie4ce001a2009-08-13 16:32:14 +1000895 if (tv_dac) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200896 struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
897 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
898 RADEON_TV_DAC_NHOLD |
899 RADEON_TV_DAC_STD_PS2 |
900 tv_dac->ps2_tvdac_adj);
901 } else
902 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
903 RADEON_TV_DAC_NHOLD |
904 RADEON_TV_DAC_STD_PS2);
905
906 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
907 }
908
909 if (ASIC_IS_R300(rdev)) {
910 gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
911 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000912 }
913
914 if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
915 disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 else
917 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
918
Dave Airlie4ce001a2009-08-13 16:32:14 +1000919 if (rdev->family == CHIP_R200)
920 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921
Dave Airlie4ce001a2009-08-13 16:32:14 +1000922 if (is_tv) {
923 uint32_t dac_cntl;
924
925 dac_cntl = RREG32(RADEON_DAC_CNTL);
926 dac_cntl &= ~RADEON_DAC_TVO_EN;
927 WREG32(RADEON_DAC_CNTL, dac_cntl);
928
929 if (ASIC_IS_R300(rdev))
930 gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
931
932 dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
933 if (radeon_crtc->crtc_id == 0) {
934 if (ASIC_IS_R300(rdev)) {
935 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
936 disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
937 RADEON_DISP_TV_SOURCE_CRTC);
938 }
939 if (rdev->family >= CHIP_R200) {
940 disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
941 } else {
942 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
943 }
944 } else {
945 if (ASIC_IS_R300(rdev)) {
946 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
947 disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
948 }
949 if (rdev->family >= CHIP_R200) {
950 disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
951 } else {
952 disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
953 }
954 }
955 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957
Dave Airlie4ce001a2009-08-13 16:32:14 +1000958 dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
959
960 if (radeon_crtc->crtc_id == 0) {
961 if (ASIC_IS_R300(rdev)) {
962 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
963 disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
964 } else if (rdev->family == CHIP_R200) {
965 fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
966 RADEON_FP2_DVO_RATE_SEL_SDR);
967 } else
968 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
969 } else {
970 if (ASIC_IS_R300(rdev)) {
971 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
972 disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
973 } else if (rdev->family == CHIP_R200) {
974 fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
975 RADEON_FP2_DVO_RATE_SEL_SDR);
976 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
977 } else
978 disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
979 }
980 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
981 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982
983 if (ASIC_IS_R300(rdev)) {
984 WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000985 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
986 }
987
988 if (rdev->family >= CHIP_R200)
989 WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200990 else
991 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
992
Dave Airlie4ce001a2009-08-13 16:32:14 +1000993 if (rdev->family == CHIP_R200)
994 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
995
996 if (is_tv)
997 radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
998
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999 if (rdev->is_atom_bios)
1000 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1001 else
1002 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1003
1004}
1005
Dave Airlie4ce001a2009-08-13 16:32:14 +10001006static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
1007 struct drm_connector *connector)
1008{
1009 struct drm_device *dev = encoder->dev;
1010 struct radeon_device *rdev = dev->dev_private;
1011 uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
1012 uint32_t disp_output_cntl, gpiopad_a, tmp;
1013 bool found = false;
1014
1015 /* save regs needed */
1016 gpiopad_a = RREG32(RADEON_GPIOPAD_A);
1017 dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1018 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1019 dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
1020 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1021 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
1022
1023 WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
1024
1025 WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
1026
1027 WREG32(RADEON_CRTC2_GEN_CNTL,
1028 RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
1029
1030 tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
1031 tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1032 WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
1033
1034 WREG32(RADEON_DAC_EXT_CNTL,
1035 RADEON_DAC2_FORCE_BLANK_OFF_EN |
1036 RADEON_DAC2_FORCE_DATA_EN |
1037 RADEON_DAC_FORCE_DATA_SEL_RGB |
1038 (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
1039
1040 WREG32(RADEON_TV_DAC_CNTL,
1041 RADEON_TV_DAC_STD_NTSC |
1042 (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
1043 (6 << RADEON_TV_DAC_DACADJ_SHIFT));
1044
1045 RREG32(RADEON_TV_DAC_CNTL);
1046 mdelay(4);
1047
1048 WREG32(RADEON_TV_DAC_CNTL,
1049 RADEON_TV_DAC_NBLANK |
1050 RADEON_TV_DAC_NHOLD |
1051 RADEON_TV_MONITOR_DETECT_EN |
1052 RADEON_TV_DAC_STD_NTSC |
1053 (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
1054 (6 << RADEON_TV_DAC_DACADJ_SHIFT));
1055
1056 RREG32(RADEON_TV_DAC_CNTL);
1057 mdelay(6);
1058
1059 tmp = RREG32(RADEON_TV_DAC_CNTL);
1060 if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
1061 found = true;
1062 DRM_DEBUG("S-video TV connection detected\n");
1063 } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
1064 found = true;
1065 DRM_DEBUG("Composite TV connection detected\n");
1066 }
1067
1068 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1069 WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
1070 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1071 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1072 WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1073 WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1074 return found;
1075}
1076
1077static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
1078 struct drm_connector *connector)
1079{
1080 struct drm_device *dev = encoder->dev;
1081 struct radeon_device *rdev = dev->dev_private;
1082 uint32_t tv_dac_cntl, dac_cntl2;
1083 uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
1084 bool found = false;
1085
1086 if (ASIC_IS_R300(rdev))
1087 return r300_legacy_tv_detect(encoder, connector);
1088
1089 dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1090 tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
1091 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1092 config_cntl = RREG32(RADEON_CONFIG_CNTL);
1093 tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
1094
1095 tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
1096 WREG32(RADEON_DAC_CNTL2, tmp);
1097
1098 tmp = tv_master_cntl | RADEON_TV_ON;
1099 tmp &= ~(RADEON_TV_ASYNC_RST |
1100 RADEON_RESTART_PHASE_FIX |
1101 RADEON_CRT_FIFO_CE_EN |
1102 RADEON_TV_FIFO_CE_EN |
1103 RADEON_RE_SYNC_NOW_SEL_MASK);
1104 tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
1105 WREG32(RADEON_TV_MASTER_CNTL, tmp);
1106
1107 tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
1108 RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
1109 (8 << RADEON_TV_DAC_BGADJ_SHIFT);
1110
1111 if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
1112 tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
1113 else
1114 tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
1115 WREG32(RADEON_TV_DAC_CNTL, tmp);
1116
1117 tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
1118 RADEON_RED_MX_FORCE_DAC_DATA |
1119 RADEON_GRN_MX_FORCE_DAC_DATA |
1120 RADEON_BLU_MX_FORCE_DAC_DATA |
1121 (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
1122 WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
1123
1124 mdelay(3);
1125 tmp = RREG32(RADEON_TV_DAC_CNTL);
1126 if (tmp & RADEON_TV_DAC_GDACDET) {
1127 found = true;
1128 DRM_DEBUG("S-video TV connection detected\n");
1129 } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
1130 found = true;
1131 DRM_DEBUG("Composite TV connection detected\n");
1132 }
1133
1134 WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
1135 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1136 WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
1137 WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1138 return found;
1139}
1140
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
1142 struct drm_connector *connector)
1143{
1144 struct drm_device *dev = encoder->dev;
1145 struct radeon_device *rdev = dev->dev_private;
1146 uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
1147 uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
1148 enum drm_connector_status found = connector_status_disconnected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001149 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1150 struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001151 bool color = true;
1152
Dave Airlie4ce001a2009-08-13 16:32:14 +10001153 if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
1154 connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
1155 connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
1156 bool tv_detect;
1157
1158 if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
1159 return connector_status_disconnected;
1160
1161 tv_detect = radeon_legacy_tv_detect(encoder, connector);
1162 if (tv_detect && tv_dac)
1163 found = connector_status_connected;
1164 return found;
1165 }
1166
1167 /* don't probe if the encoder is being used for something else not CRT related */
1168 if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
1169 DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
1170 return connector_status_disconnected;
1171 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172
1173 /* save the regs we need */
1174 pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
1175 gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
1176 disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
1177 disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
1178 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1179 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1180 dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
1181 dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1182
1183 tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
1184 | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
1185 WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
1186
1187 if (ASIC_IS_R300(rdev))
1188 WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
1189
1190 tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
1191 tmp |= RADEON_CRTC2_CRT2_ON |
1192 (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
1193
1194 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
1195
1196 if (ASIC_IS_R300(rdev)) {
1197 tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
1198 tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1199 WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
1200 } else {
1201 tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
1202 WREG32(RADEON_DISP_HW_DEBUG, tmp);
1203 }
1204
1205 tmp = RADEON_TV_DAC_NBLANK |
1206 RADEON_TV_DAC_NHOLD |
1207 RADEON_TV_MONITOR_DETECT_EN |
1208 RADEON_TV_DAC_STD_PS2;
1209
1210 WREG32(RADEON_TV_DAC_CNTL, tmp);
1211
1212 tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
1213 RADEON_DAC2_FORCE_DATA_EN;
1214
1215 if (color)
1216 tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
1217 else
1218 tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
1219
1220 if (ASIC_IS_R300(rdev))
1221 tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
1222 else
1223 tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
1224
1225 WREG32(RADEON_DAC_EXT_CNTL, tmp);
1226
1227 tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
1228 WREG32(RADEON_DAC_CNTL2, tmp);
1229
1230 udelay(10000);
1231
1232 if (ASIC_IS_R300(rdev)) {
1233 if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
1234 found = connector_status_connected;
1235 } else {
1236 if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
1237 found = connector_status_connected;
1238 }
1239
1240 /* restore regs we used */
1241 WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1242 WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
1243 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1244 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1245
1246 if (ASIC_IS_R300(rdev)) {
1247 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1248 WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1249 } else {
1250 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
1251 }
1252 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
1253
Dave Airlie4ce001a2009-08-13 16:32:14 +10001254 return found;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001255
1256}
1257
1258static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
1259 .dpms = radeon_legacy_tv_dac_dpms,
1260 .mode_fixup = radeon_legacy_tv_dac_mode_fixup,
1261 .prepare = radeon_legacy_tv_dac_prepare,
1262 .mode_set = radeon_legacy_tv_dac_mode_set,
1263 .commit = radeon_legacy_tv_dac_commit,
1264 .detect = radeon_legacy_tv_dac_detect,
Dave Airlie4ce001a2009-08-13 16:32:14 +10001265 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001266};
1267
1268
1269static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
1270 .destroy = radeon_enc_destroy,
1271};
1272
Dave Airlie445282d2009-09-09 17:40:54 +10001273
1274static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
1275{
1276 struct drm_device *dev = encoder->base.dev;
1277 struct radeon_device *rdev = dev->dev_private;
1278 struct radeon_encoder_int_tmds *tmds = NULL;
1279 bool ret;
1280
1281 tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
1282
1283 if (!tmds)
1284 return NULL;
1285
1286 if (rdev->is_atom_bios)
1287 ret = radeon_atombios_get_tmds_info(encoder, tmds);
1288 else
1289 ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
1290
1291 if (ret == false)
1292 radeon_legacy_get_tmds_info_from_table(encoder, tmds);
1293
1294 return tmds;
1295}
1296
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001297void
1298radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
1299{
1300 struct radeon_device *rdev = dev->dev_private;
1301 struct drm_encoder *encoder;
1302 struct radeon_encoder *radeon_encoder;
1303
1304 /* see if we already added it */
1305 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1306 radeon_encoder = to_radeon_encoder(encoder);
1307 if (radeon_encoder->encoder_id == encoder_id) {
1308 radeon_encoder->devices |= supported_device;
1309 return;
1310 }
1311
1312 }
1313
1314 /* add a new one */
1315 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
1316 if (!radeon_encoder)
1317 return;
1318
1319 encoder = &radeon_encoder->base;
Dave Airliedfee5612009-10-02 09:19:09 +10001320 if (rdev->flags & RADEON_SINGLE_CRTC)
1321 encoder->possible_crtcs = 0x1;
1322 else
1323 encoder->possible_crtcs = 0x3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001324 encoder->possible_clones = 0;
1325
1326 radeon_encoder->enc_priv = NULL;
1327
1328 radeon_encoder->encoder_id = encoder_id;
1329 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02001330 radeon_encoder->rmx_type = RMX_OFF;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331
1332 switch (radeon_encoder->encoder_id) {
1333 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
Dave Airlie80e69142009-08-17 10:22:37 +10001334 encoder->possible_crtcs = 0x1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001335 drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
1336 drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
1337 if (rdev->is_atom_bios)
1338 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1339 else
1340 radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
1341 radeon_encoder->rmx_type = RMX_FULL;
1342 break;
1343 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1344 drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
1345 drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
Dave Airlie445282d2009-09-09 17:40:54 +10001346 radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001347 break;
1348 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1349 drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
1350 drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001351 if (rdev->is_atom_bios)
1352 radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
1353 else
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001354 radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
1355 break;
1356 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1357 drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
1358 drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001359 if (rdev->is_atom_bios)
1360 radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
1361 else
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001362 radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
1363 break;
1364 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1365 drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
1366 drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
1367 if (!rdev->is_atom_bios)
1368 radeon_combios_get_ext_tmds_info(radeon_encoder);
1369 break;
1370 }
1371}