blob: 8e9c6513645102603a1248d34023c9f57841dedb [file] [log] [blame]
Maxime Ripardb2ac5d72012-11-12 15:07:50 +01001/*
2 * Allwinner A1X SoCs timer handling.
3 *
4 * Copyright (C) 2012 Maxime Ripard
5 *
6 * Maxime Ripard <maxime.ripard@free-electrons.com>
7 *
8 * Based on code from
9 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
10 * Benn Huang <benn@allwinnertech.com>
11 *
12 * This file is licensed under the terms of the GNU General Public
13 * License version 2. This program is licensed "as is" without any
14 * warranty of any kind, whether express or implied.
15 */
16
17#include <linux/clk.h>
18#include <linux/clockchips.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/irqreturn.h>
Maxime Ripard137c6b32013-07-16 16:45:37 +020022#include <linux/sched_clock.h>
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010023#include <linux/of.h>
24#include <linux/of_address.h>
25#include <linux/of_irq.h>
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010026
Maxime Ripard04981732013-03-10 17:03:46 +010027#define TIMER_IRQ_EN_REG 0x00
Maxime Ripard40777642013-07-16 16:45:37 +020028#define TIMER_IRQ_EN(val) BIT(val)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010029#define TIMER_IRQ_ST_REG 0x04
Maxime Ripard04981732013-03-10 17:03:46 +010030#define TIMER_CTL_REG(val) (0x10 * val + 0x10)
Maxime Ripard40777642013-07-16 16:45:37 +020031#define TIMER_CTL_ENABLE BIT(0)
Maxime Ripard9eded232013-07-16 16:45:37 +020032#define TIMER_CTL_RELOAD BIT(1)
Maxime Ripard40777642013-07-16 16:45:37 +020033#define TIMER_CTL_ONESHOT BIT(7)
Maxime Ripardbb008b92013-07-16 16:45:37 +020034#define TIMER_INTVAL_REG(val) (0x10 * (val) + 0x14)
35#define TIMER_CNTVAL_REG(val) (0x10 * (val) + 0x18)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010036
37#define TIMER_SCAL 16
38
39static void __iomem *timer_base;
40
Maxime Ripard119fd632013-03-24 11:49:25 +010041static void sun4i_clkevt_mode(enum clock_event_mode mode,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010042 struct clock_event_device *clk)
43{
Maxime Ripard04981732013-03-10 17:03:46 +010044 u32 u = readl(timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010045
46 switch (mode) {
47 case CLOCK_EVT_MODE_PERIODIC:
Maxime Ripard04981732013-03-10 17:03:46 +010048 u &= ~(TIMER_CTL_ONESHOT);
49 writel(u | TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010050 break;
51
52 case CLOCK_EVT_MODE_ONESHOT:
Maxime Ripard04981732013-03-10 17:03:46 +010053 writel(u | TIMER_CTL_ONESHOT, timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010054 break;
55 case CLOCK_EVT_MODE_UNUSED:
56 case CLOCK_EVT_MODE_SHUTDOWN:
57 default:
Maxime Ripard04981732013-03-10 17:03:46 +010058 writel(u & ~(TIMER_CTL_ENABLE), timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010059 break;
60 }
61}
62
Maxime Ripard119fd632013-03-24 11:49:25 +010063static int sun4i_clkevt_next_event(unsigned long evt,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010064 struct clock_event_device *unused)
65{
Maxime Ripard04981732013-03-10 17:03:46 +010066 u32 u = readl(timer_base + TIMER_CTL_REG(0));
67 writel(evt, timer_base + TIMER_CNTVAL_REG(0));
68 writel(u | TIMER_CTL_ENABLE | TIMER_CTL_AUTORELOAD,
69 timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010070
71 return 0;
72}
73
Maxime Ripard119fd632013-03-24 11:49:25 +010074static struct clock_event_device sun4i_clockevent = {
75 .name = "sun4i_tick",
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010076 .rating = 300,
77 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Maxime Ripard119fd632013-03-24 11:49:25 +010078 .set_mode = sun4i_clkevt_mode,
79 .set_next_event = sun4i_clkevt_next_event,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010080};
81
82
Maxime Ripard119fd632013-03-24 11:49:25 +010083static irqreturn_t sun4i_timer_interrupt(int irq, void *dev_id)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010084{
85 struct clock_event_device *evt = (struct clock_event_device *)dev_id;
86
87 writel(0x1, timer_base + TIMER_IRQ_ST_REG);
88 evt->event_handler(evt);
89
90 return IRQ_HANDLED;
91}
92
Maxime Ripard119fd632013-03-24 11:49:25 +010093static struct irqaction sun4i_timer_irq = {
94 .name = "sun4i_timer0",
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010095 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Maxime Ripard119fd632013-03-24 11:49:25 +010096 .handler = sun4i_timer_interrupt,
97 .dev_id = &sun4i_clockevent,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010098};
99
Maxime Ripard137c6b32013-07-16 16:45:37 +0200100static u32 sun4i_timer_sched_read(void)
101{
102 return ~readl(timer_base + TIMER_CNTVAL_REG(1));
103}
104
Maxime Ripard119fd632013-03-24 11:49:25 +0100105static void __init sun4i_timer_init(struct device_node *node)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100106{
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100107 unsigned long rate = 0;
108 struct clk *clk;
109 int ret, irq;
110 u32 val;
111
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100112 timer_base = of_iomap(node, 0);
113 if (!timer_base)
114 panic("Can't map registers");
115
116 irq = irq_of_parse_and_map(node, 0);
117 if (irq <= 0)
118 panic("Can't parse IRQ");
119
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100120 clk = of_clk_get(node, 0);
121 if (IS_ERR(clk))
122 panic("Can't get timer clock");
Maxime Ripard8c31bec2013-07-16 16:45:38 +0200123 clk_prepare_enable(clk);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100124
125 rate = clk_get_rate(clk);
126
Maxime Ripard137c6b32013-07-16 16:45:37 +0200127 writel(~0, timer_base + TIMER_INTVAL_REG(1));
128 writel(TIMER_CTL_ENABLE | TIMER_CTL_RELOAD |
129 TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M),
130 timer_base + TIMER_CTL_REG(1));
131
132 setup_sched_clock(sun4i_timer_sched_read, 32, rate);
133 clocksource_mmio_init(timer_base + TIMER_CNTVAL_REG(1), node->name,
134 rate, 300, 32, clocksource_mmio_readl_down);
135
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100136 writel(rate / (TIMER_SCAL * HZ),
Maxime Ripard04981732013-03-10 17:03:46 +0100137 timer_base + TIMER_INTVAL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100138
139 /* set clock source to HOSC, 16 pre-division */
Maxime Ripard04981732013-03-10 17:03:46 +0100140 val = readl(timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100141 val &= ~(0x07 << 4);
142 val &= ~(0x03 << 2);
143 val |= (4 << 4) | (1 << 2);
Maxime Ripard04981732013-03-10 17:03:46 +0100144 writel(val, timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100145
146 /* set mode to auto reload */
Maxime Ripard04981732013-03-10 17:03:46 +0100147 val = readl(timer_base + TIMER_CTL_REG(0));
Maxime Ripard9eded232013-07-16 16:45:37 +0200148 writel(val | TIMER_CTL_RELOAD, timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100149
Maxime Ripard119fd632013-03-24 11:49:25 +0100150 ret = setup_irq(irq, &sun4i_timer_irq);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100151 if (ret)
152 pr_warn("failed to setup irq %d\n", irq);
153
154 /* Enable timer0 interrupt */
Maxime Ripard04981732013-03-10 17:03:46 +0100155 val = readl(timer_base + TIMER_IRQ_EN_REG);
156 writel(val | TIMER_IRQ_EN(0), timer_base + TIMER_IRQ_EN_REG);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100157
Maxime Ripard119fd632013-03-24 11:49:25 +0100158 sun4i_clockevent.cpumask = cpumask_of(0);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100159
Maxime Ripard119fd632013-03-24 11:49:25 +0100160 clockevents_config_and_register(&sun4i_clockevent, rate / TIMER_SCAL,
Shawn Guo77cc9822013-01-12 11:50:06 +0000161 0x1, 0xff);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100162}
Maxime Ripard119fd632013-03-24 11:49:25 +0100163CLOCKSOURCE_OF_DECLARE(sun4i, "allwinner,sun4i-timer",
164 sun4i_timer_init);