blob: 0107cec18b262306ad1c9026c9267a440ce60050 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Ivo van Doorn811aa9c2008-02-03 15:42:53 +01002 Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2400pci
23 Abstract: rt2400pci device specific routines.
24 Supported chipsets: RT2460.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
34
35#include "rt2x00.h"
36#include "rt2x00pci.h"
37#include "rt2400pci.h"
38
39/*
40 * Register access.
41 * All access to the CSR registers will go through the methods
42 * rt2x00pci_register_read and rt2x00pci_register_write.
43 * BBP and RF register require indirect register access,
44 * and use the CSR registers BBPCSR and RFCSR to achieve this.
45 * These indirect registers work with busy bits,
46 * and we will try maximal REGISTER_BUSY_COUNT times to access
47 * the register while taking a REGISTER_BUSY_DELAY us delay
48 * between each attampt. When the busy bit is still set at that time,
49 * the access attempt is considered to have failed,
50 * and we will print an error.
51 */
Adam Baker0e14f6d2007-10-27 13:41:25 +020052static u32 rt2400pci_bbp_check(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -070053{
54 u32 reg;
55 unsigned int i;
56
57 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
58 rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
59 if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
60 break;
61 udelay(REGISTER_BUSY_DELAY);
62 }
63
64 return reg;
65}
66
Adam Baker0e14f6d2007-10-27 13:41:25 +020067static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070068 const unsigned int word, const u8 value)
69{
70 u32 reg;
71
72 /*
73 * Wait until the BBP becomes ready.
74 */
75 reg = rt2400pci_bbp_check(rt2x00dev);
76 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
77 ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
78 return;
79 }
80
81 /*
82 * Write the data into the BBP.
83 */
84 reg = 0;
85 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
86 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
87 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
88 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
89
90 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
91}
92
Adam Baker0e14f6d2007-10-27 13:41:25 +020093static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070094 const unsigned int word, u8 *value)
95{
96 u32 reg;
97
98 /*
99 * Wait until the BBP becomes ready.
100 */
101 reg = rt2400pci_bbp_check(rt2x00dev);
102 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
103 ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
104 return;
105 }
106
107 /*
108 * Write the request into the BBP.
109 */
110 reg = 0;
111 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
112 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
113 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
114
115 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
116
117 /*
118 * Wait until the BBP becomes ready.
119 */
120 reg = rt2400pci_bbp_check(rt2x00dev);
121 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
122 ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
123 *value = 0xff;
124 return;
125 }
126
127 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
128}
129
Adam Baker0e14f6d2007-10-27 13:41:25 +0200130static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700131 const unsigned int word, const u32 value)
132{
133 u32 reg;
134 unsigned int i;
135
136 if (!word)
137 return;
138
139 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
140 rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
141 if (!rt2x00_get_field32(reg, RFCSR_BUSY))
142 goto rf_write;
143 udelay(REGISTER_BUSY_DELAY);
144 }
145
146 ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
147 return;
148
149rf_write:
150 reg = 0;
151 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
152 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
153 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
154 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
155
156 rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
157 rt2x00_rf_write(rt2x00dev, word, value);
158}
159
160static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
161{
162 struct rt2x00_dev *rt2x00dev = eeprom->data;
163 u32 reg;
164
165 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
166
167 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
168 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
169 eeprom->reg_data_clock =
170 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
171 eeprom->reg_chip_select =
172 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
173}
174
175static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
176{
177 struct rt2x00_dev *rt2x00dev = eeprom->data;
178 u32 reg = 0;
179
180 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
181 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
182 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
183 !!eeprom->reg_data_clock);
184 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
185 !!eeprom->reg_chip_select);
186
187 rt2x00pci_register_write(rt2x00dev, CSR21, reg);
188}
189
190#ifdef CONFIG_RT2X00_LIB_DEBUGFS
191#define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
192
Adam Baker0e14f6d2007-10-27 13:41:25 +0200193static void rt2400pci_read_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700194 const unsigned int word, u32 *data)
195{
196 rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
197}
198
Adam Baker0e14f6d2007-10-27 13:41:25 +0200199static void rt2400pci_write_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700200 const unsigned int word, u32 data)
201{
202 rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
203}
204
205static const struct rt2x00debug rt2400pci_rt2x00debug = {
206 .owner = THIS_MODULE,
207 .csr = {
208 .read = rt2400pci_read_csr,
209 .write = rt2400pci_write_csr,
210 .word_size = sizeof(u32),
211 .word_count = CSR_REG_SIZE / sizeof(u32),
212 },
213 .eeprom = {
214 .read = rt2x00_eeprom_read,
215 .write = rt2x00_eeprom_write,
216 .word_size = sizeof(u16),
217 .word_count = EEPROM_SIZE / sizeof(u16),
218 },
219 .bbp = {
220 .read = rt2400pci_bbp_read,
221 .write = rt2400pci_bbp_write,
222 .word_size = sizeof(u8),
223 .word_count = BBP_SIZE / sizeof(u8),
224 },
225 .rf = {
226 .read = rt2x00_rf_read,
227 .write = rt2400pci_rf_write,
228 .word_size = sizeof(u32),
229 .word_count = RF_SIZE / sizeof(u32),
230 },
231};
232#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
233
234#ifdef CONFIG_RT2400PCI_RFKILL
235static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
236{
237 u32 reg;
238
239 rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
240 return rt2x00_get_field32(reg, GPIOCSR_BIT0);
241}
Ivo van Doorn81873e92007-10-06 14:14:06 +0200242#else
243#define rt2400pci_rfkill_poll NULL
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700244#endif /* CONFIG_RT2400PCI_RFKILL */
245
Ivo van Doorna9450b72008-02-03 15:53:40 +0100246#ifdef CONFIG_RT2400PCI_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200247static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100248 enum led_brightness brightness)
249{
250 struct rt2x00_led *led =
251 container_of(led_cdev, struct rt2x00_led, led_dev);
252 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100253 u32 reg;
254
255 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
256
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200257 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100258 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200259 else if (led->type == LED_TYPE_ACTIVITY)
260 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100261
262 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
263}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200264
265static int rt2400pci_blink_set(struct led_classdev *led_cdev,
266 unsigned long *delay_on,
267 unsigned long *delay_off)
268{
269 struct rt2x00_led *led =
270 container_of(led_cdev, struct rt2x00_led, led_dev);
271 u32 reg;
272
273 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
274 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
275 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
276 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
277
278 return 0;
279}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200280
281static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
282 struct rt2x00_led *led,
283 enum led_type type)
284{
285 led->rt2x00dev = rt2x00dev;
286 led->type = type;
287 led->led_dev.brightness_set = rt2400pci_brightness_set;
288 led->led_dev.blink_set = rt2400pci_blink_set;
289 led->flags = LED_INITIALIZED;
290}
Ivo van Doorna9450b72008-02-03 15:53:40 +0100291#endif /* CONFIG_RT2400PCI_LEDS */
292
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700293/*
294 * Configuration handlers.
295 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100296static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
297 const unsigned int filter_flags)
298{
299 u32 reg;
300
301 /*
302 * Start configuration steps.
303 * Note that the version error will always be dropped
304 * since there is no filter for it at this time.
305 */
306 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
307 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
308 !(filter_flags & FIF_FCSFAIL));
309 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
310 !(filter_flags & FIF_PLCPFAIL));
311 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
312 !(filter_flags & FIF_CONTROL));
313 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
314 !(filter_flags & FIF_PROMISC_IN_BSS));
315 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200316 !(filter_flags & FIF_PROMISC_IN_BSS) &&
317 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100318 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
319 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
320}
321
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100322static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
323 struct rt2x00_intf *intf,
324 struct rt2x00intf_conf *conf,
325 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700326{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100327 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700328 u32 reg;
329
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100330 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100331 /*
332 * Enable beacon config
333 */
334 bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
335 rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
336 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
337 rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700338
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100339 /*
340 * Enable synchronisation.
341 */
342 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100343 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100344 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100345 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100346 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
347 }
348
349 if (flags & CONFIG_UPDATE_MAC)
350 rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
351 conf->mac, sizeof(conf->mac));
352
353 if (flags & CONFIG_UPDATE_BSSID)
354 rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
355 conf->bssid, sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700356}
357
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100358static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
359 struct rt2x00lib_erp *erp)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700360{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200361 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700362 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700363
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200364 /*
365 * When short preamble is enabled, we should set bit 0x08
366 */
Ivo van Doorn72810372008-03-09 22:46:18 +0100367 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700368
369 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
Ivo van Doorn72810372008-03-09 22:46:18 +0100370 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
371 erp->ack_timeout);
372 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
373 erp->ack_consume_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700374 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
375
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700376 rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
Ivo van Doorn44a98092008-04-21 19:00:17 +0200377 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700378 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
379 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
380 rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
381
382 rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200383 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700384 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
385 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
386 rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
387
388 rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200389 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700390 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
391 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
392 rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
393
394 rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200395 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700396 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
397 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
398 rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
399}
400
401static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200402 const int basic_rate_mask)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700403{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200404 rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700405}
406
407static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200408 struct rf_channel *rf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700409{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700410 /*
411 * Switch on tuning bits.
412 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200413 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
414 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700415
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200416 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
417 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
418 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700419
420 /*
421 * RF2420 chipset don't need any additional actions.
422 */
423 if (rt2x00_rf(&rt2x00dev->chip, RF2420))
424 return;
425
426 /*
427 * For the RT2421 chipsets we need to write an invalid
428 * reference clock rate to activate auto_tune.
429 * After that we set the value back to the correct channel.
430 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200431 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700432 rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200433 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700434
435 msleep(1);
436
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200437 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
438 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
439 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700440
441 msleep(1);
442
443 /*
444 * Switch off tuning bits.
445 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200446 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
447 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700448
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200449 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
450 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700451
452 /*
453 * Clear false CRC during channel switch.
454 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200455 rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700456}
457
458static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
459{
460 rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
461}
462
463static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200464 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700465{
466 u8 r1;
467 u8 r4;
468
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100469 /*
470 * We should never come here because rt2x00lib is supposed
471 * to catch this and send us the correct antenna explicitely.
472 */
473 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
474 ant->tx == ANTENNA_SW_DIVERSITY);
475
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700476 rt2400pci_bbp_read(rt2x00dev, 4, &r4);
477 rt2400pci_bbp_read(rt2x00dev, 1, &r1);
478
479 /*
480 * Configure the TX antenna.
481 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200482 switch (ant->tx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700483 case ANTENNA_HW_DIVERSITY:
484 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
485 break;
486 case ANTENNA_A:
487 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
488 break;
489 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100490 default:
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700491 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
492 break;
493 }
494
495 /*
496 * Configure the RX antenna.
497 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200498 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700499 case ANTENNA_HW_DIVERSITY:
500 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
501 break;
502 case ANTENNA_A:
503 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
504 break;
505 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100506 default:
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700507 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
508 break;
509 }
510
511 rt2400pci_bbp_write(rt2x00dev, 4, r4);
512 rt2400pci_bbp_write(rt2x00dev, 1, r1);
513}
514
515static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200516 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700517{
518 u32 reg;
519
520 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200521 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700522 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
523
524 rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200525 rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
526 rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700527 rt2x00pci_register_write(rt2x00dev, CSR18, reg);
528
529 rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200530 rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
531 rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700532 rt2x00pci_register_write(rt2x00dev, CSR19, reg);
533
534 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
535 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
536 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
537 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
538
539 rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200540 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
541 libconf->conf->beacon_int * 16);
542 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
543 libconf->conf->beacon_int * 16);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700544 rt2x00pci_register_write(rt2x00dev, CSR12, reg);
545}
546
547static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100548 struct rt2x00lib_conf *libconf,
549 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700550{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700551 if (flags & CONFIG_UPDATE_PHYMODE)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200552 rt2400pci_config_phymode(rt2x00dev, libconf->basic_rates);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700553 if (flags & CONFIG_UPDATE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200554 rt2400pci_config_channel(rt2x00dev, &libconf->rf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700555 if (flags & CONFIG_UPDATE_TXPOWER)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200556 rt2400pci_config_txpower(rt2x00dev,
557 libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700558 if (flags & CONFIG_UPDATE_ANTENNA)
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200559 rt2400pci_config_antenna(rt2x00dev, &libconf->ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700560 if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200561 rt2400pci_config_duration(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700562}
563
564static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500565 const int cw_min, const int cw_max)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700566{
567 u32 reg;
568
569 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500570 rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
571 rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700572 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
573}
574
575/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700576 * Link tuning
577 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200578static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
579 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700580{
581 u32 reg;
582 u8 bbp;
583
584 /*
585 * Update FCS error count from register.
586 */
587 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200588 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700589
590 /*
591 * Update False CCA count from register.
592 */
593 rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200594 qual->false_cca = bbp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700595}
596
597static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
598{
599 rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
600 rt2x00dev->link.vgc_level = 0x08;
601}
602
603static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
604{
605 u8 reg;
606
607 /*
608 * The link tuner should not run longer then 60 seconds,
609 * and should run once every 2 seconds.
610 */
611 if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
612 return;
613
614 /*
615 * Base r13 link tuning on the false cca count.
616 */
617 rt2400pci_bbp_read(rt2x00dev, 13, &reg);
618
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200619 if (rt2x00dev->link.qual.false_cca > 512 && reg < 0x20) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700620 rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
621 rt2x00dev->link.vgc_level = reg;
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200622 } else if (rt2x00dev->link.qual.false_cca < 100 && reg > 0x08) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700623 rt2400pci_bbp_write(rt2x00dev, 13, --reg);
624 rt2x00dev->link.vgc_level = reg;
625 }
626}
627
628/*
629 * Initialization functions.
630 */
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100631static void rt2400pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500632 struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700633{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200634 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200635 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700636 u32 word;
637
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200638 rt2x00_desc_read(entry_priv->desc, 2, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200639 rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200640 rt2x00_desc_write(entry_priv->desc, 2, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700641
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200642 rt2x00_desc_read(entry_priv->desc, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200643 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200644 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700645
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200646 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100647 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200648 rt2x00_desc_write(entry_priv->desc, 0, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700649}
650
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100651static void rt2400pci_init_txentry(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500652 struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700653{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200654 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700655 u32 word;
656
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200657 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100658 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
659 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200660 rt2x00_desc_write(entry_priv->desc, 0, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700661}
662
Ivo van Doorn181d6902008-02-05 16:42:23 -0500663static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700664{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200665 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700666 u32 reg;
667
668 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700669 * Initialize registers.
670 */
671 rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500672 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
673 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
674 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
675 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700676 rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
677
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200678 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700679 rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100680 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200681 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700682 rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
683
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200684 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700685 rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100686 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200687 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700688 rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
689
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200690 entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700691 rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100692 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200693 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700694 rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
695
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200696 entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700697 rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100698 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200699 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700700 rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
701
702 rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
703 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500704 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700705 rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
706
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200707 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700708 rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200709 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
710 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700711 rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
712
713 return 0;
714}
715
716static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
717{
718 u32 reg;
719
720 rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
721 rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
722 rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
723 rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
724
725 rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
726 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
727 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
728 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
729 rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
730
731 rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
732 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
733 (rt2x00dev->rx->data_size / 128));
734 rt2x00pci_register_write(rt2x00dev, CSR9, reg);
735
Ivo van Doorn1f909162008-07-08 13:45:20 +0200736 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
737 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
738 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
739 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
740 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
741 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
742 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
743 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
744 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
745 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
746
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700747 rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
748
749 rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
750 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
751 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
752 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
753 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
754 rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
755
756 rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
757 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
758 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
759 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
760 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
761 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
762 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
763 rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
764
765 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
766
767 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
768 return -EBUSY;
769
770 rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
771 rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
772
773 rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
774 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
775 rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
776
777 rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
778 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
779 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
780 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
781 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
782 rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
783
784 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
785 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
786 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
787 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
788 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
789
790 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
791 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
792 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
793 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
794
795 /*
796 * We must clear the FCS and FIFO error count.
797 * These registers are cleared on read,
798 * so we may pass a useless variable to store the value.
799 */
800 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
801 rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
802
803 return 0;
804}
805
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200806static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
807{
808 unsigned int i;
809 u8 value;
810
811 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
812 rt2400pci_bbp_read(rt2x00dev, 0, &value);
813 if ((value != 0xff) && (value != 0x00))
814 return 0;
815 udelay(REGISTER_BUSY_DELAY);
816 }
817
818 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
819 return -EACCES;
820}
821
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700822static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
823{
824 unsigned int i;
825 u16 eeprom;
826 u8 reg_id;
827 u8 value;
828
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200829 if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
830 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700831
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700832 rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
833 rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
834 rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
835 rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
836 rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
837 rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
838 rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
839 rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
840 rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
841 rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
842 rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
843 rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
844 rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
845 rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
846
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700847 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
848 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
849
850 if (eeprom != 0xffff && eeprom != 0x0000) {
851 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
852 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700853 rt2400pci_bbp_write(rt2x00dev, reg_id, value);
854 }
855 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700856
857 return 0;
858}
859
860/*
861 * Device state switch handlers.
862 */
863static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
864 enum dev_state state)
865{
866 u32 reg;
867
868 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
869 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200870 (state == STATE_RADIO_RX_OFF) ||
871 (state == STATE_RADIO_RX_OFF_LINK));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700872 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
873}
874
875static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
876 enum dev_state state)
877{
878 int mask = (state == STATE_RADIO_IRQ_OFF);
879 u32 reg;
880
881 /*
882 * When interrupts are being enabled, the interrupt registers
883 * should clear the register to assure a clean state.
884 */
885 if (state == STATE_RADIO_IRQ_ON) {
886 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
887 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
888 }
889
890 /*
891 * Only toggle the interrupts bits we are going to use.
892 * Non-checked interrupt bits are disabled by default.
893 */
894 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
895 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
896 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
897 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
898 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
899 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
900 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
901}
902
903static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
904{
905 /*
906 * Initialize all registers.
907 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200908 if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
909 rt2400pci_init_registers(rt2x00dev) ||
910 rt2400pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700911 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700912
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700913 return 0;
914}
915
916static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
917{
918 u32 reg;
919
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700920 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
921
922 /*
923 * Disable synchronisation.
924 */
925 rt2x00pci_register_write(rt2x00dev, CSR14, 0);
926
927 /*
928 * Cancel RX and TX.
929 */
930 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
931 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
932 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700933}
934
935static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
936 enum dev_state state)
937{
938 u32 reg;
939 unsigned int i;
940 char put_to_sleep;
941 char bbp_state;
942 char rf_state;
943
944 put_to_sleep = (state != STATE_AWAKE);
945
946 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
947 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
948 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
949 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
950 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
951 rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
952
953 /*
954 * Device is not guaranteed to be in the requested state yet.
955 * We must wait until the register indicates that the
956 * device has entered the correct state.
957 */
958 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
959 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
960 bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
961 rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
962 if (bbp_state == state && rf_state == state)
963 return 0;
964 msleep(10);
965 }
966
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700967 return -EBUSY;
968}
969
970static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
971 enum dev_state state)
972{
973 int retval = 0;
974
975 switch (state) {
976 case STATE_RADIO_ON:
977 retval = rt2400pci_enable_radio(rt2x00dev);
978 break;
979 case STATE_RADIO_OFF:
980 rt2400pci_disable_radio(rt2x00dev);
981 break;
982 case STATE_RADIO_RX_ON:
Ivo van Doorn61667d82008-02-25 23:15:05 +0100983 case STATE_RADIO_RX_ON_LINK:
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700984 case STATE_RADIO_RX_OFF:
Ivo van Doorn61667d82008-02-25 23:15:05 +0100985 case STATE_RADIO_RX_OFF_LINK:
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200986 rt2400pci_toggle_rx(rt2x00dev, state);
987 break;
988 case STATE_RADIO_IRQ_ON:
989 case STATE_RADIO_IRQ_OFF:
990 rt2400pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700991 break;
992 case STATE_DEEP_SLEEP:
993 case STATE_SLEEP:
994 case STATE_STANDBY:
995 case STATE_AWAKE:
996 retval = rt2400pci_set_state(rt2x00dev, state);
997 break;
998 default:
999 retval = -ENOTSUPP;
1000 break;
1001 }
1002
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001003 if (unlikely(retval))
1004 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1005 state, retval);
1006
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001007 return retval;
1008}
1009
1010/*
1011 * TX descriptor initialization
1012 */
1013static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001014 struct sk_buff *skb,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001015 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001016{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001017 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001018 struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001019 __le32 *txd = skbdesc->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001020 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001021
1022 /*
1023 * Start writing the descriptor words.
1024 */
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001025 rt2x00_desc_read(entry_priv->desc, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001026 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001027 rt2x00_desc_write(entry_priv->desc, 1, word);
1028
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001029 rt2x00_desc_read(txd, 2, &word);
Gertjan van Wingerded56d4532008-06-06 22:54:08 +02001030 rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, skb->len);
1031 rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skb->len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001032 rt2x00_desc_write(txd, 2, word);
1033
1034 rt2x00_desc_read(txd, 3, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001035 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001036 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
1037 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001038 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001039 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
1040 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001041 rt2x00_desc_write(txd, 3, word);
1042
1043 rt2x00_desc_read(txd, 4, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001044 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001045 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
1046 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001047 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001048 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
1049 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001050 rt2x00_desc_write(txd, 4, word);
1051
1052 rt2x00_desc_read(txd, 0, &word);
1053 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1054 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1055 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001056 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001057 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001058 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001059 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001060 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001061 rt2x00_set_field32(&word, TXD_W0_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001062 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
1063 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001064 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doornaade5102008-05-10 13:45:58 +02001065 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001066 rt2x00_desc_write(txd, 0, word);
1067}
1068
1069/*
1070 * TX data initialization
1071 */
Ivo van Doornbd88a782008-07-09 15:12:44 +02001072static void rt2400pci_write_beacon(struct queue_entry *entry)
1073{
1074 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1075 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1076 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1077 u32 word;
1078 u32 reg;
1079
1080 /*
1081 * Disable beaconing while we are reloading the beacon data,
1082 * otherwise we might be sending out invalid data.
1083 */
1084 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
1085 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
1086 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
1087 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
1088 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1089
1090 /*
1091 * Replace rt2x00lib allocated descriptor with the
1092 * pointer to the _real_ hardware descriptor.
1093 * After that, map the beacon to DMA and update the
1094 * descriptor.
1095 */
1096 memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
1097 skbdesc->desc = entry_priv->desc;
1098
1099 rt2x00queue_map_txskb(rt2x00dev, entry->skb);
1100
1101 rt2x00_desc_read(entry_priv->desc, 1, &word);
1102 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
1103 rt2x00_desc_write(entry_priv->desc, 1, word);
1104}
1105
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001106static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001107 const enum data_queue_qid queue)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001108{
1109 u32 reg;
1110
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001111 if (queue == QID_BEACON) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001112 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
1113 if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
Ivo van Doorn8af244c2008-03-09 22:42:59 +01001114 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
1115 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001116 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1117 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1118 }
1119 return;
1120 }
1121
1122 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001123 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
1124 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
1125 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001126 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
1127}
1128
1129/*
1130 * RX control handlers
1131 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001132static void rt2400pci_fill_rxdone(struct queue_entry *entry,
1133 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001134{
Ivo van Doornae73e582008-07-04 16:14:59 +02001135 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001136 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001137 u32 word0;
1138 u32 word2;
Ivo van Doorn89993892008-03-09 22:49:04 +01001139 u32 word3;
Ivo van Doornae73e582008-07-04 16:14:59 +02001140 u32 word4;
1141 u64 tsf;
1142 u32 rx_low;
1143 u32 rx_high;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001144
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001145 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1146 rt2x00_desc_read(entry_priv->desc, 2, &word2);
1147 rt2x00_desc_read(entry_priv->desc, 3, &word3);
Ivo van Doornae73e582008-07-04 16:14:59 +02001148 rt2x00_desc_read(entry_priv->desc, 4, &word4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001149
Johannes Berg4150c572007-09-17 01:29:23 -04001150 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001151 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001152 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001153 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154
1155 /*
Ivo van Doornae73e582008-07-04 16:14:59 +02001156 * We only get the lower 32bits from the timestamp,
1157 * to get the full 64bits we must complement it with
1158 * the timestamp from get_tsf().
1159 * Note that when a wraparound of the lower 32bits
1160 * has occurred between the frame arrival and the get_tsf()
1161 * call, we must decrease the higher 32bits with 1 to get
1162 * to correct value.
1163 */
1164 tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw);
1165 rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
1166 rx_high = upper_32_bits(tsf);
1167
1168 if ((u32)tsf <= rx_low)
1169 rx_high--;
1170
1171 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001172 * Obtain the status about this packet.
Ivo van Doorn8ed09852008-03-10 00:30:44 +01001173 * The signal is the PLCP value, and needs to be stripped
1174 * of the preamble bit (0x08).
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001175 */
Ivo van Doornae73e582008-07-04 16:14:59 +02001176 rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
Ivo van Doorn8ed09852008-03-10 00:30:44 +01001177 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
Ivo van Doorn89993892008-03-09 22:49:04 +01001178 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
Ivo van Doorn181d6902008-02-05 16:42:23 -05001179 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001180 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001181
Ivo van Doorndec13b62008-05-10 13:46:08 +02001182 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001183 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1184 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001185}
1186
1187/*
1188 * Interrupt functions.
1189 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001190static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001191 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001192{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001193 struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001194 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001195 struct queue_entry *entry;
1196 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001197 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001198
Ivo van Doorn181d6902008-02-05 16:42:23 -05001199 while (!rt2x00queue_empty(queue)) {
1200 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001201 entry_priv = entry->priv_data;
1202 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001203
1204 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1205 !rt2x00_get_field32(word, TXD_W0_VALID))
1206 break;
1207
1208 /*
1209 * Obtain the status about this packet.
1210 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001211 txdesc.flags = 0;
1212 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1213 case 0: /* Success */
1214 case 1: /* Success with retry */
1215 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1216 break;
1217 case 2: /* Failure, excessive retries */
1218 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1219 /* Don't break, this is a failed frame! */
1220 default: /* Failure */
1221 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1222 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001223 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001224
Ivo van Doornd74f5ba2008-06-16 19:56:54 +02001225 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001226 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001227}
1228
1229static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
1230{
1231 struct rt2x00_dev *rt2x00dev = dev_instance;
1232 u32 reg;
1233
1234 /*
1235 * Get the interrupt sources & saved to local variable.
1236 * Write register value back to clear pending interrupts.
1237 */
1238 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
1239 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
1240
1241 if (!reg)
1242 return IRQ_NONE;
1243
1244 if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
1245 return IRQ_HANDLED;
1246
1247 /*
1248 * Handle interrupts, walk through all bits
1249 * and run the tasks, the bits are checked in order of
1250 * priority.
1251 */
1252
1253 /*
1254 * 1 - Beacon timer expired interrupt.
1255 */
1256 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1257 rt2x00lib_beacondone(rt2x00dev);
1258
1259 /*
1260 * 2 - Rx ring done interrupt.
1261 */
1262 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1263 rt2x00pci_rxdone(rt2x00dev);
1264
1265 /*
1266 * 3 - Atim ring transmit done interrupt.
1267 */
1268 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001269 rt2400pci_txdone(rt2x00dev, QID_ATIM);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001270
1271 /*
1272 * 4 - Priority ring transmit done interrupt.
1273 */
1274 if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001275 rt2400pci_txdone(rt2x00dev, QID_AC_BE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001276
1277 /*
1278 * 5 - Tx ring transmit done interrupt.
1279 */
1280 if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001281 rt2400pci_txdone(rt2x00dev, QID_AC_BK);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001282
1283 return IRQ_HANDLED;
1284}
1285
1286/*
1287 * Device probe functions.
1288 */
1289static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1290{
1291 struct eeprom_93cx6 eeprom;
1292 u32 reg;
1293 u16 word;
1294 u8 *mac;
1295
1296 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
1297
1298 eeprom.data = rt2x00dev;
1299 eeprom.register_read = rt2400pci_eepromregister_read;
1300 eeprom.register_write = rt2400pci_eepromregister_write;
1301 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1302 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1303 eeprom.reg_data_in = 0;
1304 eeprom.reg_data_out = 0;
1305 eeprom.reg_data_clock = 0;
1306 eeprom.reg_chip_select = 0;
1307
1308 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1309 EEPROM_SIZE / sizeof(u16));
1310
1311 /*
1312 * Start validation of the data that has been read.
1313 */
1314 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1315 if (!is_valid_ether_addr(mac)) {
Joe Perches0795af52007-10-03 17:59:30 -07001316 DECLARE_MAC_BUF(macbuf);
1317
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001318 random_ether_addr(mac);
Joe Perches0795af52007-10-03 17:59:30 -07001319 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001320 }
1321
1322 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1323 if (word == 0xffff) {
1324 ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
1325 return -EINVAL;
1326 }
1327
1328 return 0;
1329}
1330
1331static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1332{
1333 u32 reg;
1334 u16 value;
1335 u16 eeprom;
1336
1337 /*
1338 * Read EEPROM word for configuration.
1339 */
1340 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1341
1342 /*
1343 * Identify RF chipset.
1344 */
1345 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1346 rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
1347 rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
1348
1349 if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
1350 !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
1351 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1352 return -ENODEV;
1353 }
1354
1355 /*
1356 * Identify default antenna configuration.
1357 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001358 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001359 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001360 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001361 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1362
1363 /*
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001364 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
1365 * I am not 100% sure about this, but the legacy drivers do not
1366 * indicate antenna swapping in software is required when
1367 * diversity is enabled.
1368 */
1369 if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
1370 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
1371 if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
1372 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
1373
1374 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001375 * Store led mode, for correct led behaviour.
1376 */
Ivo van Doorna9450b72008-02-03 15:53:40 +01001377#ifdef CONFIG_RT2400PCI_LEDS
1378 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1379
Ivo van Doorn475433b2008-06-03 20:30:01 +02001380 rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1381 if (value == LED_MODE_TXRX_ACTIVITY)
1382 rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1383 LED_TYPE_ACTIVITY);
Ivo van Doorna9450b72008-02-03 15:53:40 +01001384#endif /* CONFIG_RT2400PCI_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001385
1386 /*
1387 * Detect if this device has an hardware controlled radio.
1388 */
Ivo van Doorn81873e92007-10-06 14:14:06 +02001389#ifdef CONFIG_RT2400PCI_RFKILL
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001390 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn066cb632007-09-25 20:55:39 +02001391 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doorn81873e92007-10-06 14:14:06 +02001392#endif /* CONFIG_RT2400PCI_RFKILL */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001393
1394 /*
1395 * Check if the BBP tuning should be enabled.
1396 */
1397 if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
1398 __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
1399
1400 return 0;
1401}
1402
1403/*
1404 * RF value list for RF2420 & RF2421
1405 * Supports: 2.4 GHz
1406 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001407static const struct rf_channel rf_vals_b[] = {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001408 { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
1409 { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
1410 { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
1411 { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
1412 { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
1413 { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
1414 { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
1415 { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
1416 { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
1417 { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
1418 { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
1419 { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
1420 { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
1421 { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
1422};
1423
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001424static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001425{
1426 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001427 struct channel_info *info;
1428 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001429 unsigned int i;
1430
1431 /*
1432 * Initialize all hw fields.
1433 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001434 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1435 IEEE80211_HW_SIGNAL_DBM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001436 rt2x00dev->hw->extra_tx_headroom = 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001437
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001438 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001439 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1440 rt2x00_eeprom_addr(rt2x00dev,
1441 EEPROM_MAC_ADDR_0));
1442
1443 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001444 * Initialize hw_mode information.
1445 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001446 spec->supported_bands = SUPPORT_BAND_2GHZ;
1447 spec->supported_rates = SUPPORT_RATE_CCK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001448
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001449 spec->num_channels = ARRAY_SIZE(rf_vals_b);
1450 spec->channels = rf_vals_b;
1451
1452 /*
1453 * Create channel information array
1454 */
1455 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
1456 if (!info)
1457 return -ENOMEM;
1458
1459 spec->channels_info = info;
1460
1461 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
1462 for (i = 0; i < 14; i++)
1463 info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1464
1465 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001466}
1467
1468static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1469{
1470 int retval;
1471
1472 /*
1473 * Allocate eeprom data.
1474 */
1475 retval = rt2400pci_validate_eeprom(rt2x00dev);
1476 if (retval)
1477 return retval;
1478
1479 retval = rt2400pci_init_eeprom(rt2x00dev);
1480 if (retval)
1481 return retval;
1482
1483 /*
1484 * Initialize hw specifications.
1485 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001486 retval = rt2400pci_probe_hw_mode(rt2x00dev);
1487 if (retval)
1488 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001489
1490 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001491 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001492 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001493 __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001494 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001495
1496 /*
1497 * Set the rssi offset.
1498 */
1499 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1500
1501 return 0;
1502}
1503
1504/*
1505 * IEEE80211 stack callback functions.
1506 */
1507static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
1508 u32 short_retry, u32 long_retry)
1509{
1510 struct rt2x00_dev *rt2x00dev = hw->priv;
1511 u32 reg;
1512
1513 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
1514 rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
1515 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
1516 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
1517
1518 return 0;
1519}
1520
Johannes Berge100bb62008-04-30 18:51:21 +02001521static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001522 const struct ieee80211_tx_queue_params *params)
1523{
1524 struct rt2x00_dev *rt2x00dev = hw->priv;
1525
1526 /*
1527 * We don't support variating cw_min and cw_max variables
1528 * per queue. So by default we only configure the TX queue,
1529 * and ignore all other configurations.
1530 */
Johannes Berge100bb62008-04-30 18:51:21 +02001531 if (queue != 0)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001532 return -EINVAL;
1533
1534 if (rt2x00mac_conf_tx(hw, queue, params))
1535 return -EINVAL;
1536
1537 /*
1538 * Write configuration to register.
1539 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001540 rt2400pci_config_cw(rt2x00dev,
1541 rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001542
1543 return 0;
1544}
1545
1546static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
1547{
1548 struct rt2x00_dev *rt2x00dev = hw->priv;
1549 u64 tsf;
1550 u32 reg;
1551
1552 rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
1553 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
1554 rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
1555 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1556
1557 return tsf;
1558}
1559
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001560static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
1561{
1562 struct rt2x00_dev *rt2x00dev = hw->priv;
1563 u32 reg;
1564
1565 rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
1566 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1567}
1568
1569static const struct ieee80211_ops rt2400pci_mac80211_ops = {
1570 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001571 .start = rt2x00mac_start,
1572 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001573 .add_interface = rt2x00mac_add_interface,
1574 .remove_interface = rt2x00mac_remove_interface,
1575 .config = rt2x00mac_config,
1576 .config_interface = rt2x00mac_config_interface,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001577 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001578 .get_stats = rt2x00mac_get_stats,
1579 .set_retry_limit = rt2400pci_set_retry_limit,
Johannes Berg471b3ef2007-12-28 14:32:58 +01001580 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001581 .conf_tx = rt2400pci_conf_tx,
1582 .get_tx_stats = rt2x00mac_get_tx_stats,
1583 .get_tsf = rt2400pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001584 .tx_last_beacon = rt2400pci_tx_last_beacon,
1585};
1586
1587static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
1588 .irq_handler = rt2400pci_interrupt,
1589 .probe_hw = rt2400pci_probe_hw,
1590 .initialize = rt2x00pci_initialize,
1591 .uninitialize = rt2x00pci_uninitialize,
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001592 .init_rxentry = rt2400pci_init_rxentry,
1593 .init_txentry = rt2400pci_init_txentry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001594 .set_device_state = rt2400pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001595 .rfkill_poll = rt2400pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001596 .link_stats = rt2400pci_link_stats,
1597 .reset_tuner = rt2400pci_reset_tuner,
1598 .link_tuner = rt2400pci_link_tuner,
1599 .write_tx_desc = rt2400pci_write_tx_desc,
1600 .write_tx_data = rt2x00pci_write_tx_data,
Ivo van Doornbd88a782008-07-09 15:12:44 +02001601 .write_beacon = rt2400pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001602 .kick_tx_queue = rt2400pci_kick_tx_queue,
1603 .fill_rxdone = rt2400pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001604 .config_filter = rt2400pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001605 .config_intf = rt2400pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01001606 .config_erp = rt2400pci_config_erp,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001607 .config = rt2400pci_config,
1608};
1609
Ivo van Doorn181d6902008-02-05 16:42:23 -05001610static const struct data_queue_desc rt2400pci_queue_rx = {
1611 .entry_num = RX_ENTRIES,
1612 .data_size = DATA_FRAME_SIZE,
1613 .desc_size = RXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001614 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001615};
1616
1617static const struct data_queue_desc rt2400pci_queue_tx = {
1618 .entry_num = TX_ENTRIES,
1619 .data_size = DATA_FRAME_SIZE,
1620 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001621 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001622};
1623
1624static const struct data_queue_desc rt2400pci_queue_bcn = {
1625 .entry_num = BEACON_ENTRIES,
1626 .data_size = MGMT_FRAME_SIZE,
1627 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001628 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001629};
1630
1631static const struct data_queue_desc rt2400pci_queue_atim = {
1632 .entry_num = ATIM_ENTRIES,
1633 .data_size = DATA_FRAME_SIZE,
1634 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001635 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001636};
1637
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001638static const struct rt2x00_ops rt2400pci_ops = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001639 .name = KBUILD_MODNAME,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001640 .max_sta_intf = 1,
1641 .max_ap_intf = 1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001642 .eeprom_size = EEPROM_SIZE,
1643 .rf_size = RF_SIZE,
Gertjan van Wingerde61448f82008-05-10 13:43:33 +02001644 .tx_queues = NUM_TX_QUEUES,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001645 .rx = &rt2400pci_queue_rx,
1646 .tx = &rt2400pci_queue_tx,
1647 .bcn = &rt2400pci_queue_bcn,
1648 .atim = &rt2400pci_queue_atim,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001649 .lib = &rt2400pci_rt2x00_ops,
1650 .hw = &rt2400pci_mac80211_ops,
1651#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1652 .debugfs = &rt2400pci_rt2x00debug,
1653#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1654};
1655
1656/*
1657 * RT2400pci module information.
1658 */
1659static struct pci_device_id rt2400pci_device_table[] = {
1660 { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
1661 { 0, }
1662};
1663
1664MODULE_AUTHOR(DRV_PROJECT);
1665MODULE_VERSION(DRV_VERSION);
1666MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
1667MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
1668MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
1669MODULE_LICENSE("GPL");
1670
1671static struct pci_driver rt2400pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001672 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001673 .id_table = rt2400pci_device_table,
1674 .probe = rt2x00pci_probe,
1675 .remove = __devexit_p(rt2x00pci_remove),
1676 .suspend = rt2x00pci_suspend,
1677 .resume = rt2x00pci_resume,
1678};
1679
1680static int __init rt2400pci_init(void)
1681{
1682 return pci_register_driver(&rt2400pci_driver);
1683}
1684
1685static void __exit rt2400pci_exit(void)
1686{
1687 pci_unregister_driver(&rt2400pci_driver);
1688}
1689
1690module_init(rt2400pci_init);
1691module_exit(rt2400pci_exit);