blob: 7fa4510dfbe4f81b08123164c976d86f9df46f59 [file] [log] [blame]
Thomas Petazzonifddddb52013-03-21 17:59:14 +01001/*
2 * Address map functions for Marvell EBU SoCs (Kirkwood, Armada
3 * 370/XP, Dove, Orion5x and MV78xx0)
4 *
5 * This file is licensed under the terms of the GNU General Public
6 * License version 2. This program is licensed "as is" without any
7 * warranty of any kind, whether express or implied.
8 *
9 * The Marvell EBU SoCs have a configurable physical address space:
10 * the physical address at which certain devices (PCIe, NOR, NAND,
11 * etc.) sit can be configured. The configuration takes place through
12 * two sets of registers:
13 *
14 * - One to configure the access of the CPU to the devices. Depending
15 * on the families, there are between 8 and 20 configurable windows,
16 * each can be use to create a physical memory window that maps to a
17 * specific device. Devices are identified by a tuple (target,
18 * attribute).
19 *
20 * - One to configure the access to the CPU to the SDRAM. There are
21 * either 2 (for Dove) or 4 (for other families) windows to map the
22 * SDRAM into the physical address space.
23 *
24 * This driver:
25 *
26 * - Reads out the SDRAM address decoding windows at initialization
27 * time, and fills the mvebu_mbus_dram_info structure with these
28 * informations. The exported function mv_mbus_dram_info() allow
29 * device drivers to get those informations related to the SDRAM
30 * address decoding windows. This is because devices also have their
31 * own windows (configured through registers that are part of each
32 * device register space), and therefore the drivers for Marvell
33 * devices have to configure those device -> SDRAM windows to ensure
34 * that DMA works properly.
35 *
36 * - Provides an API for platform code or device drivers to
37 * dynamically add or remove address decoding windows for the CPU ->
Thomas Petazzoni6275afe2013-07-26 10:17:52 -030038 * device accesses. This API is mvebu_mbus_add_window_by_id(),
39 * mvebu_mbus_add_window_remap_by_id() and
40 * mvebu_mbus_del_window().
Thomas Petazzonifddddb52013-03-21 17:59:14 +010041 *
42 * - Provides a debugfs interface in /sys/kernel/debug/mvebu-mbus/ to
43 * see the list of CPU -> SDRAM windows and their configuration
44 * (file 'sdram') and the list of CPU -> devices windows and their
45 * configuration (file 'devices').
46 */
47
Ezequiel Garciab15d0b52013-06-07 13:47:38 -030048#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
49
Thomas Petazzonifddddb52013-03-21 17:59:14 +010050#include <linux/kernel.h>
51#include <linux/module.h>
52#include <linux/init.h>
53#include <linux/mbus.h>
54#include <linux/io.h>
55#include <linux/ioport.h>
56#include <linux/of.h>
57#include <linux/of_address.h>
58#include <linux/debugfs.h>
Jason Gunthorpe09752a12014-04-18 14:19:51 +020059#include <linux/log2.h>
Thomas Petazzonia0e89c02014-11-21 17:00:03 +010060#include <linux/syscore_ops.h>
Thomas Petazzoni1737cac2015-01-09 10:59:04 -060061#include <linux/memblock.h>
Thomas Petazzonifddddb52013-03-21 17:59:14 +010062
63/*
64 * DDR target is the same on all platforms.
65 */
66#define TARGET_DDR 0
67
68/*
69 * CPU Address Decode Windows registers
70 */
71#define WIN_CTRL_OFF 0x0000
72#define WIN_CTRL_ENABLE BIT(0)
Nicolas Schichan8c9e06e2015-05-28 10:40:12 +020073/* Only on HW I/O coherency capable platforms */
Thomas Petazzonia0b5cd42015-01-16 17:11:28 +010074#define WIN_CTRL_SYNCBARRIER BIT(1)
Thomas Petazzonifddddb52013-03-21 17:59:14 +010075#define WIN_CTRL_TGT_MASK 0xf0
76#define WIN_CTRL_TGT_SHIFT 4
77#define WIN_CTRL_ATTR_MASK 0xff00
78#define WIN_CTRL_ATTR_SHIFT 8
79#define WIN_CTRL_SIZE_MASK 0xffff0000
80#define WIN_CTRL_SIZE_SHIFT 16
81#define WIN_BASE_OFF 0x0004
82#define WIN_BASE_LOW 0xffff0000
83#define WIN_BASE_HIGH 0xf
84#define WIN_REMAP_LO_OFF 0x0008
85#define WIN_REMAP_LOW 0xffff0000
86#define WIN_REMAP_HI_OFF 0x000c
87
Thomas Petazzonia0b5cd42015-01-16 17:11:28 +010088#define UNIT_SYNC_BARRIER_OFF 0x84
89#define UNIT_SYNC_BARRIER_ALL 0xFFFF
90
Thomas Petazzonifddddb52013-03-21 17:59:14 +010091#define ATTR_HW_COHERENCY (0x1 << 4)
92
93#define DDR_BASE_CS_OFF(n) (0x0000 + ((n) << 3))
94#define DDR_BASE_CS_HIGH_MASK 0xf
95#define DDR_BASE_CS_LOW_MASK 0xff000000
96#define DDR_SIZE_CS_OFF(n) (0x0004 + ((n) << 3))
97#define DDR_SIZE_ENABLED BIT(0)
98#define DDR_SIZE_CS_MASK 0x1c
99#define DDR_SIZE_CS_SHIFT 2
100#define DDR_SIZE_MASK 0xff000000
101
102#define DOVE_DDR_BASE_CS_OFF(n) ((n) << 4)
103
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100104/* Relative to mbusbridge_base */
105#define MBUS_BRIDGE_CTRL_OFF 0x0
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600106#define MBUS_BRIDGE_SIZE_MASK 0xffff0000
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100107#define MBUS_BRIDGE_BASE_OFF 0x4
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600108#define MBUS_BRIDGE_BASE_MASK 0xffff0000
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100109
110/* Maximum number of windows, for all known platforms */
111#define MBUS_WINS_MAX 20
112
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100113struct mvebu_mbus_state;
114
115struct mvebu_mbus_soc_data {
116 unsigned int num_wins;
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100117 bool has_mbus_bridge;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100118 unsigned int (*win_cfg_offset)(const int win);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100119 unsigned int (*win_remap_offset)(const int win);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100120 void (*setup_cpu_target)(struct mvebu_mbus_state *s);
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100121 int (*save_cpu_target)(struct mvebu_mbus_state *s,
122 u32 *store_addr);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100123 int (*show_cpu_target)(struct mvebu_mbus_state *s,
124 struct seq_file *seq, void *v);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100125};
126
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100127/*
128 * Used to store the state of one MBus window accross suspend/resume.
129 */
130struct mvebu_mbus_win_data {
131 u32 ctrl;
132 u32 base;
133 u32 remap_lo;
134 u32 remap_hi;
135};
136
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100137struct mvebu_mbus_state {
138 void __iomem *mbuswins_base;
139 void __iomem *sdramwins_base;
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100140 void __iomem *mbusbridge_base;
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100141 phys_addr_t sdramwins_phys_base;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100142 struct dentry *debugfs_root;
143 struct dentry *debugfs_sdram;
144 struct dentry *debugfs_devs;
Ezequiel Garcia79d94682013-07-26 10:17:47 -0300145 struct resource pcie_mem_aperture;
146 struct resource pcie_io_aperture;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100147 const struct mvebu_mbus_soc_data *soc;
148 int hw_io_coherency;
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100149
150 /* Used during suspend/resume */
151 u32 mbus_bridge_ctrl;
152 u32 mbus_bridge_base;
153 struct mvebu_mbus_win_data wins[MBUS_WINS_MAX];
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100154};
155
156static struct mvebu_mbus_state mbus_state;
157
158static struct mbus_dram_target_info mvebu_mbus_dram_info;
159const struct mbus_dram_target_info *mv_mbus_dram_info(void)
160{
161 return &mvebu_mbus_dram_info;
162}
163EXPORT_SYMBOL_GPL(mv_mbus_dram_info);
164
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100165/* Checks whether the given window has remap capability */
166static bool mvebu_mbus_window_is_remappable(struct mvebu_mbus_state *mbus,
167 const int win)
168{
169 return mbus->soc->win_remap_offset(win) != MVEBU_MBUS_NO_REMAP;
170}
171
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100172/*
173 * Functions to manipulate the address decoding windows
174 */
175
176static void mvebu_mbus_read_window(struct mvebu_mbus_state *mbus,
177 int win, int *enabled, u64 *base,
178 u32 *size, u8 *target, u8 *attr,
179 u64 *remap)
180{
181 void __iomem *addr = mbus->mbuswins_base +
182 mbus->soc->win_cfg_offset(win);
183 u32 basereg = readl(addr + WIN_BASE_OFF);
184 u32 ctrlreg = readl(addr + WIN_CTRL_OFF);
185
186 if (!(ctrlreg & WIN_CTRL_ENABLE)) {
187 *enabled = 0;
188 return;
189 }
190
191 *enabled = 1;
192 *base = ((u64)basereg & WIN_BASE_HIGH) << 32;
193 *base |= (basereg & WIN_BASE_LOW);
194 *size = (ctrlreg | ~WIN_CTRL_SIZE_MASK) + 1;
195
196 if (target)
197 *target = (ctrlreg & WIN_CTRL_TGT_MASK) >> WIN_CTRL_TGT_SHIFT;
198
199 if (attr)
200 *attr = (ctrlreg & WIN_CTRL_ATTR_MASK) >> WIN_CTRL_ATTR_SHIFT;
201
202 if (remap) {
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100203 if (mvebu_mbus_window_is_remappable(mbus, win)) {
204 u32 remap_low, remap_hi;
205 void __iomem *addr_rmp = mbus->mbuswins_base +
206 mbus->soc->win_remap_offset(win);
207 remap_low = readl(addr_rmp + WIN_REMAP_LO_OFF);
208 remap_hi = readl(addr_rmp + WIN_REMAP_HI_OFF);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100209 *remap = ((u64)remap_hi << 32) | remap_low;
210 } else
211 *remap = 0;
212 }
213}
214
215static void mvebu_mbus_disable_window(struct mvebu_mbus_state *mbus,
216 int win)
217{
218 void __iomem *addr;
219
220 addr = mbus->mbuswins_base + mbus->soc->win_cfg_offset(win);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100221 writel(0, addr + WIN_BASE_OFF);
222 writel(0, addr + WIN_CTRL_OFF);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100223
224 if (mvebu_mbus_window_is_remappable(mbus, win)) {
225 addr = mbus->mbuswins_base + mbus->soc->win_remap_offset(win);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100226 writel(0, addr + WIN_REMAP_LO_OFF);
227 writel(0, addr + WIN_REMAP_HI_OFF);
228 }
229}
230
231/* Checks whether the given window number is available */
Andrew Lunn38bdf452015-01-18 09:46:10 -0600232
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100233static int mvebu_mbus_window_is_free(struct mvebu_mbus_state *mbus,
234 const int win)
235{
236 void __iomem *addr = mbus->mbuswins_base +
237 mbus->soc->win_cfg_offset(win);
238 u32 ctrl = readl(addr + WIN_CTRL_OFF);
Andrew Lunn38bdf452015-01-18 09:46:10 -0600239
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100240 return !(ctrl & WIN_CTRL_ENABLE);
241}
242
243/*
244 * Checks whether the given (base, base+size) area doesn't overlap an
245 * existing region
246 */
247static int mvebu_mbus_window_conflicts(struct mvebu_mbus_state *mbus,
248 phys_addr_t base, size_t size,
249 u8 target, u8 attr)
250{
251 u64 end = (u64)base + size;
252 int win;
253
254 for (win = 0; win < mbus->soc->num_wins; win++) {
255 u64 wbase, wend;
256 u32 wsize;
257 u8 wtarget, wattr;
258 int enabled;
259
260 mvebu_mbus_read_window(mbus, win,
261 &enabled, &wbase, &wsize,
262 &wtarget, &wattr, NULL);
263
264 if (!enabled)
265 continue;
266
267 wend = wbase + wsize;
268
269 /*
270 * Check if the current window overlaps with the
271 * proposed physical range
272 */
273 if ((u64)base < wend && end > wbase)
274 return 0;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100275 }
276
277 return 1;
278}
279
280static int mvebu_mbus_find_window(struct mvebu_mbus_state *mbus,
281 phys_addr_t base, size_t size)
282{
283 int win;
284
285 for (win = 0; win < mbus->soc->num_wins; win++) {
286 u64 wbase;
287 u32 wsize;
288 int enabled;
289
290 mvebu_mbus_read_window(mbus, win,
291 &enabled, &wbase, &wsize,
292 NULL, NULL, NULL);
293
294 if (!enabled)
295 continue;
296
297 if (base == wbase && size == wsize)
298 return win;
299 }
300
301 return -ENODEV;
302}
303
304static int mvebu_mbus_setup_window(struct mvebu_mbus_state *mbus,
305 int win, phys_addr_t base, size_t size,
306 phys_addr_t remap, u8 target,
307 u8 attr)
308{
309 void __iomem *addr = mbus->mbuswins_base +
310 mbus->soc->win_cfg_offset(win);
311 u32 ctrl, remap_addr;
312
Jason Gunthorpe09752a12014-04-18 14:19:51 +0200313 if (!is_power_of_2(size)) {
314 WARN(true, "Invalid MBus window size: 0x%zx\n", size);
315 return -EINVAL;
316 }
317
318 if ((base & (phys_addr_t)(size - 1)) != 0) {
319 WARN(true, "Invalid MBus base/size: %pa len 0x%zx\n", &base,
320 size);
321 return -EINVAL;
322 }
323
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100324 ctrl = ((size - 1) & WIN_CTRL_SIZE_MASK) |
325 (attr << WIN_CTRL_ATTR_SHIFT) |
326 (target << WIN_CTRL_TGT_SHIFT) |
327 WIN_CTRL_ENABLE;
Nicolas Schichan8c9e06e2015-05-28 10:40:12 +0200328 if (mbus->hw_io_coherency)
329 ctrl |= WIN_CTRL_SYNCBARRIER;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100330
331 writel(base & WIN_BASE_LOW, addr + WIN_BASE_OFF);
332 writel(ctrl, addr + WIN_CTRL_OFF);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100333
334 if (mvebu_mbus_window_is_remappable(mbus, win)) {
335 void __iomem *addr_rmp = mbus->mbuswins_base +
336 mbus->soc->win_remap_offset(win);
337
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100338 if (remap == MVEBU_MBUS_NO_REMAP)
339 remap_addr = base;
340 else
341 remap_addr = remap;
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100342 writel(remap_addr & WIN_REMAP_LOW, addr_rmp + WIN_REMAP_LO_OFF);
343 writel(0, addr_rmp + WIN_REMAP_HI_OFF);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100344 }
345
346 return 0;
347}
348
349static int mvebu_mbus_alloc_window(struct mvebu_mbus_state *mbus,
350 phys_addr_t base, size_t size,
351 phys_addr_t remap, u8 target,
352 u8 attr)
353{
354 int win;
355
356 if (remap == MVEBU_MBUS_NO_REMAP) {
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100357 for (win = 0; win < mbus->soc->num_wins; win++) {
358 if (mvebu_mbus_window_is_remappable(mbus, win))
359 continue;
360
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100361 if (mvebu_mbus_window_is_free(mbus, win))
362 return mvebu_mbus_setup_window(mbus, win, base,
363 size, remap,
364 target, attr);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100365 }
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100366 }
367
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100368 for (win = 0; win < mbus->soc->num_wins; win++) {
369 /* Skip window if need remap but is not supported */
370 if ((remap != MVEBU_MBUS_NO_REMAP) &&
371 !mvebu_mbus_window_is_remappable(mbus, win))
372 continue;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100373
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100374 if (mvebu_mbus_window_is_free(mbus, win))
375 return mvebu_mbus_setup_window(mbus, win, base, size,
376 remap, target, attr);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100377 }
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100378
379 return -ENOMEM;
380}
381
382/*
383 * Debugfs debugging
384 */
385
386/* Common function used for Dove, Kirkwood, Armada 370/XP and Orion 5x */
387static int mvebu_sdram_debug_show_orion(struct mvebu_mbus_state *mbus,
388 struct seq_file *seq, void *v)
389{
390 int i;
391
392 for (i = 0; i < 4; i++) {
393 u32 basereg = readl(mbus->sdramwins_base + DDR_BASE_CS_OFF(i));
394 u32 sizereg = readl(mbus->sdramwins_base + DDR_SIZE_CS_OFF(i));
395 u64 base;
396 u32 size;
397
398 if (!(sizereg & DDR_SIZE_ENABLED)) {
399 seq_printf(seq, "[%d] disabled\n", i);
400 continue;
401 }
402
403 base = ((u64)basereg & DDR_BASE_CS_HIGH_MASK) << 32;
404 base |= basereg & DDR_BASE_CS_LOW_MASK;
405 size = (sizereg | ~DDR_SIZE_MASK);
406
407 seq_printf(seq, "[%d] %016llx - %016llx : cs%d\n",
408 i, (unsigned long long)base,
409 (unsigned long long)base + size + 1,
410 (sizereg & DDR_SIZE_CS_MASK) >> DDR_SIZE_CS_SHIFT);
411 }
412
413 return 0;
414}
415
416/* Special function for Dove */
417static int mvebu_sdram_debug_show_dove(struct mvebu_mbus_state *mbus,
418 struct seq_file *seq, void *v)
419{
420 int i;
421
422 for (i = 0; i < 2; i++) {
423 u32 map = readl(mbus->sdramwins_base + DOVE_DDR_BASE_CS_OFF(i));
424 u64 base;
425 u32 size;
426
427 if (!(map & 1)) {
428 seq_printf(seq, "[%d] disabled\n", i);
429 continue;
430 }
431
432 base = map & 0xff800000;
433 size = 0x100000 << (((map & 0x000f0000) >> 16) - 4);
434
435 seq_printf(seq, "[%d] %016llx - %016llx : cs%d\n",
436 i, (unsigned long long)base,
437 (unsigned long long)base + size, i);
438 }
439
440 return 0;
441}
442
443static int mvebu_sdram_debug_show(struct seq_file *seq, void *v)
444{
445 struct mvebu_mbus_state *mbus = &mbus_state;
446 return mbus->soc->show_cpu_target(mbus, seq, v);
447}
448
449static int mvebu_sdram_debug_open(struct inode *inode, struct file *file)
450{
451 return single_open(file, mvebu_sdram_debug_show, inode->i_private);
452}
453
454static const struct file_operations mvebu_sdram_debug_fops = {
455 .open = mvebu_sdram_debug_open,
456 .read = seq_read,
457 .llseek = seq_lseek,
458 .release = single_release,
459};
460
461static int mvebu_devs_debug_show(struct seq_file *seq, void *v)
462{
463 struct mvebu_mbus_state *mbus = &mbus_state;
464 int win;
465
466 for (win = 0; win < mbus->soc->num_wins; win++) {
467 u64 wbase, wremap;
468 u32 wsize;
469 u8 wtarget, wattr;
Thomas Petazzonied843a72013-07-26 10:17:51 -0300470 int enabled;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100471
472 mvebu_mbus_read_window(mbus, win,
473 &enabled, &wbase, &wsize,
474 &wtarget, &wattr, &wremap);
475
476 if (!enabled) {
477 seq_printf(seq, "[%02d] disabled\n", win);
478 continue;
479 }
480
Thomas Petazzonied843a72013-07-26 10:17:51 -0300481 seq_printf(seq, "[%02d] %016llx - %016llx : %04x:%04x",
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100482 win, (unsigned long long)wbase,
Thomas Petazzonied843a72013-07-26 10:17:51 -0300483 (unsigned long long)(wbase + wsize), wtarget, wattr);
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100484
Jason Gunthorpe09752a12014-04-18 14:19:51 +0200485 if (!is_power_of_2(wsize) ||
486 ((wbase & (u64)(wsize - 1)) != 0))
487 seq_puts(seq, " (Invalid base/size!!)");
488
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100489 if (mvebu_mbus_window_is_remappable(mbus, win)) {
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100490 seq_printf(seq, " (remap %016llx)\n",
491 (unsigned long long)wremap);
492 } else
493 seq_printf(seq, "\n");
494 }
495
496 return 0;
497}
498
499static int mvebu_devs_debug_open(struct inode *inode, struct file *file)
500{
501 return single_open(file, mvebu_devs_debug_show, inode->i_private);
502}
503
504static const struct file_operations mvebu_devs_debug_fops = {
505 .open = mvebu_devs_debug_open,
506 .read = seq_read,
507 .llseek = seq_lseek,
508 .release = single_release,
509};
510
511/*
512 * SoC-specific functions and definitions
513 */
514
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100515static unsigned int generic_mbus_win_cfg_offset(int win)
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100516{
517 return win << 4;
518}
519
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100520static unsigned int armada_370_xp_mbus_win_cfg_offset(int win)
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100521{
522 /* The register layout is a bit annoying and the below code
523 * tries to cope with it.
524 * - At offset 0x0, there are the registers for the first 8
525 * windows, with 4 registers of 32 bits per window (ctrl,
526 * base, remap low, remap high)
527 * - Then at offset 0x80, there is a hole of 0x10 bytes for
528 * the internal registers base address and internal units
529 * sync barrier register.
530 * - Then at offset 0x90, there the registers for 12
531 * windows, with only 2 registers of 32 bits per window
532 * (ctrl, base).
533 */
534 if (win < 8)
535 return win << 4;
536 else
537 return 0x90 + ((win - 8) << 3);
538}
539
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100540static unsigned int mv78xx0_mbus_win_cfg_offset(int win)
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100541{
542 if (win < 8)
543 return win << 4;
544 else
545 return 0x900 + ((win - 8) << 4);
546}
547
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100548static unsigned int generic_mbus_win_remap_2_offset(int win)
549{
550 if (win < 2)
551 return generic_mbus_win_cfg_offset(win);
552 else
553 return MVEBU_MBUS_NO_REMAP;
554}
555
556static unsigned int generic_mbus_win_remap_4_offset(int win)
557{
558 if (win < 4)
559 return generic_mbus_win_cfg_offset(win);
560 else
561 return MVEBU_MBUS_NO_REMAP;
562}
563
564static unsigned int generic_mbus_win_remap_8_offset(int win)
565{
566 if (win < 8)
567 return generic_mbus_win_cfg_offset(win);
568 else
569 return MVEBU_MBUS_NO_REMAP;
570}
571
572static unsigned int armada_xp_mbus_win_remap_offset(int win)
573{
574 if (win < 8)
575 return generic_mbus_win_cfg_offset(win);
576 else if (win == 13)
577 return 0xF0 - WIN_REMAP_LO_OFF;
578 else
579 return MVEBU_MBUS_NO_REMAP;
580}
581
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600582/*
583 * Use the memblock information to find the MBus bridge hole in the
584 * physical address space.
585 */
586static void __init
587mvebu_mbus_find_bridge_hole(uint64_t *start, uint64_t *end)
588{
589 struct memblock_region *r;
590 uint64_t s = 0;
591
592 for_each_memblock(memory, r) {
593 /*
594 * This part of the memory is above 4 GB, so we don't
595 * care for the MBus bridge hole.
596 */
597 if (r->base >= 0x100000000)
598 continue;
599
600 /*
601 * The MBus bridge hole is at the end of the RAM under
602 * the 4 GB limit.
603 */
604 if (r->base + r->size > s)
605 s = r->base + r->size;
606 }
607
608 *start = s;
609 *end = 0x100000000;
610}
611
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100612static void __init
613mvebu_mbus_default_setup_cpu_target(struct mvebu_mbus_state *mbus)
614{
615 int i;
616 int cs;
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600617 uint64_t mbus_bridge_base, mbus_bridge_end;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100618
619 mvebu_mbus_dram_info.mbus_dram_target_id = TARGET_DDR;
620
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600621 mvebu_mbus_find_bridge_hole(&mbus_bridge_base, &mbus_bridge_end);
622
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100623 for (i = 0, cs = 0; i < 4; i++) {
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600624 u64 base = readl(mbus->sdramwins_base + DDR_BASE_CS_OFF(i));
625 u64 size = readl(mbus->sdramwins_base + DDR_SIZE_CS_OFF(i));
626 u64 end;
627 struct mbus_dram_window *w;
628
629 /* Ignore entries that are not enabled */
630 if (!(size & DDR_SIZE_ENABLED))
631 continue;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100632
633 /*
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600634 * Ignore entries whose base address is above 2^32,
635 * since devices cannot DMA to such high addresses
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100636 */
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600637 if (base & DDR_BASE_CS_HIGH_MASK)
638 continue;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100639
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600640 base = base & DDR_BASE_CS_LOW_MASK;
641 size = (size | ~DDR_SIZE_MASK) + 1;
642 end = base + size;
643
644 /*
645 * Adjust base/size of the current CS to make sure it
646 * doesn't overlap with the MBus bridge hole. This is
647 * particularly important for devices that do DMA from
648 * DRAM to a SRAM mapped in a MBus window, such as the
649 * CESA cryptographic engine.
650 */
651
652 /*
653 * The CS is fully enclosed inside the MBus bridge
654 * area, so ignore it.
655 */
656 if (base >= mbus_bridge_base && end <= mbus_bridge_end)
657 continue;
658
659 /*
660 * Beginning of CS overlaps with end of MBus, raise CS
661 * base address, and shrink its size.
662 */
663 if (base >= mbus_bridge_base && end > mbus_bridge_end) {
664 size -= mbus_bridge_end - base;
665 base = mbus_bridge_end;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100666 }
Thomas Petazzoni1737cac2015-01-09 10:59:04 -0600667
668 /*
669 * End of CS overlaps with beginning of MBus, shrink
670 * CS size.
671 */
672 if (base < mbus_bridge_base && end > mbus_bridge_base)
673 size -= end - mbus_bridge_base;
674
675 w = &mvebu_mbus_dram_info.cs[cs++];
676 w->cs_index = i;
677 w->mbus_attr = 0xf & ~(1 << i);
678 if (mbus->hw_io_coherency)
679 w->mbus_attr |= ATTR_HW_COHERENCY;
680 w->base = base;
681 w->size = size;
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100682 }
683 mvebu_mbus_dram_info.num_cs = cs;
684}
685
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100686static int
687mvebu_mbus_default_save_cpu_target(struct mvebu_mbus_state *mbus,
688 u32 *store_addr)
689{
690 int i;
691
692 for (i = 0; i < 4; i++) {
693 u32 base = readl(mbus->sdramwins_base + DDR_BASE_CS_OFF(i));
694 u32 size = readl(mbus->sdramwins_base + DDR_SIZE_CS_OFF(i));
695
696 writel(mbus->sdramwins_phys_base + DDR_BASE_CS_OFF(i),
697 store_addr++);
698 writel(base, store_addr++);
699 writel(mbus->sdramwins_phys_base + DDR_SIZE_CS_OFF(i),
700 store_addr++);
701 writel(size, store_addr++);
702 }
703
704 /* We've written 16 words to the store address */
705 return 16;
706}
707
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100708static void __init
709mvebu_mbus_dove_setup_cpu_target(struct mvebu_mbus_state *mbus)
710{
711 int i;
712 int cs;
713
714 mvebu_mbus_dram_info.mbus_dram_target_id = TARGET_DDR;
715
716 for (i = 0, cs = 0; i < 2; i++) {
717 u32 map = readl(mbus->sdramwins_base + DOVE_DDR_BASE_CS_OFF(i));
718
719 /*
720 * Chip select enabled?
721 */
722 if (map & 1) {
723 struct mbus_dram_window *w;
724
725 w = &mvebu_mbus_dram_info.cs[cs++];
726 w->cs_index = i;
727 w->mbus_attr = 0; /* CS address decoding done inside */
728 /* the DDR controller, no need to */
729 /* provide attributes */
730 w->base = map & 0xff800000;
731 w->size = 0x100000 << (((map & 0x000f0000) >> 16) - 4);
732 }
733 }
734
735 mvebu_mbus_dram_info.num_cs = cs;
736}
737
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100738static int
739mvebu_mbus_dove_save_cpu_target(struct mvebu_mbus_state *mbus,
740 u32 *store_addr)
741{
742 int i;
743
744 for (i = 0; i < 2; i++) {
745 u32 map = readl(mbus->sdramwins_base + DOVE_DDR_BASE_CS_OFF(i));
746
747 writel(mbus->sdramwins_phys_base + DOVE_DDR_BASE_CS_OFF(i),
748 store_addr++);
749 writel(map, store_addr++);
750 }
751
752 /* We've written 4 words to the store address */
753 return 4;
754}
755
756int mvebu_mbus_save_cpu_target(u32 *store_addr)
757{
758 return mbus_state.soc->save_cpu_target(&mbus_state, store_addr);
759}
760
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100761static const struct mvebu_mbus_soc_data armada_370_mbus_data = {
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100762 .num_wins = 20,
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100763 .has_mbus_bridge = true,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100764 .win_cfg_offset = armada_370_xp_mbus_win_cfg_offset,
765 .win_remap_offset = generic_mbus_win_remap_8_offset,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100766 .setup_cpu_target = mvebu_mbus_default_setup_cpu_target,
767 .show_cpu_target = mvebu_sdram_debug_show_orion,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100768 .save_cpu_target = mvebu_mbus_default_save_cpu_target,
769};
770
771static const struct mvebu_mbus_soc_data armada_xp_mbus_data = {
772 .num_wins = 20,
773 .has_mbus_bridge = true,
774 .win_cfg_offset = armada_370_xp_mbus_win_cfg_offset,
775 .win_remap_offset = armada_xp_mbus_win_remap_offset,
776 .setup_cpu_target = mvebu_mbus_default_setup_cpu_target,
777 .show_cpu_target = mvebu_sdram_debug_show_orion,
778 .save_cpu_target = mvebu_mbus_default_save_cpu_target,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100779};
780
781static const struct mvebu_mbus_soc_data kirkwood_mbus_data = {
782 .num_wins = 8,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100783 .win_cfg_offset = generic_mbus_win_cfg_offset,
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100784 .save_cpu_target = mvebu_mbus_default_save_cpu_target,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100785 .win_remap_offset = generic_mbus_win_remap_4_offset,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100786 .setup_cpu_target = mvebu_mbus_default_setup_cpu_target,
787 .show_cpu_target = mvebu_sdram_debug_show_orion,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100788};
789
790static const struct mvebu_mbus_soc_data dove_mbus_data = {
791 .num_wins = 8,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100792 .win_cfg_offset = generic_mbus_win_cfg_offset,
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100793 .save_cpu_target = mvebu_mbus_dove_save_cpu_target,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100794 .win_remap_offset = generic_mbus_win_remap_4_offset,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100795 .setup_cpu_target = mvebu_mbus_dove_setup_cpu_target,
796 .show_cpu_target = mvebu_sdram_debug_show_dove,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100797};
798
799/*
800 * Some variants of Orion5x have 4 remappable windows, some other have
801 * only two of them.
802 */
803static const struct mvebu_mbus_soc_data orion5x_4win_mbus_data = {
804 .num_wins = 8,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100805 .win_cfg_offset = generic_mbus_win_cfg_offset,
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100806 .save_cpu_target = mvebu_mbus_default_save_cpu_target,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100807 .win_remap_offset = generic_mbus_win_remap_4_offset,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100808 .setup_cpu_target = mvebu_mbus_default_setup_cpu_target,
809 .show_cpu_target = mvebu_sdram_debug_show_orion,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100810};
811
812static const struct mvebu_mbus_soc_data orion5x_2win_mbus_data = {
813 .num_wins = 8,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100814 .win_cfg_offset = generic_mbus_win_cfg_offset,
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100815 .save_cpu_target = mvebu_mbus_default_save_cpu_target,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100816 .win_remap_offset = generic_mbus_win_remap_2_offset,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100817 .setup_cpu_target = mvebu_mbus_default_setup_cpu_target,
818 .show_cpu_target = mvebu_sdram_debug_show_orion,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100819};
820
821static const struct mvebu_mbus_soc_data mv78xx0_mbus_data = {
822 .num_wins = 14,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100823 .win_cfg_offset = mv78xx0_mbus_win_cfg_offset,
Thomas Petazzoni4749c022014-11-21 17:00:04 +0100824 .save_cpu_target = mvebu_mbus_default_save_cpu_target,
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100825 .win_remap_offset = generic_mbus_win_remap_8_offset,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100826 .setup_cpu_target = mvebu_mbus_default_setup_cpu_target,
827 .show_cpu_target = mvebu_sdram_debug_show_orion,
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100828};
829
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100830static const struct of_device_id of_mvebu_mbus_ids[] = {
831 { .compatible = "marvell,armada370-mbus",
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100832 .data = &armada_370_mbus_data, },
833 { .compatible = "marvell,armada375-mbus",
834 .data = &armada_xp_mbus_data, },
835 { .compatible = "marvell,armada380-mbus",
836 .data = &armada_xp_mbus_data, },
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100837 { .compatible = "marvell,armadaxp-mbus",
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100838 .data = &armada_xp_mbus_data, },
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100839 { .compatible = "marvell,kirkwood-mbus",
840 .data = &kirkwood_mbus_data, },
841 { .compatible = "marvell,dove-mbus",
842 .data = &dove_mbus_data, },
843 { .compatible = "marvell,orion5x-88f5281-mbus",
844 .data = &orion5x_4win_mbus_data, },
845 { .compatible = "marvell,orion5x-88f5182-mbus",
846 .data = &orion5x_2win_mbus_data, },
847 { .compatible = "marvell,orion5x-88f5181-mbus",
848 .data = &orion5x_2win_mbus_data, },
849 { .compatible = "marvell,orion5x-88f6183-mbus",
850 .data = &orion5x_4win_mbus_data, },
851 { .compatible = "marvell,mv78xx0-mbus",
852 .data = &mv78xx0_mbus_data, },
853 { },
854};
855
856/*
857 * Public API of the driver
858 */
Thomas Petazzoni6a63b092013-07-26 10:17:39 -0300859int mvebu_mbus_add_window_remap_by_id(unsigned int target,
860 unsigned int attribute,
861 phys_addr_t base, size_t size,
862 phys_addr_t remap)
863{
864 struct mvebu_mbus_state *s = &mbus_state;
865
866 if (!mvebu_mbus_window_conflicts(s, base, size, target, attribute)) {
867 pr_err("cannot add window '%x:%x', conflicts with another window\n",
868 target, attribute);
869 return -EINVAL;
870 }
871
872 return mvebu_mbus_alloc_window(s, base, size, remap, target, attribute);
873}
874
Thomas Petazzoni6a63b092013-07-26 10:17:39 -0300875int mvebu_mbus_add_window_by_id(unsigned int target, unsigned int attribute,
876 phys_addr_t base, size_t size)
877{
878 return mvebu_mbus_add_window_remap_by_id(target, attribute, base,
879 size, MVEBU_MBUS_NO_REMAP);
880}
881
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100882int mvebu_mbus_del_window(phys_addr_t base, size_t size)
883{
884 int win;
885
886 win = mvebu_mbus_find_window(&mbus_state, base, size);
887 if (win < 0)
888 return win;
889
890 mvebu_mbus_disable_window(&mbus_state, win);
891 return 0;
892}
893
Ezequiel Garcia79d94682013-07-26 10:17:47 -0300894void mvebu_mbus_get_pcie_mem_aperture(struct resource *res)
895{
896 if (!res)
897 return;
898 *res = mbus_state.pcie_mem_aperture;
899}
900
901void mvebu_mbus_get_pcie_io_aperture(struct resource *res)
902{
903 if (!res)
904 return;
905 *res = mbus_state.pcie_io_aperture;
906}
907
Thomas Petazzonifddddb52013-03-21 17:59:14 +0100908static __init int mvebu_mbus_debugfs_init(void)
909{
910 struct mvebu_mbus_state *s = &mbus_state;
911
912 /*
913 * If no base has been initialized, doesn't make sense to
914 * register the debugfs entries. We may be on a multiplatform
915 * kernel that isn't running a Marvell EBU SoC.
916 */
917 if (!s->mbuswins_base)
918 return 0;
919
920 s->debugfs_root = debugfs_create_dir("mvebu-mbus", NULL);
921 if (s->debugfs_root) {
922 s->debugfs_sdram = debugfs_create_file("sdram", S_IRUGO,
923 s->debugfs_root, NULL,
924 &mvebu_sdram_debug_fops);
925 s->debugfs_devs = debugfs_create_file("devices", S_IRUGO,
926 s->debugfs_root, NULL,
927 &mvebu_devs_debug_fops);
928 }
929
930 return 0;
931}
932fs_initcall(mvebu_mbus_debugfs_init);
933
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100934static int mvebu_mbus_suspend(void)
935{
936 struct mvebu_mbus_state *s = &mbus_state;
937 int win;
938
939 if (!s->mbusbridge_base)
940 return -ENODEV;
941
942 for (win = 0; win < s->soc->num_wins; win++) {
943 void __iomem *addr = s->mbuswins_base +
944 s->soc->win_cfg_offset(win);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100945 void __iomem *addr_rmp;
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100946
947 s->wins[win].base = readl(addr + WIN_BASE_OFF);
948 s->wins[win].ctrl = readl(addr + WIN_CTRL_OFF);
949
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100950 if (!mvebu_mbus_window_is_remappable(s, win))
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100951 continue;
952
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100953 addr_rmp = s->mbuswins_base +
954 s->soc->win_remap_offset(win);
955
956 s->wins[win].remap_lo = readl(addr_rmp + WIN_REMAP_LO_OFF);
957 s->wins[win].remap_hi = readl(addr_rmp + WIN_REMAP_HI_OFF);
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100958 }
959
960 s->mbus_bridge_ctrl = readl(s->mbusbridge_base +
961 MBUS_BRIDGE_CTRL_OFF);
962 s->mbus_bridge_base = readl(s->mbusbridge_base +
963 MBUS_BRIDGE_BASE_OFF);
964
965 return 0;
966}
967
968static void mvebu_mbus_resume(void)
969{
970 struct mvebu_mbus_state *s = &mbus_state;
971 int win;
972
973 writel(s->mbus_bridge_ctrl,
974 s->mbusbridge_base + MBUS_BRIDGE_CTRL_OFF);
975 writel(s->mbus_bridge_base,
976 s->mbusbridge_base + MBUS_BRIDGE_BASE_OFF);
977
978 for (win = 0; win < s->soc->num_wins; win++) {
979 void __iomem *addr = s->mbuswins_base +
980 s->soc->win_cfg_offset(win);
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100981 void __iomem *addr_rmp;
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100982
983 writel(s->wins[win].base, addr + WIN_BASE_OFF);
984 writel(s->wins[win].ctrl, addr + WIN_CTRL_OFF);
985
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100986 if (!mvebu_mbus_window_is_remappable(s, win))
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100987 continue;
988
Michal Mazur7fdf3d82014-12-30 13:43:43 +0100989 addr_rmp = s->mbuswins_base +
990 s->soc->win_remap_offset(win);
991
992 writel(s->wins[win].remap_lo, addr_rmp + WIN_REMAP_LO_OFF);
993 writel(s->wins[win].remap_hi, addr_rmp + WIN_REMAP_HI_OFF);
Thomas Petazzonia0e89c02014-11-21 17:00:03 +0100994 }
995}
996
997struct syscore_ops mvebu_mbus_syscore_ops = {
998 .suspend = mvebu_mbus_suspend,
999 .resume = mvebu_mbus_resume,
1000};
1001
Ezequiel Garcia6bd6b3c2013-07-26 10:17:44 -03001002static int __init mvebu_mbus_common_init(struct mvebu_mbus_state *mbus,
1003 phys_addr_t mbuswins_phys_base,
1004 size_t mbuswins_size,
1005 phys_addr_t sdramwins_phys_base,
Thomas Petazzonia0e89c02014-11-21 17:00:03 +01001006 size_t sdramwins_size,
1007 phys_addr_t mbusbridge_phys_base,
Thomas Petazzonia0b5cd42015-01-16 17:11:28 +01001008 size_t mbusbridge_size,
1009 bool is_coherent)
Thomas Petazzonifddddb52013-03-21 17:59:14 +01001010{
Thomas Petazzonifddddb52013-03-21 17:59:14 +01001011 int win;
1012
Thomas Petazzonifddddb52013-03-21 17:59:14 +01001013 mbus->mbuswins_base = ioremap(mbuswins_phys_base, mbuswins_size);
1014 if (!mbus->mbuswins_base)
1015 return -ENOMEM;
1016
1017 mbus->sdramwins_base = ioremap(sdramwins_phys_base, sdramwins_size);
1018 if (!mbus->sdramwins_base) {
1019 iounmap(mbus_state.mbuswins_base);
1020 return -ENOMEM;
1021 }
1022
Thomas Petazzoni4749c022014-11-21 17:00:04 +01001023 mbus->sdramwins_phys_base = sdramwins_phys_base;
1024
Thomas Petazzonia0e89c02014-11-21 17:00:03 +01001025 if (mbusbridge_phys_base) {
1026 mbus->mbusbridge_base = ioremap(mbusbridge_phys_base,
1027 mbusbridge_size);
1028 if (!mbus->mbusbridge_base) {
1029 iounmap(mbus->sdramwins_base);
1030 iounmap(mbus->mbuswins_base);
1031 return -ENOMEM;
1032 }
1033 } else
1034 mbus->mbusbridge_base = NULL;
1035
Thomas Petazzonifddddb52013-03-21 17:59:14 +01001036 for (win = 0; win < mbus->soc->num_wins; win++)
1037 mvebu_mbus_disable_window(mbus, win);
1038
1039 mbus->soc->setup_cpu_target(mbus);
1040
Thomas Petazzonia0b5cd42015-01-16 17:11:28 +01001041 if (is_coherent)
1042 writel(UNIT_SYNC_BARRIER_ALL,
1043 mbus->mbuswins_base + UNIT_SYNC_BARRIER_OFF);
1044
Thomas Petazzonia0e89c02014-11-21 17:00:03 +01001045 register_syscore_ops(&mvebu_mbus_syscore_ops);
1046
Thomas Petazzonifddddb52013-03-21 17:59:14 +01001047 return 0;
1048}
Ezequiel Garcia6bd6b3c2013-07-26 10:17:44 -03001049
1050int __init mvebu_mbus_init(const char *soc, phys_addr_t mbuswins_phys_base,
1051 size_t mbuswins_size,
1052 phys_addr_t sdramwins_phys_base,
1053 size_t sdramwins_size)
1054{
1055 const struct of_device_id *of_id;
1056
Dan Carpenter7663cfd2013-11-13 10:50:24 +03001057 for (of_id = of_mvebu_mbus_ids; of_id->compatible[0]; of_id++)
Ezequiel Garcia6bd6b3c2013-07-26 10:17:44 -03001058 if (!strcmp(of_id->compatible, soc))
1059 break;
1060
Dan Carpenter7663cfd2013-11-13 10:50:24 +03001061 if (!of_id->compatible[0]) {
Ezequiel Garcia6bd6b3c2013-07-26 10:17:44 -03001062 pr_err("could not find a matching SoC family\n");
1063 return -ENODEV;
1064 }
1065
1066 mbus_state.soc = of_id->data;
1067
1068 return mvebu_mbus_common_init(&mbus_state,
1069 mbuswins_phys_base,
1070 mbuswins_size,
1071 sdramwins_phys_base,
Thomas Petazzonia0b5cd42015-01-16 17:11:28 +01001072 sdramwins_size, 0, 0, false);
Ezequiel Garcia6bd6b3c2013-07-26 10:17:44 -03001073}
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001074
1075#ifdef CONFIG_OF
Ezequiel Garciabb24cab2013-07-26 10:17:46 -03001076/*
1077 * The window IDs in the ranges DT property have the following format:
1078 * - bits 28 to 31: MBus custom field
1079 * - bits 24 to 27: window target ID
1080 * - bits 16 to 23: window attribute ID
1081 * - bits 0 to 15: unused
1082 */
1083#define CUSTOM(id) (((id) & 0xF0000000) >> 24)
1084#define TARGET(id) (((id) & 0x0F000000) >> 24)
1085#define ATTR(id) (((id) & 0x00FF0000) >> 16)
1086
1087static int __init mbus_dt_setup_win(struct mvebu_mbus_state *mbus,
1088 u32 base, u32 size,
1089 u8 target, u8 attr)
1090{
Ezequiel Garciabb24cab2013-07-26 10:17:46 -03001091 if (!mvebu_mbus_window_conflicts(mbus, base, size, target, attr)) {
Thomas Petazzonied843a72013-07-26 10:17:51 -03001092 pr_err("cannot add window '%04x:%04x', conflicts with another window\n",
1093 target, attr);
Ezequiel Garciabb24cab2013-07-26 10:17:46 -03001094 return -EBUSY;
1095 }
1096
1097 if (mvebu_mbus_alloc_window(mbus, base, size, MVEBU_MBUS_NO_REMAP,
1098 target, attr)) {
Thomas Petazzonied843a72013-07-26 10:17:51 -03001099 pr_err("cannot add window '%04x:%04x', too many windows\n",
1100 target, attr);
Ezequiel Garciabb24cab2013-07-26 10:17:46 -03001101 return -ENOMEM;
1102 }
1103 return 0;
1104}
1105
1106static int __init
1107mbus_parse_ranges(struct device_node *node,
1108 int *addr_cells, int *c_addr_cells, int *c_size_cells,
1109 int *cell_count, const __be32 **ranges_start,
1110 const __be32 **ranges_end)
1111{
1112 const __be32 *prop;
1113 int ranges_len, tuple_len;
1114
1115 /* Allow a node with no 'ranges' property */
1116 *ranges_start = of_get_property(node, "ranges", &ranges_len);
1117 if (*ranges_start == NULL) {
1118 *addr_cells = *c_addr_cells = *c_size_cells = *cell_count = 0;
1119 *ranges_start = *ranges_end = NULL;
1120 return 0;
1121 }
1122 *ranges_end = *ranges_start + ranges_len / sizeof(__be32);
1123
1124 *addr_cells = of_n_addr_cells(node);
1125
1126 prop = of_get_property(node, "#address-cells", NULL);
1127 *c_addr_cells = be32_to_cpup(prop);
1128
1129 prop = of_get_property(node, "#size-cells", NULL);
1130 *c_size_cells = be32_to_cpup(prop);
1131
1132 *cell_count = *addr_cells + *c_addr_cells + *c_size_cells;
1133 tuple_len = (*cell_count) * sizeof(__be32);
1134
1135 if (ranges_len % tuple_len) {
1136 pr_warn("malformed ranges entry '%s'\n", node->name);
1137 return -EINVAL;
1138 }
1139 return 0;
1140}
1141
1142static int __init mbus_dt_setup(struct mvebu_mbus_state *mbus,
1143 struct device_node *np)
1144{
1145 int addr_cells, c_addr_cells, c_size_cells;
1146 int i, ret, cell_count;
1147 const __be32 *r, *ranges_start, *ranges_end;
1148
1149 ret = mbus_parse_ranges(np, &addr_cells, &c_addr_cells,
1150 &c_size_cells, &cell_count,
1151 &ranges_start, &ranges_end);
1152 if (ret < 0)
1153 return ret;
1154
1155 for (i = 0, r = ranges_start; r < ranges_end; r += cell_count, i++) {
1156 u32 windowid, base, size;
1157 u8 target, attr;
1158
1159 /*
1160 * An entry with a non-zero custom field do not
1161 * correspond to a static window, so skip it.
1162 */
1163 windowid = of_read_number(r, 1);
1164 if (CUSTOM(windowid))
1165 continue;
1166
1167 target = TARGET(windowid);
1168 attr = ATTR(windowid);
1169
1170 base = of_read_number(r + c_addr_cells, addr_cells);
1171 size = of_read_number(r + c_addr_cells + addr_cells,
1172 c_size_cells);
1173 ret = mbus_dt_setup_win(mbus, base, size, target, attr);
1174 if (ret < 0)
1175 return ret;
1176 }
1177 return 0;
1178}
1179
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001180static void __init mvebu_mbus_get_pcie_resources(struct device_node *np,
1181 struct resource *mem,
1182 struct resource *io)
1183{
1184 u32 reg[2];
1185 int ret;
1186
1187 /*
Jason Gunthorpe8553bca2013-09-17 14:11:04 -06001188 * These are optional, so we make sure that resource_size(x) will
1189 * return 0.
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001190 */
1191 memset(mem, 0, sizeof(struct resource));
Jason Gunthorpe8553bca2013-09-17 14:11:04 -06001192 mem->end = -1;
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001193 memset(io, 0, sizeof(struct resource));
Jason Gunthorpe8553bca2013-09-17 14:11:04 -06001194 io->end = -1;
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001195
1196 ret = of_property_read_u32_array(np, "pcie-mem-aperture", reg, ARRAY_SIZE(reg));
1197 if (!ret) {
1198 mem->start = reg[0];
Jason Gunthorpea723e752014-02-12 15:57:07 -07001199 mem->end = mem->start + reg[1] - 1;
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001200 mem->flags = IORESOURCE_MEM;
1201 }
1202
1203 ret = of_property_read_u32_array(np, "pcie-io-aperture", reg, ARRAY_SIZE(reg));
1204 if (!ret) {
1205 io->start = reg[0];
Jason Gunthorpea723e752014-02-12 15:57:07 -07001206 io->end = io->start + reg[1] - 1;
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001207 io->flags = IORESOURCE_IO;
1208 }
1209}
1210
Thomas Petazzoni5686a1e2014-04-14 15:47:01 +02001211int __init mvebu_mbus_dt_init(bool is_coherent)
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001212{
Thomas Petazzonia0e89c02014-11-21 17:00:03 +01001213 struct resource mbuswins_res, sdramwins_res, mbusbridge_res;
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001214 struct device_node *np, *controller;
1215 const struct of_device_id *of_id;
1216 const __be32 *prop;
1217 int ret;
1218
Josh Cartwright087a4ab2014-02-11 10:24:00 -06001219 np = of_find_matching_node_and_match(NULL, of_mvebu_mbus_ids, &of_id);
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001220 if (!np) {
1221 pr_err("could not find a matching SoC family\n");
1222 return -ENODEV;
1223 }
1224
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001225 mbus_state.soc = of_id->data;
1226
1227 prop = of_get_property(np, "controller", NULL);
1228 if (!prop) {
1229 pr_err("required 'controller' property missing\n");
1230 return -EINVAL;
1231 }
1232
1233 controller = of_find_node_by_phandle(be32_to_cpup(prop));
1234 if (!controller) {
1235 pr_err("could not find an 'mbus-controller' node\n");
1236 return -ENODEV;
1237 }
1238
1239 if (of_address_to_resource(controller, 0, &mbuswins_res)) {
1240 pr_err("cannot get MBUS register address\n");
1241 return -EINVAL;
1242 }
1243
1244 if (of_address_to_resource(controller, 1, &sdramwins_res)) {
1245 pr_err("cannot get SDRAM register address\n");
1246 return -EINVAL;
1247 }
1248
Thomas Petazzonia0e89c02014-11-21 17:00:03 +01001249 /*
1250 * Set the resource to 0 so that it can be left unmapped by
1251 * mvebu_mbus_common_init() if the DT doesn't carry the
1252 * necessary information. This is needed to preserve backward
1253 * compatibility.
1254 */
1255 memset(&mbusbridge_res, 0, sizeof(mbusbridge_res));
1256
1257 if (mbus_state.soc->has_mbus_bridge) {
1258 if (of_address_to_resource(controller, 2, &mbusbridge_res))
1259 pr_warn(FW_WARN "deprecated mbus-mvebu Device Tree, suspend/resume will not work\n");
1260 }
1261
Thomas Petazzoni5686a1e2014-04-14 15:47:01 +02001262 mbus_state.hw_io_coherency = is_coherent;
1263
Ezequiel Garcia79d94682013-07-26 10:17:47 -03001264 /* Get optional pcie-{mem,io}-aperture properties */
1265 mvebu_mbus_get_pcie_resources(np, &mbus_state.pcie_mem_aperture,
1266 &mbus_state.pcie_io_aperture);
1267
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001268 ret = mvebu_mbus_common_init(&mbus_state,
1269 mbuswins_res.start,
1270 resource_size(&mbuswins_res),
1271 sdramwins_res.start,
Thomas Petazzonia0e89c02014-11-21 17:00:03 +01001272 resource_size(&sdramwins_res),
1273 mbusbridge_res.start,
Thomas Petazzonia0b5cd42015-01-16 17:11:28 +01001274 resource_size(&mbusbridge_res),
1275 is_coherent);
Ezequiel Garciabb24cab2013-07-26 10:17:46 -03001276 if (ret)
1277 return ret;
1278
1279 /* Setup statically declared windows in the DT */
1280 return mbus_dt_setup(&mbus_state, np);
Ezequiel Garcia6839cfa2013-07-26 10:17:45 -03001281}
1282#endif