Catalin Marinas | 136848d | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 1 | #ifndef __ARCH_ARM_FAULT_H |
| 2 | #define __ARCH_ARM_FAULT_H |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | |
Catalin Marinas | 136848d | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 4 | /* |
| 5 | * Fault status register encodings. We steal bit 31 for our own purposes. |
| 6 | */ |
| 7 | #define FSR_LNX_PF (1 << 31) |
| 8 | #define FSR_WRITE (1 << 11) |
| 9 | #define FSR_FS4 (1 << 10) |
| 10 | #define FSR_FS3_0 (15) |
Catalin Marinas | f7b8156 | 2011-11-22 17:30:31 +0000 | [diff] [blame] | 11 | #define FSR_FS5_0 (0x3f) |
Catalin Marinas | 136848d | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 12 | |
Catalin Marinas | f7b8156 | 2011-11-22 17:30:31 +0000 | [diff] [blame] | 13 | #ifdef CONFIG_ARM_LPAE |
| 14 | static inline int fsr_fs(unsigned int fsr) |
| 15 | { |
| 16 | return fsr & FSR_FS5_0; |
| 17 | } |
| 18 | #else |
Catalin Marinas | 136848d | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 19 | static inline int fsr_fs(unsigned int fsr) |
| 20 | { |
| 21 | return (fsr & FSR_FS3_0) | (fsr & FSR_FS4) >> 6; |
| 22 | } |
Catalin Marinas | f7b8156 | 2011-11-22 17:30:31 +0000 | [diff] [blame] | 23 | #endif |
Catalin Marinas | 136848d | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 24 | |
| 25 | void do_bad_area(unsigned long addr, unsigned int fsr, struct pt_regs *regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | unsigned long search_exception_table(unsigned long addr); |
Lucas Stach | 9254970 | 2015-10-19 13:38:09 +0100 | [diff] [blame] | 27 | void early_abt_enable(void); |
Catalin Marinas | 136848d | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 28 | |
| 29 | #endif /* __ARCH_ARM_FAULT_H */ |