blob: 7386bfa4f4bcc79e9efc7377975790c0d2d76e11 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APICDEF_H
2#define _ASM_X86_APICDEF_H
Thomas Gleixner2d539552008-01-30 13:30:14 +01003
4/*
5 * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
6 *
7 * Alan Cox <Alan.Cox@linux.org>, 1995.
8 * Ingo Molnar <mingo@redhat.com>, 1999, 2000
9 */
10
Cyrill Gorcunov8f3e1df2009-08-24 21:53:36 +040011#define IO_APIC_DEFAULT_PHYS_BASE 0xfec00000
12#define APIC_DEFAULT_PHYS_BASE 0xfee00000
Thomas Gleixner2d539552008-01-30 13:30:14 +010013
14#define APIC_ID 0x20
15
Thomas Gleixner2d539552008-01-30 13:30:14 +010016#define APIC_LVR 0x30
17#define APIC_LVR_MASK 0xFF00FF
Joe Perches79a4a962008-03-23 01:01:39 -070018#define GET_APIC_VERSION(x) ((x) & 0xFFu)
19#define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu)
Glauber de Oliveira Costaac56ef62008-03-19 14:25:10 -030020#ifdef CONFIG_X86_32
Joe Perches79a4a962008-03-23 01:01:39 -070021# define APIC_INTEGRATED(x) ((x) & 0xF0u)
Glauber de Oliveira Costaac56ef62008-03-19 14:25:10 -030022#else
23# define APIC_INTEGRATED(x) (1)
24#endif
Thomas Gleixner2d539552008-01-30 13:30:14 +010025#define APIC_XAPIC(x) ((x) >= 0x14)
Andreas Herrmann97a52712009-05-08 18:23:50 +020026#define APIC_EXT_SPACE(x) ((x) & 0x80000000)
Thomas Gleixner2d539552008-01-30 13:30:14 +010027#define APIC_TASKPRI 0x80
28#define APIC_TPRI_MASK 0xFFu
29#define APIC_ARBPRI 0x90
30#define APIC_ARBPRI_MASK 0xFFu
31#define APIC_PROCPRI 0xA0
32#define APIC_EOI 0xB0
33#define APIC_EIO_ACK 0x0
34#define APIC_RRR 0xC0
35#define APIC_LDR 0xD0
Joe Perches79a4a962008-03-23 01:01:39 -070036#define APIC_LDR_MASK (0xFFu << 24)
37#define GET_APIC_LOGICAL_ID(x) (((x) >> 24) & 0xFFu)
38#define SET_APIC_LOGICAL_ID(x) (((x) << 24))
Thomas Gleixner2d539552008-01-30 13:30:14 +010039#define APIC_ALL_CPUS 0xFFu
40#define APIC_DFR 0xE0
41#define APIC_DFR_CLUSTER 0x0FFFFFFFul
42#define APIC_DFR_FLAT 0xFFFFFFFFul
43#define APIC_SPIV 0xF0
Joe Perches79a4a962008-03-23 01:01:39 -070044#define APIC_SPIV_FOCUS_DISABLED (1 << 9)
45#define APIC_SPIV_APIC_ENABLED (1 << 8)
Thomas Gleixner2d539552008-01-30 13:30:14 +010046#define APIC_ISR 0x100
47#define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
48#define APIC_TMR 0x180
49#define APIC_IRR 0x200
50#define APIC_ESR 0x280
51#define APIC_ESR_SEND_CS 0x00001
52#define APIC_ESR_RECV_CS 0x00002
53#define APIC_ESR_SEND_ACC 0x00004
54#define APIC_ESR_RECV_ACC 0x00008
55#define APIC_ESR_SENDILL 0x00020
56#define APIC_ESR_RECVILL 0x00040
57#define APIC_ESR_ILLREGA 0x00080
Andi Kleen03195c62009-02-12 13:49:35 +010058#define APIC_LVTCMCI 0x2f0
Thomas Gleixner2d539552008-01-30 13:30:14 +010059#define APIC_ICR 0x300
60#define APIC_DEST_SELF 0x40000
61#define APIC_DEST_ALLINC 0x80000
62#define APIC_DEST_ALLBUT 0xC0000
63#define APIC_ICR_RR_MASK 0x30000
64#define APIC_ICR_RR_INVALID 0x00000
65#define APIC_ICR_RR_INPROG 0x10000
66#define APIC_ICR_RR_VALID 0x20000
67#define APIC_INT_LEVELTRIG 0x08000
68#define APIC_INT_ASSERT 0x04000
69#define APIC_ICR_BUSY 0x01000
70#define APIC_DEST_LOGICAL 0x00800
71#define APIC_DEST_PHYSICAL 0x00000
72#define APIC_DM_FIXED 0x00000
73#define APIC_DM_LOWEST 0x00100
74#define APIC_DM_SMI 0x00200
75#define APIC_DM_REMRD 0x00300
76#define APIC_DM_NMI 0x00400
77#define APIC_DM_INIT 0x00500
78#define APIC_DM_STARTUP 0x00600
79#define APIC_DM_EXTINT 0x00700
80#define APIC_VECTOR_MASK 0x000FF
81#define APIC_ICR2 0x310
Joe Perches79a4a962008-03-23 01:01:39 -070082#define GET_APIC_DEST_FIELD(x) (((x) >> 24) & 0xFF)
83#define SET_APIC_DEST_FIELD(x) ((x) << 24)
Thomas Gleixner2d539552008-01-30 13:30:14 +010084#define APIC_LVTT 0x320
85#define APIC_LVTTHMR 0x330
86#define APIC_LVTPC 0x340
87#define APIC_LVT0 0x350
Joe Perches79a4a962008-03-23 01:01:39 -070088#define APIC_LVT_TIMER_BASE_MASK (0x3 << 18)
89#define GET_APIC_TIMER_BASE(x) (((x) >> 18) & 0x3)
90#define SET_APIC_TIMER_BASE(x) (((x) << 18))
Thomas Gleixner2d539552008-01-30 13:30:14 +010091#define APIC_TIMER_BASE_CLKIN 0x0
92#define APIC_TIMER_BASE_TMBASE 0x1
93#define APIC_TIMER_BASE_DIV 0x2
Joe Perches79a4a962008-03-23 01:01:39 -070094#define APIC_LVT_TIMER_PERIODIC (1 << 17)
95#define APIC_LVT_MASKED (1 << 16)
96#define APIC_LVT_LEVEL_TRIGGER (1 << 15)
97#define APIC_LVT_REMOTE_IRR (1 << 14)
98#define APIC_INPUT_POLARITY (1 << 13)
99#define APIC_SEND_PENDING (1 << 12)
Thomas Gleixner2d539552008-01-30 13:30:14 +0100100#define APIC_MODE_MASK 0x700
Joe Perches79a4a962008-03-23 01:01:39 -0700101#define GET_APIC_DELIVERY_MODE(x) (((x) >> 8) & 0x7)
102#define SET_APIC_DELIVERY_MODE(x, y) (((x) & ~0x700) | ((y) << 8))
Thomas Gleixner2d539552008-01-30 13:30:14 +0100103#define APIC_MODE_FIXED 0x0
104#define APIC_MODE_NMI 0x4
105#define APIC_MODE_EXTINT 0x7
106#define APIC_LVT1 0x360
107#define APIC_LVTERR 0x370
108#define APIC_TMICT 0x380
109#define APIC_TMCCT 0x390
110#define APIC_TDCR 0x3E0
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700111#define APIC_SELF_IPI 0x3F0
Joe Perches79a4a962008-03-23 01:01:39 -0700112#define APIC_TDR_DIV_TMBASE (1 << 2)
Thomas Gleixner2d539552008-01-30 13:30:14 +0100113#define APIC_TDR_DIV_1 0xB
114#define APIC_TDR_DIV_2 0x0
115#define APIC_TDR_DIV_4 0x1
116#define APIC_TDR_DIV_8 0x2
117#define APIC_TDR_DIV_16 0x3
118#define APIC_TDR_DIV_32 0x8
119#define APIC_TDR_DIV_64 0x9
120#define APIC_TDR_DIV_128 0xA
Andreas Herrmann97a52712009-05-08 18:23:50 +0200121#define APIC_EFEAT 0x400
122#define APIC_ECTRL 0x410
123#define APIC_EILVTn(n) (0x500 + 0x10 * n)
Joe Perches79a4a962008-03-23 01:01:39 -0700124#define APIC_EILVT_NR_AMD_K8 1 /* # of extended interrupts */
Robert Richter7b83dae2008-01-30 13:30:40 +0100125#define APIC_EILVT_NR_AMD_10H 4
Joe Perches79a4a962008-03-23 01:01:39 -0700126#define APIC_EILVT_LVTOFF(x) (((x) >> 4) & 0xF)
Robert Richter7b83dae2008-01-30 13:30:40 +0100127#define APIC_EILVT_MSG_FIX 0x0
128#define APIC_EILVT_MSG_SMI 0x2
129#define APIC_EILVT_MSG_NMI 0x4
130#define APIC_EILVT_MSG_EXT 0x7
Joe Perches79a4a962008-03-23 01:01:39 -0700131#define APIC_EILVT_MASKED (1 << 16)
Thomas Gleixnercff90db2008-01-30 13:30:14 +0100132
Thomas Gleixner2d539552008-01-30 13:30:14 +0100133#define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700134#define APIC_BASE_MSR 0x800
135#define X2APIC_ENABLE (1UL << 10)
Thomas Gleixner2d539552008-01-30 13:30:14 +0100136
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200137#ifdef CONFIG_X86_32
Thomas Gleixner2d539552008-01-30 13:30:14 +0100138# define MAX_IO_APICS 64
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200139#else
Thomas Gleixner2d539552008-01-30 13:30:14 +0100140# define MAX_IO_APICS 128
Jack Steinera65d1d62008-03-28 14:12:08 -0500141# define MAX_LOCAL_APIC 32768
Thomas Gleixner2d539552008-01-30 13:30:14 +0100142#endif
143
144/*
145 * All x86-64 systems are xAPIC compatible.
146 * In the following, "apicid" is a physical APIC ID.
147 */
148#define XAPIC_DEST_CPUS_SHIFT 4
149#define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
150#define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
151#define APIC_CLUSTER(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
152#define APIC_CLUSTERID(apicid) (APIC_CLUSTER(apicid) >> XAPIC_DEST_CPUS_SHIFT)
153#define APIC_CPUID(apicid) ((apicid) & XAPIC_DEST_CPUS_MASK)
154#define NUM_APIC_CLUSTERS ((BAD_APICID + 1) >> XAPIC_DEST_CPUS_SHIFT)
155
156/*
157 * the local APIC register structure, memory mapped. Not terribly well
158 * tested, but we might eventually use this one in the future - the
159 * problem why we cannot use it right now is the P5 APIC, it has an
160 * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
161 */
162#define u32 unsigned int
163
164struct local_apic {
165
166/*000*/ struct { u32 __reserved[4]; } __reserved_01;
167
168/*010*/ struct { u32 __reserved[4]; } __reserved_02;
169
170/*020*/ struct { /* APIC ID Register */
171 u32 __reserved_1 : 24,
172 phys_apic_id : 4,
173 __reserved_2 : 4;
174 u32 __reserved[3];
175 } id;
176
177/*030*/ const
178 struct { /* APIC Version Register */
179 u32 version : 8,
180 __reserved_1 : 8,
181 max_lvt : 8,
182 __reserved_2 : 8;
183 u32 __reserved[3];
184 } version;
185
186/*040*/ struct { u32 __reserved[4]; } __reserved_03;
187
188/*050*/ struct { u32 __reserved[4]; } __reserved_04;
189
190/*060*/ struct { u32 __reserved[4]; } __reserved_05;
191
192/*070*/ struct { u32 __reserved[4]; } __reserved_06;
193
194/*080*/ struct { /* Task Priority Register */
195 u32 priority : 8,
196 __reserved_1 : 24;
197 u32 __reserved_2[3];
198 } tpr;
199
200/*090*/ const
201 struct { /* Arbitration Priority Register */
202 u32 priority : 8,
203 __reserved_1 : 24;
204 u32 __reserved_2[3];
205 } apr;
206
207/*0A0*/ const
208 struct { /* Processor Priority Register */
209 u32 priority : 8,
210 __reserved_1 : 24;
211 u32 __reserved_2[3];
212 } ppr;
213
214/*0B0*/ struct { /* End Of Interrupt Register */
215 u32 eoi;
216 u32 __reserved[3];
217 } eoi;
218
219/*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
220
221/*0D0*/ struct { /* Logical Destination Register */
222 u32 __reserved_1 : 24,
223 logical_dest : 8;
224 u32 __reserved_2[3];
225 } ldr;
226
227/*0E0*/ struct { /* Destination Format Register */
228 u32 __reserved_1 : 28,
229 model : 4;
230 u32 __reserved_2[3];
231 } dfr;
232
233/*0F0*/ struct { /* Spurious Interrupt Vector Register */
234 u32 spurious_vector : 8,
235 apic_enabled : 1,
236 focus_cpu : 1,
237 __reserved_2 : 22;
238 u32 __reserved_3[3];
239 } svr;
240
241/*100*/ struct { /* In Service Register */
242/*170*/ u32 bitfield;
243 u32 __reserved[3];
244 } isr [8];
245
246/*180*/ struct { /* Trigger Mode Register */
247/*1F0*/ u32 bitfield;
248 u32 __reserved[3];
249 } tmr [8];
250
251/*200*/ struct { /* Interrupt Request Register */
252/*270*/ u32 bitfield;
253 u32 __reserved[3];
254 } irr [8];
255
256/*280*/ union { /* Error Status Register */
257 struct {
258 u32 send_cs_error : 1,
259 receive_cs_error : 1,
260 send_accept_error : 1,
261 receive_accept_error : 1,
262 __reserved_1 : 1,
263 send_illegal_vector : 1,
264 receive_illegal_vector : 1,
265 illegal_register_address : 1,
266 __reserved_2 : 24;
267 u32 __reserved_3[3];
268 } error_bits;
269 struct {
270 u32 errors;
271 u32 __reserved_3[3];
272 } all_errors;
273 } esr;
274
275/*290*/ struct { u32 __reserved[4]; } __reserved_08;
276
277/*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
278
279/*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
280
281/*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
282
283/*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
284
285/*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
286
287/*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
288
289/*300*/ struct { /* Interrupt Command Register 1 */
290 u32 vector : 8,
291 delivery_mode : 3,
292 destination_mode : 1,
293 delivery_status : 1,
294 __reserved_1 : 1,
295 level : 1,
296 trigger : 1,
297 __reserved_2 : 2,
298 shorthand : 2,
299 __reserved_3 : 12;
300 u32 __reserved_4[3];
301 } icr1;
302
303/*310*/ struct { /* Interrupt Command Register 2 */
304 union {
305 u32 __reserved_1 : 24,
306 phys_dest : 4,
307 __reserved_2 : 4;
308 u32 __reserved_3 : 24,
309 logical_dest : 8;
310 } dest;
311 u32 __reserved_4[3];
312 } icr2;
313
314/*320*/ struct { /* LVT - Timer */
315 u32 vector : 8,
316 __reserved_1 : 4,
317 delivery_status : 1,
318 __reserved_2 : 3,
319 mask : 1,
320 timer_mode : 1,
321 __reserved_3 : 14;
322 u32 __reserved_4[3];
323 } lvt_timer;
324
325/*330*/ struct { /* LVT - Thermal Sensor */
326 u32 vector : 8,
327 delivery_mode : 3,
328 __reserved_1 : 1,
329 delivery_status : 1,
330 __reserved_2 : 3,
331 mask : 1,
332 __reserved_3 : 15;
333 u32 __reserved_4[3];
334 } lvt_thermal;
335
336/*340*/ struct { /* LVT - Performance Counter */
337 u32 vector : 8,
338 delivery_mode : 3,
339 __reserved_1 : 1,
340 delivery_status : 1,
341 __reserved_2 : 3,
342 mask : 1,
343 __reserved_3 : 15;
344 u32 __reserved_4[3];
345 } lvt_pc;
346
347/*350*/ struct { /* LVT - LINT0 */
348 u32 vector : 8,
349 delivery_mode : 3,
350 __reserved_1 : 1,
351 delivery_status : 1,
352 polarity : 1,
353 remote_irr : 1,
354 trigger : 1,
355 mask : 1,
356 __reserved_2 : 15;
357 u32 __reserved_3[3];
358 } lvt_lint0;
359
360/*360*/ struct { /* LVT - LINT1 */
361 u32 vector : 8,
362 delivery_mode : 3,
363 __reserved_1 : 1,
364 delivery_status : 1,
365 polarity : 1,
366 remote_irr : 1,
367 trigger : 1,
368 mask : 1,
369 __reserved_2 : 15;
370 u32 __reserved_3[3];
371 } lvt_lint1;
372
373/*370*/ struct { /* LVT - Error */
374 u32 vector : 8,
375 __reserved_1 : 4,
376 delivery_status : 1,
377 __reserved_2 : 3,
378 mask : 1,
379 __reserved_3 : 15;
380 u32 __reserved_4[3];
381 } lvt_error;
382
383/*380*/ struct { /* Timer Initial Count Register */
384 u32 initial_count;
385 u32 __reserved_2[3];
386 } timer_icr;
387
388/*390*/ const
389 struct { /* Timer Current Count Register */
390 u32 curr_count;
391 u32 __reserved_2[3];
392 } timer_ccr;
393
394/*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
395
396/*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
397
398/*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
399
400/*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
401
402/*3E0*/ struct { /* Timer Divide Configuration Register */
403 u32 divisor : 4,
404 __reserved_1 : 28;
405 u32 __reserved_2[3];
406 } timer_dcr;
407
408/*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
409
410} __attribute__ ((packed));
411
412#undef u32
413
Jack Steinera65d1d62008-03-28 14:12:08 -0500414#ifdef CONFIG_X86_32
415 #define BAD_APICID 0xFFu
416#else
417 #define BAD_APICID 0xFFFFu
418#endif
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700419#endif /* _ASM_X86_APICDEF_H */