blob: 7ee54d396d601a352bc86a27c0ffdfb8891d4c77 [file] [log] [blame]
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01001#ifndef _AM_X86_MPSPEC_H
2#define _AM_X86_MPSPEC_H
3
4#include <asm/mpspec_def.h>
5
Thomas Gleixner96a388d2007-10-11 11:20:03 +02006#ifdef CONFIG_X86_32
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01007#include <mach_mpspec.h>
8
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01009extern unsigned int def_to_bigsmp;
10extern int apic_version[MAX_APICS];
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010011extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010012extern int pic_mode;
13
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010014#define MAX_APICID 256
15
Thomas Gleixner96a388d2007-10-11 11:20:03 +020016#else
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010017
18#define MAX_MP_BUSSES 256
19/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
20#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
21
Yinghai Lu8643f9d2008-02-19 03:21:06 -080022extern void early_find_smp_config(void);
23extern void early_get_smp_config(void);
24
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010025#endif
26
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030027#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
28extern int mp_bus_id_to_type[MAX_MP_BUSSES];
29#endif
30
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030031extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030032
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010033extern int mp_bus_id_to_pci_bus[MAX_MP_BUSSES];
34
35extern unsigned int boot_cpu_physical_apicid;
36extern int smp_found_config;
37extern int nr_ioapics;
38extern int mp_irq_entries;
39extern struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
40extern int mpc_default_type;
41extern unsigned long mp_lapic_addr;
42
43extern void find_smp_config(void);
44extern void get_smp_config(void);
45
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +030046void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010047#ifdef CONFIG_ACPI
48extern void mp_register_lapic(u8 id, u8 enabled);
49extern void mp_register_lapic_address(u64 address);
50extern void mp_register_ioapic(u8 id, u32 address, u32 gsi_base);
51extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
52 u32 gsi);
53extern void mp_config_acpi_legacy_irqs(void);
54extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
55#endif /* CONFIG_ACPI */
56
57#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
58
Joe Perches30971e12008-03-23 01:02:49 -070059struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010060 unsigned long mask[PHYSID_ARRAY_SIZE];
61};
62
63typedef struct physid_mask physid_mask_t;
64
65#define physid_set(physid, map) set_bit(physid, (map).mask)
66#define physid_clear(physid, map) clear_bit(physid, (map).mask)
67#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -070068#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010069 test_and_set_bit(physid, (map).mask)
70
Joe Perches30971e12008-03-23 01:02:49 -070071#define physids_and(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010072 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
73
Joe Perches30971e12008-03-23 01:02:49 -070074#define physids_or(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010075 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
76
Joe Perches30971e12008-03-23 01:02:49 -070077#define physids_clear(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010078 bitmap_zero((map).mask, MAX_APICS)
79
Joe Perches30971e12008-03-23 01:02:49 -070080#define physids_complement(dst, src) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010081 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
82
Joe Perches30971e12008-03-23 01:02:49 -070083#define physids_empty(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010084 bitmap_empty((map).mask, MAX_APICS)
85
Joe Perches30971e12008-03-23 01:02:49 -070086#define physids_equal(map1, map2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010087 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
88
Joe Perches30971e12008-03-23 01:02:49 -070089#define physids_weight(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010090 bitmap_weight((map).mask, MAX_APICS)
91
Joe Perches30971e12008-03-23 01:02:49 -070092#define physids_shift_right(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010093 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
94
Joe Perches30971e12008-03-23 01:02:49 -070095#define physids_shift_left(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010096 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
97
98#define physids_coerce(map) ((map).mask[0])
99
100#define physids_promote(physids) \
101 ({ \
102 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
103 __physid_mask.mask[0] = physids; \
104 __physid_mask; \
105 })
106
107#define physid_mask_of_physid(physid) \
108 ({ \
109 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
110 physid_set(physid, __physid_mask); \
111 __physid_mask; \
112 })
113
114#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
115#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
116
117extern physid_mask_t phys_cpu_present_map;
118
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200119#endif