blob: 81e70477e6fdb8ded29b775db91de6b20f790349 [file] [log] [blame]
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001/*
2 * NXP (Philips) SCC+++(SCN+++) serial driver
3 *
4 * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
5 *
6 * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
15#define SUPPORT_SYSRQ
16#endif
17
Alexander Shiyan90efa752013-07-31 14:56:30 +040018#include <linux/clk.h>
Thierry Redingeb612fa2013-01-21 11:09:21 +010019#include <linux/err.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040020#include <linux/module.h>
21#include <linux/device.h>
Stephen Rothwelld83b5422012-09-06 15:05:04 +100022#include <linux/console.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040023#include <linux/serial_core.h>
24#include <linux/serial.h>
25#include <linux/io.h>
26#include <linux/tty.h>
27#include <linux/tty_flip.h>
Alexander Shiyanec063892012-12-03 22:23:31 +040028#include <linux/spinlock.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040029#include <linux/platform_device.h>
Alexander Shiyan463dcc42012-12-03 22:23:32 +040030#include <linux/platform_data/serial-sccnxp.h>
Alexander Shiyan31815c02013-04-13 08:46:58 +040031#include <linux/regulator/consumer.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040032
33#define SCCNXP_NAME "uart-sccnxp"
34#define SCCNXP_MAJOR 204
35#define SCCNXP_MINOR 205
36
37#define SCCNXP_MR_REG (0x00)
38# define MR0_BAUD_NORMAL (0 << 0)
39# define MR0_BAUD_EXT1 (1 << 0)
40# define MR0_BAUD_EXT2 (5 << 0)
41# define MR0_FIFO (1 << 3)
42# define MR0_TXLVL (1 << 4)
43# define MR1_BITS_5 (0 << 0)
44# define MR1_BITS_6 (1 << 0)
45# define MR1_BITS_7 (2 << 0)
46# define MR1_BITS_8 (3 << 0)
47# define MR1_PAR_EVN (0 << 2)
48# define MR1_PAR_ODD (1 << 2)
49# define MR1_PAR_NO (4 << 2)
50# define MR2_STOP1 (7 << 0)
51# define MR2_STOP2 (0xf << 0)
52#define SCCNXP_SR_REG (0x01)
53#define SCCNXP_CSR_REG SCCNXP_SR_REG
54# define SR_RXRDY (1 << 0)
55# define SR_FULL (1 << 1)
56# define SR_TXRDY (1 << 2)
57# define SR_TXEMT (1 << 3)
58# define SR_OVR (1 << 4)
59# define SR_PE (1 << 5)
60# define SR_FE (1 << 6)
61# define SR_BRK (1 << 7)
62#define SCCNXP_CR_REG (0x02)
63# define CR_RX_ENABLE (1 << 0)
64# define CR_RX_DISABLE (1 << 1)
65# define CR_TX_ENABLE (1 << 2)
66# define CR_TX_DISABLE (1 << 3)
67# define CR_CMD_MRPTR1 (0x01 << 4)
68# define CR_CMD_RX_RESET (0x02 << 4)
69# define CR_CMD_TX_RESET (0x03 << 4)
70# define CR_CMD_STATUS_RESET (0x04 << 4)
71# define CR_CMD_BREAK_RESET (0x05 << 4)
72# define CR_CMD_START_BREAK (0x06 << 4)
73# define CR_CMD_STOP_BREAK (0x07 << 4)
74# define CR_CMD_MRPTR0 (0x0b << 4)
75#define SCCNXP_RHR_REG (0x03)
76#define SCCNXP_THR_REG SCCNXP_RHR_REG
77#define SCCNXP_IPCR_REG (0x04)
78#define SCCNXP_ACR_REG SCCNXP_IPCR_REG
79# define ACR_BAUD0 (0 << 7)
80# define ACR_BAUD1 (1 << 7)
81# define ACR_TIMER_MODE (6 << 4)
82#define SCCNXP_ISR_REG (0x05)
83#define SCCNXP_IMR_REG SCCNXP_ISR_REG
84# define IMR_TXRDY (1 << 0)
85# define IMR_RXRDY (1 << 1)
86# define ISR_TXRDY(x) (1 << ((x * 4) + 0))
87# define ISR_RXRDY(x) (1 << ((x * 4) + 1))
88#define SCCNXP_IPR_REG (0x0d)
89#define SCCNXP_OPCR_REG SCCNXP_IPR_REG
90#define SCCNXP_SOP_REG (0x0e)
91#define SCCNXP_ROP_REG (0x0f)
92
93/* Route helpers */
94#define MCTRL_MASK(sig) (0xf << (sig))
95#define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
96#define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
97
98/* Supported chip types */
99enum {
100 SCCNXP_TYPE_SC2681 = 2681,
101 SCCNXP_TYPE_SC2691 = 2691,
102 SCCNXP_TYPE_SC2692 = 2692,
103 SCCNXP_TYPE_SC2891 = 2891,
104 SCCNXP_TYPE_SC2892 = 2892,
105 SCCNXP_TYPE_SC28202 = 28202,
106 SCCNXP_TYPE_SC68681 = 68681,
107 SCCNXP_TYPE_SC68692 = 68692,
108};
109
110struct sccnxp_port {
111 struct uart_driver uart;
112 struct uart_port port[SCCNXP_MAX_UARTS];
Alexander Shiyanec063892012-12-03 22:23:31 +0400113 bool opened[SCCNXP_MAX_UARTS];
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400114
115 const char *name;
116 int irq;
117
118 u8 imr;
119 u8 addr_mask;
120 int freq_std;
121
122 int flags;
123#define SCCNXP_HAVE_IO 0x00000001
124#define SCCNXP_HAVE_MR0 0x00000002
125
126#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
127 struct console console;
128#endif
129
Alexander Shiyanec063892012-12-03 22:23:31 +0400130 spinlock_t lock;
131
132 bool poll;
133 struct timer_list timer;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400134
135 struct sccnxp_pdata pdata;
Alexander Shiyan31815c02013-04-13 08:46:58 +0400136
137 struct regulator *regulator;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400138};
139
140static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
141{
142 return readb(base + (reg << shift));
143}
144
145static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
146{
147 writeb(v, base + (reg << shift));
148}
149
150static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
151{
152 struct sccnxp_port *s = dev_get_drvdata(port->dev);
153
154 return sccnxp_raw_read(port->membase, reg & s->addr_mask,
155 port->regshift);
156}
157
158static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
159{
160 struct sccnxp_port *s = dev_get_drvdata(port->dev);
161
162 sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
163}
164
165static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
166{
167 return sccnxp_read(port, (port->line << 3) + reg);
168}
169
170static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
171{
172 sccnxp_write(port, (port->line << 3) + reg, v);
173}
174
175static int sccnxp_update_best_err(int a, int b, int *besterr)
176{
177 int err = abs(a - b);
178
179 if ((*besterr < 0) || (*besterr > err)) {
180 *besterr = err;
181 return 0;
182 }
183
184 return 1;
185}
186
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400187static const struct {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400188 u8 csr;
189 u8 acr;
190 u8 mr0;
191 int baud;
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400192} baud_std[] = {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400193 { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
194 { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
195 { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
196 { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
197 { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
198 { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
199 { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
200 { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
201 { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
202 { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
203 { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
204 { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
205 { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
206 { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
207 { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
208 { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
209 { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
210 { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
211 { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
212 { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
213 { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
214 { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
215 { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
216 { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
217 { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
218 { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
219 { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
220 { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
221 { 0, 0, 0, 0 }
222};
223
Alexander Shiyan16851182012-09-24 21:12:00 +0400224static int sccnxp_set_baud(struct uart_port *port, int baud)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400225{
226 struct sccnxp_port *s = dev_get_drvdata(port->dev);
227 int div_std, tmp_baud, bestbaud = baud, besterr = -1;
228 u8 i, acr = 0, csr = 0, mr0 = 0;
229
230 /* Find best baud from table */
231 for (i = 0; baud_std[i].baud && besterr; i++) {
232 if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
233 continue;
234 div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
235 tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
236 if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
237 acr = baud_std[i].acr;
238 csr = baud_std[i].csr;
239 mr0 = baud_std[i].mr0;
240 bestbaud = tmp_baud;
241 }
242 }
243
244 if (s->flags & SCCNXP_HAVE_MR0) {
245 /* Enable FIFO, set half level for TX */
246 mr0 |= MR0_FIFO | MR0_TXLVL;
247 /* Update MR0 */
248 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
249 sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
250 }
251
252 sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
253 sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
254
Alexander Shiyan16851182012-09-24 21:12:00 +0400255 if (baud != bestbaud)
256 dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
257 baud, bestbaud);
258
259 return bestbaud;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400260}
261
262static void sccnxp_enable_irq(struct uart_port *port, int mask)
263{
264 struct sccnxp_port *s = dev_get_drvdata(port->dev);
265
266 s->imr |= mask << (port->line * 4);
267 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
268}
269
270static void sccnxp_disable_irq(struct uart_port *port, int mask)
271{
272 struct sccnxp_port *s = dev_get_drvdata(port->dev);
273
274 s->imr &= ~(mask << (port->line * 4));
275 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
276}
277
278static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
279{
280 u8 bitmask;
281 struct sccnxp_port *s = dev_get_drvdata(port->dev);
282
283 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
284 bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
285 if (state)
286 sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
287 else
288 sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
289 }
290}
291
292static void sccnxp_handle_rx(struct uart_port *port)
293{
294 u8 sr;
295 unsigned int ch, flag;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400296
297 for (;;) {
298 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
299 if (!(sr & SR_RXRDY))
300 break;
301 sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
302
303 ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
304
305 port->icount.rx++;
306 flag = TTY_NORMAL;
307
308 if (unlikely(sr)) {
309 if (sr & SR_BRK) {
310 port->icount.brk++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400311 sccnxp_port_write(port, SCCNXP_CR_REG,
312 CR_CMD_BREAK_RESET);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400313 if (uart_handle_break(port))
314 continue;
315 } else if (sr & SR_PE)
316 port->icount.parity++;
317 else if (sr & SR_FE)
318 port->icount.frame++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400319 else if (sr & SR_OVR) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400320 port->icount.overrun++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400321 sccnxp_port_write(port, SCCNXP_CR_REG,
322 CR_CMD_STATUS_RESET);
323 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400324
325 sr &= port->read_status_mask;
326 if (sr & SR_BRK)
327 flag = TTY_BREAK;
328 else if (sr & SR_PE)
329 flag = TTY_PARITY;
330 else if (sr & SR_FE)
331 flag = TTY_FRAME;
332 else if (sr & SR_OVR)
333 flag = TTY_OVERRUN;
334 }
335
336 if (uart_handle_sysrq_char(port, ch))
337 continue;
338
339 if (sr & port->ignore_status_mask)
340 continue;
341
342 uart_insert_char(port, sr, SR_OVR, ch, flag);
343 }
344
Jiri Slaby2e124b42013-01-03 15:53:06 +0100345 tty_flip_buffer_push(&port->state->port);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400346}
347
348static void sccnxp_handle_tx(struct uart_port *port)
349{
350 u8 sr;
351 struct circ_buf *xmit = &port->state->xmit;
352 struct sccnxp_port *s = dev_get_drvdata(port->dev);
353
354 if (unlikely(port->x_char)) {
355 sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
356 port->icount.tx++;
357 port->x_char = 0;
358 return;
359 }
360
361 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
362 /* Disable TX if FIFO is empty */
363 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
364 sccnxp_disable_irq(port, IMR_TXRDY);
365
366 /* Set direction to input */
367 if (s->flags & SCCNXP_HAVE_IO)
368 sccnxp_set_bit(port, DIR_OP, 0);
369 }
370 return;
371 }
372
373 while (!uart_circ_empty(xmit)) {
374 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
375 if (!(sr & SR_TXRDY))
376 break;
377
378 sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
379 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
380 port->icount.tx++;
381 }
382
383 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
384 uart_write_wakeup(port);
385}
386
Alexander Shiyanec063892012-12-03 22:23:31 +0400387static void sccnxp_handle_events(struct sccnxp_port *s)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400388{
389 int i;
390 u8 isr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400391
Alexander Shiyanec063892012-12-03 22:23:31 +0400392 do {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400393 isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
394 isr &= s->imr;
395 if (!isr)
396 break;
397
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400398 for (i = 0; i < s->uart.nr; i++) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400399 if (s->opened[i] && (isr & ISR_RXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400400 sccnxp_handle_rx(&s->port[i]);
Alexander Shiyanec063892012-12-03 22:23:31 +0400401 if (s->opened[i] && (isr & ISR_TXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400402 sccnxp_handle_tx(&s->port[i]);
403 }
Alexander Shiyanec063892012-12-03 22:23:31 +0400404 } while (1);
405}
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400406
Alexander Shiyanec063892012-12-03 22:23:31 +0400407static void sccnxp_timer(unsigned long data)
408{
409 struct sccnxp_port *s = (struct sccnxp_port *)data;
410 unsigned long flags;
411
412 spin_lock_irqsave(&s->lock, flags);
413 sccnxp_handle_events(s);
414 spin_unlock_irqrestore(&s->lock, flags);
415
416 if (!timer_pending(&s->timer))
417 mod_timer(&s->timer, jiffies +
418 usecs_to_jiffies(s->pdata.poll_time_us));
419}
420
421static irqreturn_t sccnxp_ist(int irq, void *dev_id)
422{
423 struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
424 unsigned long flags;
425
426 spin_lock_irqsave(&s->lock, flags);
427 sccnxp_handle_events(s);
428 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400429
430 return IRQ_HANDLED;
431}
432
433static void sccnxp_start_tx(struct uart_port *port)
434{
435 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400436 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400437
Alexander Shiyanec063892012-12-03 22:23:31 +0400438 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400439
440 /* Set direction to output */
441 if (s->flags & SCCNXP_HAVE_IO)
442 sccnxp_set_bit(port, DIR_OP, 1);
443
444 sccnxp_enable_irq(port, IMR_TXRDY);
445
Alexander Shiyanec063892012-12-03 22:23:31 +0400446 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400447}
448
449static void sccnxp_stop_tx(struct uart_port *port)
450{
451 /* Do nothing */
452}
453
454static void sccnxp_stop_rx(struct uart_port *port)
455{
456 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400457 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400458
Alexander Shiyanec063892012-12-03 22:23:31 +0400459 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400460 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
Alexander Shiyanec063892012-12-03 22:23:31 +0400461 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400462}
463
464static unsigned int sccnxp_tx_empty(struct uart_port *port)
465{
466 u8 val;
Alexander Shiyanec063892012-12-03 22:23:31 +0400467 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400468 struct sccnxp_port *s = dev_get_drvdata(port->dev);
469
Alexander Shiyanec063892012-12-03 22:23:31 +0400470 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400471 val = sccnxp_port_read(port, SCCNXP_SR_REG);
Alexander Shiyanec063892012-12-03 22:23:31 +0400472 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400473
474 return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
475}
476
477static void sccnxp_enable_ms(struct uart_port *port)
478{
479 /* Do nothing */
480}
481
482static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
483{
484 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400485 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400486
487 if (!(s->flags & SCCNXP_HAVE_IO))
488 return;
489
Alexander Shiyanec063892012-12-03 22:23:31 +0400490 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400491
492 sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
493 sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
494
Alexander Shiyanec063892012-12-03 22:23:31 +0400495 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400496}
497
498static unsigned int sccnxp_get_mctrl(struct uart_port *port)
499{
500 u8 bitmask, ipr;
Alexander Shiyanec063892012-12-03 22:23:31 +0400501 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400502 struct sccnxp_port *s = dev_get_drvdata(port->dev);
503 unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
504
505 if (!(s->flags & SCCNXP_HAVE_IO))
506 return mctrl;
507
Alexander Shiyanec063892012-12-03 22:23:31 +0400508 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400509
510 ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
511
512 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
513 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
514 DSR_IP);
515 mctrl &= ~TIOCM_DSR;
516 mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
517 }
518 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
519 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
520 CTS_IP);
521 mctrl &= ~TIOCM_CTS;
522 mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
523 }
524 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
525 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
526 DCD_IP);
527 mctrl &= ~TIOCM_CAR;
528 mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
529 }
530 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
531 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
532 RNG_IP);
533 mctrl &= ~TIOCM_RNG;
534 mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
535 }
536
Alexander Shiyanec063892012-12-03 22:23:31 +0400537 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400538
539 return mctrl;
540}
541
542static void sccnxp_break_ctl(struct uart_port *port, int break_state)
543{
544 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400545 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400546
Alexander Shiyanec063892012-12-03 22:23:31 +0400547 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400548 sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
549 CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
Alexander Shiyanec063892012-12-03 22:23:31 +0400550 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400551}
552
553static void sccnxp_set_termios(struct uart_port *port,
554 struct ktermios *termios, struct ktermios *old)
555{
556 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400557 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400558 u8 mr1, mr2;
559 int baud;
560
Alexander Shiyanec063892012-12-03 22:23:31 +0400561 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400562
563 /* Mask termios capabilities we don't support */
564 termios->c_cflag &= ~CMSPAR;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400565
566 /* Disable RX & TX, reset break condition, status and FIFOs */
567 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
568 CR_RX_DISABLE | CR_TX_DISABLE);
569 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
570 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
571 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
572
573 /* Word size */
574 switch (termios->c_cflag & CSIZE) {
575 case CS5:
576 mr1 = MR1_BITS_5;
577 break;
578 case CS6:
579 mr1 = MR1_BITS_6;
580 break;
581 case CS7:
582 mr1 = MR1_BITS_7;
583 break;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400584 case CS8:
Alexander Shiyan91f61ce2012-09-24 21:12:02 +0400585 default:
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400586 mr1 = MR1_BITS_8;
587 break;
588 }
589
590 /* Parity */
591 if (termios->c_cflag & PARENB) {
592 if (termios->c_cflag & PARODD)
593 mr1 |= MR1_PAR_ODD;
594 } else
595 mr1 |= MR1_PAR_NO;
596
597 /* Stop bits */
598 mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
599
600 /* Update desired format */
601 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
602 sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
603 sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
604
605 /* Set read status mask */
606 port->read_status_mask = SR_OVR;
607 if (termios->c_iflag & INPCK)
608 port->read_status_mask |= SR_PE | SR_FE;
609 if (termios->c_iflag & (BRKINT | PARMRK))
610 port->read_status_mask |= SR_BRK;
611
612 /* Set status ignore mask */
613 port->ignore_status_mask = 0;
614 if (termios->c_iflag & IGNBRK)
615 port->ignore_status_mask |= SR_BRK;
616 if (!(termios->c_cflag & CREAD))
617 port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
618
619 /* Setup baudrate */
620 baud = uart_get_baud_rate(port, termios, old, 50,
621 (s->flags & SCCNXP_HAVE_MR0) ?
622 230400 : 38400);
Alexander Shiyan16851182012-09-24 21:12:00 +0400623 baud = sccnxp_set_baud(port, baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400624
625 /* Update timeout according to new baud rate */
626 uart_update_timeout(port, termios->c_cflag, baud);
627
Alexander Shiyanec063892012-12-03 22:23:31 +0400628 /* Report actual baudrate back to core */
Alexander Shiyan16851182012-09-24 21:12:00 +0400629 if (tty_termios_baud_rate(termios))
630 tty_termios_encode_baud_rate(termios, baud, baud);
631
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400632 /* Enable RX & TX */
633 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
634
Alexander Shiyanec063892012-12-03 22:23:31 +0400635 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400636}
637
638static int sccnxp_startup(struct uart_port *port)
639{
640 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400641 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400642
Alexander Shiyanec063892012-12-03 22:23:31 +0400643 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400644
645 if (s->flags & SCCNXP_HAVE_IO) {
646 /* Outputs are controlled manually */
647 sccnxp_write(port, SCCNXP_OPCR_REG, 0);
648 }
649
650 /* Reset break condition, status and FIFOs */
651 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
652 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
653 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
654 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
655
656 /* Enable RX & TX */
657 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
658
659 /* Enable RX interrupt */
660 sccnxp_enable_irq(port, IMR_RXRDY);
661
Alexander Shiyanec063892012-12-03 22:23:31 +0400662 s->opened[port->line] = 1;
663
664 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400665
666 return 0;
667}
668
669static void sccnxp_shutdown(struct uart_port *port)
670{
671 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400672 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400673
Alexander Shiyanec063892012-12-03 22:23:31 +0400674 spin_lock_irqsave(&s->lock, flags);
675
676 s->opened[port->line] = 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400677
678 /* Disable interrupts */
679 sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
680
681 /* Disable TX & RX */
682 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
683
684 /* Leave direction to input */
685 if (s->flags & SCCNXP_HAVE_IO)
686 sccnxp_set_bit(port, DIR_OP, 0);
687
Alexander Shiyanec063892012-12-03 22:23:31 +0400688 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400689}
690
691static const char *sccnxp_type(struct uart_port *port)
692{
693 struct sccnxp_port *s = dev_get_drvdata(port->dev);
694
695 return (port->type == PORT_SC26XX) ? s->name : NULL;
696}
697
698static void sccnxp_release_port(struct uart_port *port)
699{
700 /* Do nothing */
701}
702
703static int sccnxp_request_port(struct uart_port *port)
704{
705 /* Do nothing */
706 return 0;
707}
708
709static void sccnxp_config_port(struct uart_port *port, int flags)
710{
711 if (flags & UART_CONFIG_TYPE)
712 port->type = PORT_SC26XX;
713}
714
715static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
716{
717 if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
718 return 0;
719 if (s->irq == port->irq)
720 return 0;
721
722 return -EINVAL;
723}
724
725static const struct uart_ops sccnxp_ops = {
726 .tx_empty = sccnxp_tx_empty,
727 .set_mctrl = sccnxp_set_mctrl,
728 .get_mctrl = sccnxp_get_mctrl,
729 .stop_tx = sccnxp_stop_tx,
730 .start_tx = sccnxp_start_tx,
731 .stop_rx = sccnxp_stop_rx,
732 .enable_ms = sccnxp_enable_ms,
733 .break_ctl = sccnxp_break_ctl,
734 .startup = sccnxp_startup,
735 .shutdown = sccnxp_shutdown,
736 .set_termios = sccnxp_set_termios,
737 .type = sccnxp_type,
738 .release_port = sccnxp_release_port,
739 .request_port = sccnxp_request_port,
740 .config_port = sccnxp_config_port,
741 .verify_port = sccnxp_verify_port,
742};
743
744#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
745static void sccnxp_console_putchar(struct uart_port *port, int c)
746{
747 int tryes = 100000;
748
749 while (tryes--) {
750 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
751 sccnxp_port_write(port, SCCNXP_THR_REG, c);
752 break;
753 }
754 barrier();
755 }
756}
757
758static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
759{
760 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
761 struct uart_port *port = &s->port[co->index];
Alexander Shiyanec063892012-12-03 22:23:31 +0400762 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400763
Alexander Shiyanec063892012-12-03 22:23:31 +0400764 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400765 uart_console_write(port, c, n, sccnxp_console_putchar);
Alexander Shiyanec063892012-12-03 22:23:31 +0400766 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400767}
768
769static int sccnxp_console_setup(struct console *co, char *options)
770{
771 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
772 struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
773 int baud = 9600, bits = 8, parity = 'n', flow = 'n';
774
775 if (options)
776 uart_parse_options(options, &baud, &parity, &bits, &flow);
777
778 return uart_set_options(port, co, baud, parity, bits, flow);
779}
780#endif
781
Bill Pemberton9671f092012-11-19 13:21:50 -0500782static int sccnxp_probe(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400783{
784 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
785 int chiptype = pdev->id_entry->driver_data;
786 struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
Alexander Shiyan90efa752013-07-31 14:56:30 +0400787 int i, ret, fifosize, freq_min, freq_max, uartclk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400788 struct sccnxp_port *s;
789 void __iomem *membase;
Alexander Shiyan90efa752013-07-31 14:56:30 +0400790 struct clk *clk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400791
Alexander Shiyane087ab72013-07-31 14:56:29 +0400792 membase = devm_ioremap_resource(&pdev->dev, res);
793 if (IS_ERR(membase))
794 return PTR_ERR(membase);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400795
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400796 s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
797 if (!s) {
798 dev_err(&pdev->dev, "Error allocating port structure\n");
799 return -ENOMEM;
800 }
801 platform_set_drvdata(pdev, s);
802
Alexander Shiyanec063892012-12-03 22:23:31 +0400803 spin_lock_init(&s->lock);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400804
805 /* Individual chip settings */
806 switch (chiptype) {
807 case SCCNXP_TYPE_SC2681:
808 s->name = "SC2681";
809 s->uart.nr = 2;
810 s->freq_std = 3686400;
811 s->addr_mask = 0x0f;
812 s->flags = SCCNXP_HAVE_IO;
813 fifosize = 3;
814 freq_min = 1000000;
815 freq_max = 4000000;
816 break;
817 case SCCNXP_TYPE_SC2691:
818 s->name = "SC2691";
819 s->uart.nr = 1;
820 s->freq_std = 3686400;
821 s->addr_mask = 0x07;
822 s->flags = 0;
823 fifosize = 3;
824 freq_min = 1000000;
825 freq_max = 4000000;
826 break;
827 case SCCNXP_TYPE_SC2692:
828 s->name = "SC2692";
829 s->uart.nr = 2;
830 s->freq_std = 3686400;
831 s->addr_mask = 0x0f;
832 s->flags = SCCNXP_HAVE_IO;
833 fifosize = 3;
834 freq_min = 1000000;
835 freq_max = 4000000;
836 break;
837 case SCCNXP_TYPE_SC2891:
838 s->name = "SC2891";
839 s->uart.nr = 1;
840 s->freq_std = 3686400;
841 s->addr_mask = 0x0f;
842 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
843 fifosize = 16;
844 freq_min = 100000;
845 freq_max = 8000000;
846 break;
847 case SCCNXP_TYPE_SC2892:
848 s->name = "SC2892";
849 s->uart.nr = 2;
850 s->freq_std = 3686400;
851 s->addr_mask = 0x0f;
852 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
853 fifosize = 16;
854 freq_min = 100000;
855 freq_max = 8000000;
856 break;
857 case SCCNXP_TYPE_SC28202:
858 s->name = "SC28202";
859 s->uart.nr = 2;
860 s->freq_std = 14745600;
861 s->addr_mask = 0x7f;
862 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
863 fifosize = 256;
864 freq_min = 1000000;
865 freq_max = 50000000;
866 break;
867 case SCCNXP_TYPE_SC68681:
868 s->name = "SC68681";
869 s->uart.nr = 2;
870 s->freq_std = 3686400;
871 s->addr_mask = 0x0f;
872 s->flags = SCCNXP_HAVE_IO;
873 fifosize = 3;
874 freq_min = 1000000;
875 freq_max = 4000000;
876 break;
877 case SCCNXP_TYPE_SC68692:
878 s->name = "SC68692";
879 s->uart.nr = 2;
880 s->freq_std = 3686400;
881 s->addr_mask = 0x0f;
882 s->flags = SCCNXP_HAVE_IO;
883 fifosize = 3;
884 freq_min = 1000000;
885 freq_max = 4000000;
886 break;
887 default:
888 dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
Alexander Shiyane087ab72013-07-31 14:56:29 +0400889 return -ENOTSUPP;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400890 }
891
Alexander Shiyane087ab72013-07-31 14:56:29 +0400892 s->regulator = devm_regulator_get(&pdev->dev, "vcc");
893 if (!IS_ERR(s->regulator)) {
894 ret = regulator_enable(s->regulator);
895 if (ret) {
896 dev_err(&pdev->dev,
897 "Failed to enable regulator: %i\n", ret);
898 return ret;
899 }
900 } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
901 return -EPROBE_DEFER;
902
Alexander Shiyan90efa752013-07-31 14:56:30 +0400903 clk = devm_clk_get(&pdev->dev, NULL);
904 if (IS_ERR(clk)) {
905 if (PTR_ERR(clk) == -EPROBE_DEFER) {
906 ret = -EPROBE_DEFER;
907 goto err_out;
908 }
909 dev_notice(&pdev->dev, "Using default clock frequency\n");
910 uartclk = s->freq_std;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400911 } else
Alexander Shiyan90efa752013-07-31 14:56:30 +0400912 uartclk = clk_get_rate(clk);
913
914 /* Check input frequency */
915 if ((uartclk < freq_min) || (uartclk > freq_max)) {
916 dev_err(&pdev->dev, "Frequency out of bounds\n");
917 ret = -EINVAL;
918 goto err_out;
919 }
920
921 if (pdata)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400922 memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
923
Alexander Shiyanb7863372013-01-17 18:34:45 +0400924 if (s->pdata.poll_time_us) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400925 dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
Alexander Shiyanb7863372013-01-17 18:34:45 +0400926 s->pdata.poll_time_us);
Alexander Shiyanec063892012-12-03 22:23:31 +0400927 s->poll = 1;
928 }
929
930 if (!s->poll) {
931 s->irq = platform_get_irq(pdev, 0);
932 if (s->irq < 0) {
933 dev_err(&pdev->dev, "Missing irq resource data\n");
934 ret = -ENXIO;
935 goto err_out;
936 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400937 }
938
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400939 s->uart.owner = THIS_MODULE;
940 s->uart.dev_name = "ttySC";
941 s->uart.major = SCCNXP_MAJOR;
942 s->uart.minor = SCCNXP_MINOR;
943#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
944 s->uart.cons = &s->console;
945 s->uart.cons->device = uart_console_device;
946 s->uart.cons->write = sccnxp_console_write;
947 s->uart.cons->setup = sccnxp_console_setup;
948 s->uart.cons->flags = CON_PRINTBUFFER;
949 s->uart.cons->index = -1;
950 s->uart.cons->data = s;
951 strcpy(s->uart.cons->name, "ttySC");
952#endif
953 ret = uart_register_driver(&s->uart);
954 if (ret) {
955 dev_err(&pdev->dev, "Registering UART driver failed\n");
956 goto err_out;
957 }
958
959 for (i = 0; i < s->uart.nr; i++) {
960 s->port[i].line = i;
961 s->port[i].dev = &pdev->dev;
962 s->port[i].irq = s->irq;
963 s->port[i].type = PORT_SC26XX;
964 s->port[i].fifosize = fifosize;
965 s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
966 s->port[i].iotype = UPIO_MEM;
967 s->port[i].mapbase = res->start;
968 s->port[i].membase = membase;
969 s->port[i].regshift = s->pdata.reg_shift;
Alexander Shiyan90efa752013-07-31 14:56:30 +0400970 s->port[i].uartclk = uartclk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400971 s->port[i].ops = &sccnxp_ops;
972 uart_add_one_port(&s->uart, &s->port[i]);
973 /* Set direction to input */
974 if (s->flags & SCCNXP_HAVE_IO)
975 sccnxp_set_bit(&s->port[i], DIR_OP, 0);
976 }
977
978 /* Disable interrupts */
979 s->imr = 0;
980 sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
981
Alexander Shiyanec063892012-12-03 22:23:31 +0400982 if (!s->poll) {
983 ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
984 sccnxp_ist,
985 IRQF_TRIGGER_FALLING |
986 IRQF_ONESHOT,
987 dev_name(&pdev->dev), s);
988 if (!ret)
989 return 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400990
Alexander Shiyanec063892012-12-03 22:23:31 +0400991 dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
992 } else {
993 init_timer(&s->timer);
994 setup_timer(&s->timer, sccnxp_timer, (unsigned long)s);
995 mod_timer(&s->timer, jiffies +
996 usecs_to_jiffies(s->pdata.poll_time_us));
997 return 0;
998 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400999
1000err_out:
Alexander Shiyane087ab72013-07-31 14:56:29 +04001001 if (!IS_ERR(s->regulator))
1002 return regulator_disable(s->regulator);
1003
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001004 return ret;
1005}
1006
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001007static int sccnxp_remove(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001008{
1009 int i;
1010 struct sccnxp_port *s = platform_get_drvdata(pdev);
1011
Alexander Shiyanec063892012-12-03 22:23:31 +04001012 if (!s->poll)
1013 devm_free_irq(&pdev->dev, s->irq, s);
1014 else
1015 del_timer_sync(&s->timer);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001016
1017 for (i = 0; i < s->uart.nr; i++)
1018 uart_remove_one_port(&s->uart, &s->port[i]);
1019
1020 uart_unregister_driver(&s->uart);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001021
Alexander Shiyan31815c02013-04-13 08:46:58 +04001022 if (!IS_ERR(s->regulator))
1023 return regulator_disable(s->regulator);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001024
1025 return 0;
1026}
1027
1028static const struct platform_device_id sccnxp_id_table[] = {
1029 { "sc2681", SCCNXP_TYPE_SC2681 },
1030 { "sc2691", SCCNXP_TYPE_SC2691 },
1031 { "sc2692", SCCNXP_TYPE_SC2692 },
1032 { "sc2891", SCCNXP_TYPE_SC2891 },
1033 { "sc2892", SCCNXP_TYPE_SC2892 },
1034 { "sc28202", SCCNXP_TYPE_SC28202 },
1035 { "sc68681", SCCNXP_TYPE_SC68681 },
1036 { "sc68692", SCCNXP_TYPE_SC68692 },
Greg Kroah-Hartmanb70936d2012-10-05 09:34:37 -07001037 { },
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001038};
1039MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
1040
1041static struct platform_driver sccnxp_uart_driver = {
1042 .driver = {
1043 .name = SCCNXP_NAME,
1044 .owner = THIS_MODULE,
1045 },
1046 .probe = sccnxp_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001047 .remove = sccnxp_remove,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001048 .id_table = sccnxp_id_table,
1049};
1050module_platform_driver(sccnxp_uart_driver);
1051
1052MODULE_LICENSE("GPL v2");
1053MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1054MODULE_DESCRIPTION("SCCNXP serial driver");