blob: 6878e550fde685a0bc5ba7a676d3ae7d8c5486ae [file] [log] [blame]
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 * Copyright (c) 2010, Google Inc.
3 *
4 * Original authors: Code Aurora Forum
5 *
6 * Author: Dima Zavin <dima@android.com>
7 * - Largely rewritten from original to not be an i2c driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 and
11 * only version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#define pr_fmt(fmt) "%s: " fmt, __func__
20
21#include <linux/delay.h>
22#include <linux/err.h>
23#include <linux/io.h>
24#include <linux/kernel.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
27#include <linux/msm_ssbi.h>
28#include <linux/module.h>
David Brown97f00f72013-03-12 11:41:50 -070029#include <linux/of.h>
30#include <linux/of_device.h>
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -070031
32/* SSBI 2.0 controller registers */
33#define SSBI2_CMD 0x0008
34#define SSBI2_RD 0x0010
35#define SSBI2_STATUS 0x0014
36#define SSBI2_MODE2 0x001C
37
38/* SSBI_CMD fields */
39#define SSBI_CMD_RDWRN (1 << 24)
40
41/* SSBI_STATUS fields */
42#define SSBI_STATUS_RD_READY (1 << 2)
43#define SSBI_STATUS_READY (1 << 1)
44#define SSBI_STATUS_MCHN_BUSY (1 << 0)
45
46/* SSBI_MODE2 fields */
47#define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
48#define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
49
50#define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
51 (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
52 SSBI_MODE2_REG_ADDR_15_8_MASK))
53
54/* SSBI PMIC Arbiter command registers */
55#define SSBI_PA_CMD 0x0000
56#define SSBI_PA_RD_STATUS 0x0004
57
58/* SSBI_PA_CMD fields */
59#define SSBI_PA_CMD_RDWRN (1 << 24)
60#define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
61
62/* SSBI_PA_RD_STATUS fields */
63#define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
64#define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
65
66#define SSBI_TIMEOUT_US 100
67
68struct msm_ssbi {
69 struct device *dev;
70 struct device *slave;
71 void __iomem *base;
72 spinlock_t lock;
73 enum msm_ssbi_controller_type controller_type;
74 int (*read)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
75 int (*write)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
76};
77
78#define to_msm_ssbi(dev) platform_get_drvdata(to_platform_device(dev))
79
80static inline u32 ssbi_readl(struct msm_ssbi *ssbi, u32 reg)
81{
82 return readl(ssbi->base + reg);
83}
84
85static inline void ssbi_writel(struct msm_ssbi *ssbi, u32 val, u32 reg)
86{
87 writel(val, ssbi->base + reg);
88}
89
David Brown3f7a73b2013-03-12 11:41:51 -070090/*
91 * Via private exchange with one of the original authors, the hardware
92 * should generally finish a transaction in about 5us. The worst
93 * case, is when using the arbiter and both other CPUs have just
94 * started trying to use the SSBI bus will result in a time of about
95 * 20us. It should never take longer than this.
96 *
97 * As such, this wait merely spins, with a udelay.
98 */
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -070099static int ssbi_wait_mask(struct msm_ssbi *ssbi, u32 set_mask, u32 clr_mask)
100{
101 u32 timeout = SSBI_TIMEOUT_US;
102 u32 val;
103
104 while (timeout--) {
105 val = ssbi_readl(ssbi, SSBI2_STATUS);
106 if (((val & set_mask) == set_mask) && ((val & clr_mask) == 0))
107 return 0;
108 udelay(1);
109 }
110
111 dev_err(ssbi->dev, "%s: timeout (status %x set_mask %x clr_mask %x)\n",
112 __func__, ssbi_readl(ssbi, SSBI2_STATUS), set_mask, clr_mask);
113 return -ETIMEDOUT;
114}
115
116static int
117msm_ssbi_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
118{
119 u32 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
120 int ret = 0;
121
122 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
123 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
124 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
125 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
126 }
127
128 while (len) {
129 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
130 if (ret)
131 goto err;
132
133 ssbi_writel(ssbi, cmd, SSBI2_CMD);
134 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_RD_READY, 0);
135 if (ret)
136 goto err;
137 *buf++ = ssbi_readl(ssbi, SSBI2_RD) & 0xff;
138 len--;
139 }
140
141err:
142 return ret;
143}
144
145static int
146msm_ssbi_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
147{
148 int ret = 0;
149
150 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
151 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
152 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
153 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
154 }
155
156 while (len) {
157 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
158 if (ret)
159 goto err;
160
161 ssbi_writel(ssbi, ((addr & 0xff) << 16) | *buf, SSBI2_CMD);
162 ret = ssbi_wait_mask(ssbi, 0, SSBI_STATUS_MCHN_BUSY);
163 if (ret)
164 goto err;
165 buf++;
166 len--;
167 }
168
169err:
170 return ret;
171}
172
David Brown3f7a73b2013-03-12 11:41:51 -0700173/*
174 * See ssbi_wait_mask for an explanation of the time and the
175 * busywait.
176 */
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700177static inline int
178msm_ssbi_pa_transfer(struct msm_ssbi *ssbi, u32 cmd, u8 *data)
179{
180 u32 timeout = SSBI_TIMEOUT_US;
181 u32 rd_status = 0;
182
183 ssbi_writel(ssbi, cmd, SSBI_PA_CMD);
184
185 while (timeout--) {
186 rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
187
188 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED) {
189 dev_err(ssbi->dev, "%s: transaction denied (0x%x)\n",
190 __func__, rd_status);
191 return -EPERM;
192 }
193
194 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DONE) {
195 if (data)
196 *data = rd_status & 0xff;
197 return 0;
198 }
199 udelay(1);
200 }
201
202 dev_err(ssbi->dev, "%s: timeout, status 0x%x\n", __func__, rd_status);
203 return -ETIMEDOUT;
204}
205
206static int
207msm_ssbi_pa_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
208{
209 u32 cmd;
210 int ret = 0;
211
212 cmd = SSBI_PA_CMD_RDWRN | (addr & SSBI_PA_CMD_ADDR_MASK) << 8;
213
214 while (len) {
215 ret = msm_ssbi_pa_transfer(ssbi, cmd, buf);
216 if (ret)
217 goto err;
218 buf++;
219 len--;
220 }
221
222err:
223 return ret;
224}
225
226static int
227msm_ssbi_pa_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
228{
229 u32 cmd;
230 int ret = 0;
231
232 while (len) {
233 cmd = (addr & SSBI_PA_CMD_ADDR_MASK) << 8 | *buf;
234 ret = msm_ssbi_pa_transfer(ssbi, cmd, NULL);
235 if (ret)
236 goto err;
237 buf++;
238 len--;
239 }
240
241err:
242 return ret;
243}
244
245int msm_ssbi_read(struct device *dev, u16 addr, u8 *buf, int len)
246{
247 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
248 unsigned long flags;
249 int ret;
250
251 if (ssbi->dev != dev)
252 return -ENXIO;
253
254 spin_lock_irqsave(&ssbi->lock, flags);
255 ret = ssbi->read(ssbi, addr, buf, len);
256 spin_unlock_irqrestore(&ssbi->lock, flags);
257
258 return ret;
259}
David Browna1a906c2013-03-12 11:41:47 -0700260EXPORT_SYMBOL_GPL(msm_ssbi_read);
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700261
262int msm_ssbi_write(struct device *dev, u16 addr, u8 *buf, int len)
263{
264 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
265 unsigned long flags;
266 int ret;
267
268 if (ssbi->dev != dev)
269 return -ENXIO;
270
271 spin_lock_irqsave(&ssbi->lock, flags);
272 ret = ssbi->write(ssbi, addr, buf, len);
273 spin_unlock_irqrestore(&ssbi->lock, flags);
274
275 return ret;
276}
David Browna1a906c2013-03-12 11:41:47 -0700277EXPORT_SYMBOL_GPL(msm_ssbi_write);
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700278
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700279static int msm_ssbi_probe(struct platform_device *pdev)
280{
David Brown97f00f72013-03-12 11:41:50 -0700281 struct device_node *np = pdev->dev.of_node;
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700282 struct resource *mem_res;
283 struct msm_ssbi *ssbi;
284 int ret = 0;
David Brown97f00f72013-03-12 11:41:50 -0700285 const char *type;
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700286
287 ssbi = kzalloc(sizeof(struct msm_ssbi), GFP_KERNEL);
288 if (!ssbi) {
289 pr_err("can not allocate ssbi_data\n");
290 return -ENOMEM;
291 }
292
293 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
294 if (!mem_res) {
295 pr_err("missing mem resource\n");
296 ret = -EINVAL;
297 goto err_get_mem_res;
298 }
299
300 ssbi->base = ioremap(mem_res->start, resource_size(mem_res));
301 if (!ssbi->base) {
302 pr_err("ioremap of 0x%p failed\n", (void *)mem_res->start);
303 ret = -EINVAL;
304 goto err_ioremap;
305 }
306 ssbi->dev = &pdev->dev;
307 platform_set_drvdata(pdev, ssbi);
308
David Brown97f00f72013-03-12 11:41:50 -0700309 type = of_get_property(np, "qcom,controller-type", NULL);
310 if (type == NULL) {
311 pr_err("Missing qcom,controller-type property\n");
312 ret = -EINVAL;
313 goto err_ssbi_controller;
314 }
315 dev_info(&pdev->dev, "SSBI controller type: '%s'\n", type);
316 if (strcmp(type, "ssbi") == 0)
317 ssbi->controller_type = MSM_SBI_CTRL_SSBI;
318 else if (strcmp(type, "ssbi2") == 0)
319 ssbi->controller_type = MSM_SBI_CTRL_SSBI2;
320 else if (strcmp(type, "pmic-arbiter") == 0)
321 ssbi->controller_type = MSM_SBI_CTRL_PMIC_ARBITER;
322 else {
323 pr_err("Unknown qcom,controller-type\n");
324 ret = -EINVAL;
325 goto err_ssbi_controller;
326 }
327
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700328 if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
329 ssbi->read = msm_ssbi_pa_read_bytes;
330 ssbi->write = msm_ssbi_pa_write_bytes;
331 } else {
332 ssbi->read = msm_ssbi_read_bytes;
333 ssbi->write = msm_ssbi_write_bytes;
334 }
335
336 spin_lock_init(&ssbi->lock);
337
David Brown97f00f72013-03-12 11:41:50 -0700338 ret = of_platform_populate(np, NULL, NULL, &pdev->dev);
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700339 if (ret)
David Brown97f00f72013-03-12 11:41:50 -0700340 goto err_ssbi_controller;
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700341
342 return 0;
343
David Brown97f00f72013-03-12 11:41:50 -0700344err_ssbi_controller:
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700345 platform_set_drvdata(pdev, NULL);
346 iounmap(ssbi->base);
347err_ioremap:
348err_get_mem_res:
349 kfree(ssbi);
350 return ret;
351}
352
353static int msm_ssbi_remove(struct platform_device *pdev)
354{
355 struct msm_ssbi *ssbi = platform_get_drvdata(pdev);
356
357 platform_set_drvdata(pdev, NULL);
358 iounmap(ssbi->base);
359 kfree(ssbi);
360 return 0;
361}
362
David Brown97f00f72013-03-12 11:41:50 -0700363static struct of_device_id ssbi_match_table[] = {
364 { .compatible = "qcom,ssbi" },
365 {}
366};
367
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700368static struct platform_driver msm_ssbi_driver = {
369 .probe = msm_ssbi_probe,
David Brown7b67d562013-03-12 11:41:48 -0700370 .remove = msm_ssbi_remove,
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700371 .driver = {
372 .name = "msm_ssbi",
373 .owner = THIS_MODULE,
David Brown97f00f72013-03-12 11:41:50 -0700374 .of_match_table = ssbi_match_table,
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700375 },
376};
377
378static int __init msm_ssbi_init(void)
379{
380 return platform_driver_register(&msm_ssbi_driver);
381}
David Brown90f2d322013-03-12 11:41:52 -0700382module_init(msm_ssbi_init);
Kenneth Heitkee44b0ce2013-03-12 11:41:46 -0700383
384static void __exit msm_ssbi_exit(void)
385{
386 platform_driver_unregister(&msm_ssbi_driver);
387}
388module_exit(msm_ssbi_exit)
389
390MODULE_LICENSE("GPL v2");
391MODULE_VERSION("1.0");
392MODULE_ALIAS("platform:msm_ssbi");
393MODULE_AUTHOR("Dima Zavin <dima@android.com>");