blob: fd2f97c3713694ec83ebdcf141e2ab7833a484f0 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Mathias Nymanec7e43e2013-08-30 18:25:49 +0300126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
Sarah Sharpae636742009-04-29 19:02:31 -0700136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
John Youna1669b22010-08-09 13:56:11 -0700149 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700150 }
151}
152
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700159 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700160
161 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800162
Sarah Sharp50d02062012-07-26 12:03:59 -0700163 /*
164 * If this is not event ring, and the dequeue pointer
165 * is not on a link TRB, there is one more usable TRB
166 */
Andiry Xub008df62012-03-05 17:49:34 +0800167 if (ring->type != TYPE_EVENT &&
168 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
169 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800170
Sarah Sharp50d02062012-07-26 12:03:59 -0700171 do {
172 /*
173 * Update the dequeue pointer further if that was a link TRB or
174 * we're at the end of an event ring segment (which doesn't have
175 * link TRBS)
176 */
177 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
178 if (ring->type == TYPE_EVENT &&
179 last_trb_on_last_seg(xhci, ring,
180 ring->deq_seg, ring->dequeue)) {
181 ring->cycle_state = (ring->cycle_state ? 0 : 1);
182 }
183 ring->deq_seg = ring->deq_seg->next;
184 ring->dequeue = ring->deq_seg->trbs;
185 } else {
186 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700187 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700188 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
189
Sarah Sharp66e49d82009-07-27 12:03:46 -0700190 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191}
192
193/*
194 * See Cycle bit rules. SW is the consumer for the event ring only.
195 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
196 *
197 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
198 * chain bit is set), then set the chain bit in all the following link TRBs.
199 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
200 * have their chain bit cleared (so that each Link TRB is a separate TD).
201 *
202 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700203 * set, but other sections talk about dealing with the chain bit set. This was
204 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
205 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206 *
207 * @more_trbs_coming: Will you enqueue more TRBs before calling
208 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700209 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700210static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800211 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700212{
213 u32 chain;
214 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700215 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700216
Matt Evans28ccd292011-03-29 13:40:46 +1100217 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800218 /* If this is not event ring, there is one less usable TRB */
219 if (ring->type != TYPE_EVENT &&
220 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
221 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700222 next = ++(ring->enqueue);
223
224 ring->enq_updates++;
225 /* Update the dequeue pointer further if that was a link TRB or we're at
226 * the end of an event ring segment (which doesn't have link TRBS)
227 */
228 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800229 if (ring->type != TYPE_EVENT) {
230 /*
231 * If the caller doesn't plan on enqueueing more
232 * TDs before ringing the doorbell, then we
233 * don't want to give the link TRB to the
234 * hardware just yet. We'll give the link TRB
235 * back in prepare_ring() just before we enqueue
236 * the TD at the top of the ring.
237 */
238 if (!chain && !more_trbs_coming)
239 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700240
Andiry Xu3b72fca2012-03-05 17:49:32 +0800241 /* If we're not dealing with 0.95 hardware or
242 * isoc rings on AMD 0.96 host,
243 * carry over the chain bit of the previous TRB
244 * (which may mean the chain bit is cleared).
245 */
246 if (!(ring->type == TYPE_ISOC &&
247 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700248 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800249 next->link.control &=
250 cpu_to_le32(~TRB_CHAIN);
251 next->link.control |=
252 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800254 /* Give this link TRB to the hardware */
255 wmb();
256 next->link.control ^= cpu_to_le32(TRB_CYCLE);
257
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700258 /* Toggle the cycle bit after the last ring segment. */
259 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
260 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261 }
262 }
263 ring->enq_seg = ring->enq_seg->next;
264 ring->enqueue = ring->enq_seg->trbs;
265 next = ring->enqueue;
266 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700267 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700268}
269
270/*
Andiry Xu085deb12012-03-05 17:49:40 +0800271 * Check to see if there's room to enqueue num_trbs on the ring and make sure
272 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700273 */
Andiry Xub008df62012-03-05 17:49:34 +0800274static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700275 unsigned int num_trbs)
276{
Andiry Xu085deb12012-03-05 17:49:40 +0800277 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800278
Andiry Xu085deb12012-03-05 17:49:40 +0800279 if (ring->num_trbs_free < num_trbs)
280 return 0;
281
282 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
283 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
284 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
285 return 0;
286 }
287
288 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289}
290
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700291/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700292void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293{
Elric Fuc181bc52012-06-27 16:30:57 +0800294 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
295 return;
296
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700297 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d646762010-12-15 14:18:11 -0500298 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700299 /* Flush PCI posted writes */
300 xhci_readl(xhci, &xhci->dba->doorbell[0]);
301}
302
Elric Fub92cc662012-06-27 16:31:12 +0800303static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
304{
305 u64 temp_64;
306 int ret;
307
308 xhci_dbg(xhci, "Abort command ring\n");
309
310 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
311 xhci_dbg(xhci, "The command ring isn't running, "
312 "Have the command ring been stopped?\n");
313 return 0;
314 }
315
316 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
317 if (!(temp_64 & CMD_RING_RUNNING)) {
318 xhci_dbg(xhci, "Command ring had been stopped\n");
319 return 0;
320 }
321 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
322 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
323 &xhci->op_regs->cmd_ring);
324
325 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
326 * time the completion od all xHCI commands, including
327 * the Command Abort operation. If software doesn't see
328 * CRR negated in a timely manner (e.g. longer than 5
329 * seconds), then it should assume that the there are
330 * larger problems with the xHC and assert HCRST.
331 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700332 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800333 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
334 if (ret < 0) {
335 xhci_err(xhci, "Stopped the command ring failed, "
336 "maybe the host is dead\n");
337 xhci->xhc_state |= XHCI_STATE_DYING;
338 xhci_quiesce(xhci);
339 xhci_halt(xhci);
340 return -ESHUTDOWN;
341 }
342
343 return 0;
344}
345
346static int xhci_queue_cd(struct xhci_hcd *xhci,
347 struct xhci_command *command,
348 union xhci_trb *cmd_trb)
349{
350 struct xhci_cd *cd;
351 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
352 if (!cd)
353 return -ENOMEM;
354 INIT_LIST_HEAD(&cd->cancel_cmd_list);
355
356 cd->command = command;
357 cd->cmd_trb = cmd_trb;
358 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
359
360 return 0;
361}
362
363/*
364 * Cancel the command which has issue.
365 *
366 * Some commands may hang due to waiting for acknowledgement from
367 * usb device. It is outside of the xHC's ability to control and
368 * will cause the command ring is blocked. When it occurs software
369 * should intervene to recover the command ring.
370 * See Section 4.6.1.1 and 4.6.1.2
371 */
372int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
373 union xhci_trb *cmd_trb)
374{
375 int retval = 0;
376 unsigned long flags;
377
378 spin_lock_irqsave(&xhci->lock, flags);
379
380 if (xhci->xhc_state & XHCI_STATE_DYING) {
381 xhci_warn(xhci, "Abort the command ring,"
382 " but the xHCI is dead.\n");
383 retval = -ESHUTDOWN;
384 goto fail;
385 }
386
387 /* queue the cmd desriptor to cancel_cmd_list */
388 retval = xhci_queue_cd(xhci, command, cmd_trb);
389 if (retval) {
390 xhci_warn(xhci, "Queuing command descriptor failed.\n");
391 goto fail;
392 }
393
394 /* abort command ring */
395 retval = xhci_abort_cmd_ring(xhci);
396 if (retval) {
397 xhci_err(xhci, "Abort command ring failed\n");
398 if (unlikely(retval == -ESHUTDOWN)) {
399 spin_unlock_irqrestore(&xhci->lock, flags);
400 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
401 xhci_dbg(xhci, "xHCI host controller is dead.\n");
402 return retval;
403 }
404 }
405
406fail:
407 spin_unlock_irqrestore(&xhci->lock, flags);
408 return retval;
409}
410
Andiry Xube88fe42010-10-14 07:22:57 -0700411void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700412 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700413 unsigned int ep_index,
414 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700415{
Matt Evans28ccd292011-03-29 13:40:46 +1100416 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500417 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
418 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700419
Sarah Sharpae636742009-04-29 19:02:31 -0700420 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500421 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700422 * We don't want to restart any stream rings if there's a set dequeue
423 * pointer command pending because the device can choose to start any
424 * stream once the endpoint is on the HW schedule.
425 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700426 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500427 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
428 (ep_state & EP_HALTED))
429 return;
430 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
431 /* The CPU has better things to do at this point than wait for a
432 * write-posting flush. It'll get there soon enough.
433 */
Sarah Sharpae636742009-04-29 19:02:31 -0700434}
435
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700436/* Ring the doorbell for any rings with pending URBs */
437static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
438 unsigned int slot_id,
439 unsigned int ep_index)
440{
441 unsigned int stream_id;
442 struct xhci_virt_ep *ep;
443
444 ep = &xhci->devs[slot_id]->eps[ep_index];
445
446 /* A ring has pending URBs if its TD list is not empty */
447 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200448 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700449 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700450 return;
451 }
452
453 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
454 stream_id++) {
455 struct xhci_stream_info *stream_info = ep->stream_info;
456 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700457 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
458 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700459 }
460}
461
Sarah Sharpae636742009-04-29 19:02:31 -0700462/*
463 * Find the segment that trb is in. Start searching in start_seg.
464 * If we must move past a segment that has a link TRB with a toggle cycle state
465 * bit set, then we will toggle the value pointed at by cycle_state.
466 */
467static struct xhci_segment *find_trb_seg(
468 struct xhci_segment *start_seg,
469 union xhci_trb *trb, int *cycle_state)
470{
471 struct xhci_segment *cur_seg = start_seg;
472 struct xhci_generic_trb *generic_trb;
473
474 while (cur_seg->trbs > trb ||
475 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
476 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000477 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800478 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700479 cur_seg = cur_seg->next;
480 if (cur_seg == start_seg)
481 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700482 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700483 }
484 return cur_seg;
485}
486
Sarah Sharp021bff92010-07-29 22:12:20 -0700487
488static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
489 unsigned int slot_id, unsigned int ep_index,
490 unsigned int stream_id)
491{
492 struct xhci_virt_ep *ep;
493
494 ep = &xhci->devs[slot_id]->eps[ep_index];
495 /* Common case: no streams */
496 if (!(ep->ep_state & EP_HAS_STREAMS))
497 return ep->ring;
498
499 if (stream_id == 0) {
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has streams, "
502 "but URB has no stream ID.\n",
503 slot_id, ep_index);
504 return NULL;
505 }
506
507 if (stream_id < ep->stream_info->num_streams)
508 return ep->stream_info->stream_rings[stream_id];
509
510 xhci_warn(xhci,
511 "WARN: Slot ID %u, ep index %u has "
512 "stream IDs 1 to %u allocated, "
513 "but stream ID %u is requested.\n",
514 slot_id, ep_index,
515 ep->stream_info->num_streams - 1,
516 stream_id);
517 return NULL;
518}
519
520/* Get the right ring for the given URB.
521 * If the endpoint supports streams, boundary check the URB's stream ID.
522 * If the endpoint doesn't support streams, return the singular endpoint ring.
523 */
524static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
525 struct urb *urb)
526{
527 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
528 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
529}
530
Sarah Sharpae636742009-04-29 19:02:31 -0700531/*
532 * Move the xHC's endpoint ring dequeue pointer past cur_td.
533 * Record the new state of the xHC's endpoint ring dequeue segment,
534 * dequeue pointer, and new consumer cycle state in state.
535 * Update our internal representation of the ring's dequeue pointer.
536 *
537 * We do this in three jumps:
538 * - First we update our new ring state to be the same as when the xHC stopped.
539 * - Then we traverse the ring to find the segment that contains
540 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
541 * any link TRBs with the toggle cycle bit set.
542 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
543 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100544 *
545 * Some of the uses of xhci_generic_trb are grotty, but if they're done
546 * with correct __le32 accesses they should work fine. Only users of this are
547 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700548 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700549void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700550 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700551 unsigned int stream_id, struct xhci_td *cur_td,
552 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700553{
554 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700555 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700556 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700557 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700558 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700559
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700560 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
561 ep_index, stream_id);
562 if (!ep_ring) {
563 xhci_warn(xhci, "WARN can't find new dequeue state "
564 "for invalid stream ID %u.\n",
565 stream_id);
566 return;
567 }
Sarah Sharpae636742009-04-29 19:02:31 -0700568 state->new_cycle_state = 0;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300569 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
570 "Finding segment containing stopped TRB.");
Sarah Sharpae636742009-04-29 19:02:31 -0700571 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700572 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700573 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800574 if (!state->new_deq_seg) {
575 WARN_ON(1);
576 return;
577 }
578
Sarah Sharpae636742009-04-29 19:02:31 -0700579 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Finding endpoint context");
John Yound115b042009-07-27 12:05:15 -0700582 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100583 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700584
585 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300586 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700588 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
589 state->new_deq_ptr,
590 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800591 if (!state->new_deq_seg) {
592 WARN_ON(1);
593 return;
594 }
Sarah Sharpae636742009-04-29 19:02:31 -0700595
596 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000597 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
598 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800599 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700600 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
601
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800602 /*
603 * If there is only one segment in a ring, find_trb_seg()'s while loop
604 * will not run, and it will return before it has a chance to see if it
605 * needs to toggle the cycle bit. It can't tell if the stalled transfer
606 * ended just before the link TRB on a one-segment ring, or if the TD
607 * wrapped around the top of the ring, because it doesn't have the TD in
608 * question. Look for the one-segment case where stalled TRB's address
609 * is greater than the new dequeue pointer address.
610 */
611 if (ep_ring->first_seg == ep_ring->first_seg->next &&
612 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
613 state->new_cycle_state ^= 0x1;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300614 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
615 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800616
Sarah Sharpae636742009-04-29 19:02:31 -0700617 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300618 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
619 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700620 state->new_deq_seg);
621 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300622 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
623 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700624 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700625}
626
Sarah Sharp522989a2011-07-29 12:44:32 -0700627/* flip_cycle means flip the cycle bit of all but the first and last TRB.
628 * (The last TRB actually points to the ring enqueue pointer, which is not part
629 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
630 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700631static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700632 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700633{
634 struct xhci_segment *cur_seg;
635 union xhci_trb *cur_trb;
636
637 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
638 true;
639 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000640 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700641 /* Unchain any chained Link TRBs, but
642 * leave the pointers intact.
643 */
Matt Evans28ccd292011-03-29 13:40:46 +1100644 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700645 /* Flip the cycle bit (link TRBs can't be the first
646 * or last TRB).
647 */
648 if (flip_cycle)
649 cur_trb->generic.field[3] ^=
650 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300651 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
652 "Cancel (unchain) link TRB");
653 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654 "Address = %p (0x%llx dma); "
655 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700656 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700657 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700658 cur_seg,
659 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700660 } else {
661 cur_trb->generic.field[0] = 0;
662 cur_trb->generic.field[1] = 0;
663 cur_trb->generic.field[2] = 0;
664 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100665 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700666 /* Flip the cycle bit except on the first or last TRB */
667 if (flip_cycle && cur_trb != cur_td->first_trb &&
668 cur_trb != cur_td->last_trb)
669 cur_trb->generic.field[3] ^=
670 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100671 cur_trb->generic.field[3] |= cpu_to_le32(
672 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300673 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
674 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800675 (unsigned long long)
676 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700677 }
678 if (cur_trb == cur_td->last_trb)
679 break;
680 }
681}
682
683static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700684 unsigned int ep_index, unsigned int stream_id,
685 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700686 union xhci_trb *deq_ptr, u32 cycle_state);
687
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700688void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700689 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700690 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700692{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700693 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
694
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300695 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
696 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
697 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700698 deq_state->new_deq_seg,
699 (unsigned long long)deq_state->new_deq_seg->dma,
700 deq_state->new_deq_ptr,
701 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
702 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700703 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700704 deq_state->new_deq_seg,
705 deq_state->new_deq_ptr,
706 (u32) deq_state->new_cycle_state);
707 /* Stop the TD queueing code from ringing the doorbell until
708 * this command completes. The HC won't set the dequeue pointer
709 * if the ring is running, and ringing the doorbell starts the
710 * ring running.
711 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700712 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700713}
714
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700715static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700716 struct xhci_virt_ep *ep)
717{
718 ep->ep_state &= ~EP_HALT_PENDING;
719 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
720 * timer is running on another CPU, we don't decrement stop_cmds_pending
721 * (since we didn't successfully stop the watchdog timer).
722 */
723 if (del_timer(&ep->stop_cmd_timer))
724 ep->stop_cmds_pending--;
725}
726
727/* Must be called with xhci->lock held in interrupt context */
728static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300729 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700730{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700731 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700732 struct urb *urb;
733 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700734
Andiry Xu8e51adc2010-07-22 15:23:31 -0700735 urb = cur_td->urb;
736 urb_priv = urb->hcpriv;
737 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700738 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700739
Andiry Xu8e51adc2010-07-22 15:23:31 -0700740 /* Only giveback urb when this is the last td in urb */
741 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800742 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
743 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
744 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_quirk_pll_enable();
747 }
748 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700749 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700750
751 spin_unlock(&xhci->lock);
752 usb_hcd_giveback_urb(hcd, urb, status);
753 xhci_urb_free_priv(xhci, urb_priv);
754 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700755 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700756}
757
Sarah Sharpae636742009-04-29 19:02:31 -0700758/*
759 * When we get a command completion for a Stop Endpoint Command, we need to
760 * unlink any cancelled TDs from the ring. There are two ways to do that:
761 *
762 * 1. If the HW was in the middle of processing the TD that needs to be
763 * cancelled, then we must move the ring's dequeue pointer past the last TRB
764 * in the TD with a Set Dequeue Pointer Command.
765 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
766 * bit cleared) so that the HW will skip over them.
767 */
Xenia Ragiadakou60b95932013-09-09 13:29:46 +0300768static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700769 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700770{
771 unsigned int slot_id;
772 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700773 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700774 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700775 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700776 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700777 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700778 struct xhci_td *last_unlinked_td;
779
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700780 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700781
Andiry Xube88fe42010-10-14 07:22:57 -0700782 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100783 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700784 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100785 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700786 virt_dev = xhci->devs[slot_id];
787 if (virt_dev)
788 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
789 event);
790 else
791 xhci_warn(xhci, "Stop endpoint command "
792 "completion for disabled slot %u\n",
793 slot_id);
794 return;
795 }
796
Sarah Sharpae636742009-04-29 19:02:31 -0700797 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100798 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
799 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700800 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700801
Sarah Sharp678539c2009-10-27 10:55:52 -0700802 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700803 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700804 ep->stopped_td = NULL;
805 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700806 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700807 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700808 }
Sarah Sharpae636742009-04-29 19:02:31 -0700809
810 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
811 * We have the xHCI lock, so nothing can modify this list until we drop
812 * it. We're also in the event handler, so we can't get re-interrupted
813 * if another Stop Endpoint command completes
814 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700815 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700816 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300817 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
818 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800819 (unsigned long long)xhci_trb_virt_to_dma(
820 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700821 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
822 if (!ep_ring) {
823 /* This shouldn't happen unless a driver is mucking
824 * with the stream ID after submission. This will
825 * leave the TD on the hardware ring, and the hardware
826 * will try to execute it, and may access a buffer
827 * that has already been freed. In the best case, the
828 * hardware will execute it, and the event handler will
829 * ignore the completion event for that TD, since it was
830 * removed from the td_list for that endpoint. In
831 * short, don't muck with the stream ID after
832 * submission.
833 */
834 xhci_warn(xhci, "WARN Cancelled URB %p "
835 "has invalid stream ID %u.\n",
836 cur_td->urb,
837 cur_td->urb->stream_id);
838 goto remove_finished_td;
839 }
Sarah Sharpae636742009-04-29 19:02:31 -0700840 /*
841 * If we stopped on the TD we need to cancel, then we have to
842 * move the xHC endpoint ring dequeue pointer past this TD.
843 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700844 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700845 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
846 cur_td->urb->stream_id,
847 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700848 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700849 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700850remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700851 /*
852 * The event handler won't see a completion for this TD anymore,
853 * so remove it from the endpoint ring's TD list. Keep it in
854 * the cancelled TD list for URB completion later.
855 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700856 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700857 }
858 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700859 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700860
861 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
862 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700863 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700864 slot_id, ep_index,
865 ep->stopped_td->urb->stream_id,
866 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700867 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700868 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700869 /* Otherwise ring the doorbell(s) to restart queued transfers */
870 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700871 }
Florian Wolter526867c2013-08-14 10:33:16 +0200872
873 /* Clear stopped_td and stopped_trb if endpoint is not halted */
874 if (!(ep->ep_state & EP_HALTED)) {
875 ep->stopped_td = NULL;
876 ep->stopped_trb = NULL;
877 }
Sarah Sharpae636742009-04-29 19:02:31 -0700878
879 /*
880 * Drop the lock and complete the URBs in the cancelled TD list.
881 * New TDs to be cancelled might be added to the end of the list before
882 * we can complete all the URBs for the TDs we already unlinked.
883 * So stop when we've completed the URB for the last TD we unlinked.
884 */
885 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700886 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700887 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700888 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700889
890 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700891 /* Doesn't matter what we pass for status, since the core will
892 * just overwrite it (because the URB has been unlinked).
893 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300894 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700895
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700896 /* Stop processing the cancelled list if the watchdog timer is
897 * running.
898 */
899 if (xhci->xhc_state & XHCI_STATE_DYING)
900 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700901 } while (cur_td != last_unlinked_td);
902
903 /* Return to the event handler with xhci->lock re-acquired */
904}
905
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700906/* Watchdog timer function for when a stop endpoint command fails to complete.
907 * In this case, we assume the host controller is broken or dying or dead. The
908 * host may still be completing some other events, so we have to be careful to
909 * let the event ring handler and the URB dequeueing/enqueueing functions know
910 * through xhci->state.
911 *
912 * The timer may also fire if the host takes a very long time to respond to the
913 * command, and the stop endpoint command completion handler cannot delete the
914 * timer before the timer function is called. Another endpoint cancellation may
915 * sneak in before the timer function can grab the lock, and that may queue
916 * another stop endpoint command and add the timer back. So we cannot use a
917 * simple flag to say whether there is a pending stop endpoint command for a
918 * particular endpoint.
919 *
920 * Instead we use a combination of that flag and a counter for the number of
921 * pending stop endpoint commands. If the timer is the tail end of the last
922 * stop endpoint command, and the endpoint's command is still pending, we assume
923 * the host is dying.
924 */
925void xhci_stop_endpoint_command_watchdog(unsigned long arg)
926{
927 struct xhci_hcd *xhci;
928 struct xhci_virt_ep *ep;
929 struct xhci_virt_ep *temp_ep;
930 struct xhci_ring *ring;
931 struct xhci_td *cur_td;
932 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400933 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700934
935 ep = (struct xhci_virt_ep *) arg;
936 xhci = ep->xhci;
937
Don Zickusf43d6232011-10-20 23:52:14 -0400938 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700939
940 ep->stop_cmds_pending--;
941 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300942 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
943 "Stop EP timer ran, but another timer marked "
944 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400945 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700946 return;
947 }
948 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300949 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
950 "Stop EP timer ran, but no command pending, "
951 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400952 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700953 return;
954 }
955
956 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
957 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
958 /* Oops, HC is dead or dying or at least not responding to the stop
959 * endpoint command.
960 */
961 xhci->xhc_state |= XHCI_STATE_DYING;
962 /* Disable interrupts from the host controller and start halting it */
963 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400964 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700965
966 ret = xhci_halt(xhci);
967
Don Zickusf43d6232011-10-20 23:52:14 -0400968 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700969 if (ret < 0) {
970 /* This is bad; the host is not responding to commands and it's
971 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800972 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700973 * disconnect all device drivers under this host. Those
974 * disconnect() methods will wait for all URBs to be unlinked,
975 * so we must complete them.
976 */
977 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
978 xhci_warn(xhci, "Completing active URBs anyway.\n");
979 /* We could turn all TDs on the rings to no-ops. This won't
980 * help if the host has cached part of the ring, and is slow if
981 * we want to preserve the cycle bit. Skip it and hope the host
982 * doesn't touch the memory.
983 */
984 }
985 for (i = 0; i < MAX_HC_SLOTS; i++) {
986 if (!xhci->devs[i])
987 continue;
988 for (j = 0; j < 31; j++) {
989 temp_ep = &xhci->devs[i]->eps[j];
990 ring = temp_ep->ring;
991 if (!ring)
992 continue;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300993 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
994 "Killing URBs for slot ID %u, "
995 "ep index %u", i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700996 while (!list_empty(&ring->td_list)) {
997 cur_td = list_first_entry(&ring->td_list,
998 struct xhci_td,
999 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -07001000 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001001 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001002 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001003 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001004 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001005 }
1006 while (!list_empty(&temp_ep->cancelled_td_list)) {
1007 cur_td = list_first_entry(
1008 &temp_ep->cancelled_td_list,
1009 struct xhci_td,
1010 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -07001011 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001012 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001013 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001014 }
1015 }
1016 }
Don Zickusf43d6232011-10-20 23:52:14 -04001017 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001018 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1019 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001020 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001021 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1022 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001023}
1024
Andiry Xub008df62012-03-05 17:49:34 +08001025
1026static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1027 struct xhci_virt_device *dev,
1028 struct xhci_ring *ep_ring,
1029 unsigned int ep_index)
1030{
1031 union xhci_trb *dequeue_temp;
1032 int num_trbs_free_temp;
1033 bool revert = false;
1034
1035 num_trbs_free_temp = ep_ring->num_trbs_free;
1036 dequeue_temp = ep_ring->dequeue;
1037
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001038 /* If we get two back-to-back stalls, and the first stalled transfer
1039 * ends just before a link TRB, the dequeue pointer will be left on
1040 * the link TRB by the code in the while loop. So we have to update
1041 * the dequeue pointer one segment further, or we'll jump off
1042 * the segment into la-la-land.
1043 */
1044 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1045 ep_ring->deq_seg = ep_ring->deq_seg->next;
1046 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1047 }
1048
Andiry Xub008df62012-03-05 17:49:34 +08001049 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1050 /* We have more usable TRBs */
1051 ep_ring->num_trbs_free++;
1052 ep_ring->dequeue++;
1053 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1054 ep_ring->dequeue)) {
1055 if (ep_ring->dequeue ==
1056 dev->eps[ep_index].queued_deq_ptr)
1057 break;
1058 ep_ring->deq_seg = ep_ring->deq_seg->next;
1059 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1060 }
1061 if (ep_ring->dequeue == dequeue_temp) {
1062 revert = true;
1063 break;
1064 }
1065 }
1066
1067 if (revert) {
1068 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1069 ep_ring->num_trbs_free = num_trbs_free_temp;
1070 }
1071}
1072
Sarah Sharpae636742009-04-29 19:02:31 -07001073/*
1074 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1075 * we need to clear the set deq pending flag in the endpoint ring state, so that
1076 * the TD queueing code can ring the doorbell again. We also need to ring the
1077 * endpoint doorbell to restart the ring, but only if there aren't more
1078 * cancellations pending.
1079 */
Xenia Ragiadakou60b95932013-09-09 13:29:46 +03001080static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci,
1081 struct xhci_event_cmd *event, union xhci_trb *trb)
Sarah Sharpae636742009-04-29 19:02:31 -07001082{
1083 unsigned int slot_id;
1084 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001085 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001086 struct xhci_ring *ep_ring;
1087 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001088 struct xhci_ep_ctx *ep_ctx;
1089 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001090
Matt Evans28ccd292011-03-29 13:40:46 +11001091 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1092 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1093 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001094 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001095
1096 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1097 if (!ep_ring) {
1098 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1099 "freed stream ID %u\n",
1100 stream_id);
1101 /* XXX: Harmless??? */
1102 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1103 return;
1104 }
1105
John Yound115b042009-07-27 12:05:15 -07001106 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1107 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001108
Matt Evans28ccd292011-03-29 13:40:46 +11001109 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001110 unsigned int ep_state;
1111 unsigned int slot_state;
1112
Matt Evans28ccd292011-03-29 13:40:46 +11001113 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001114 case COMP_TRB_ERR:
1115 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1116 "of stream ID configuration\n");
1117 break;
1118 case COMP_CTX_STATE:
1119 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1120 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001121 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001122 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001123 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001124 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001125 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1126 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001127 slot_state, ep_state);
1128 break;
1129 case COMP_EBADSLT:
1130 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1131 "slot %u was not enabled.\n", slot_id);
1132 break;
1133 default:
1134 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1135 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001136 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001137 break;
1138 }
1139 /* OK what do we do now? The endpoint state is hosed, and we
1140 * should never get to this point if the synchronization between
1141 * queueing, and endpoint state are correct. This might happen
1142 * if the device gets disconnected after we've finished
1143 * cancelling URBs, which might not be an error...
1144 */
1145 } else {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001146 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1147 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
Matt Evans28ccd292011-03-29 13:40:46 +11001148 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001149 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001150 dev->eps[ep_index].queued_deq_ptr) ==
1151 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001152 /* Update the ring's dequeue segment and dequeue pointer
1153 * to reflect the new position.
1154 */
Andiry Xub008df62012-03-05 17:49:34 +08001155 update_ring_for_set_deq_completion(xhci, dev,
1156 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001157 } else {
1158 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1159 "Ptr command & xHCI internal state.\n");
1160 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1161 dev->eps[ep_index].queued_deq_seg,
1162 dev->eps[ep_index].queued_deq_ptr);
1163 }
Sarah Sharpae636742009-04-29 19:02:31 -07001164 }
1165
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001166 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001167 dev->eps[ep_index].queued_deq_seg = NULL;
1168 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001169 /* Restart any rings with pending URBs */
1170 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001171}
1172
Xenia Ragiadakou60b95932013-09-09 13:29:46 +03001173static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci,
1174 struct xhci_event_cmd *event, union xhci_trb *trb)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001175{
1176 int slot_id;
1177 unsigned int ep_index;
1178
Matt Evans28ccd292011-03-29 13:40:46 +11001179 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1180 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001181 /* This command will only fail if the endpoint wasn't halted,
1182 * but we don't care.
1183 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001184 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1185 "Ignoring reset ep completion code of %u",
Matt Evansf5960b62011-06-01 10:22:55 +10001186 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001187
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001188 /* HW with the reset endpoint quirk needs to have a configure endpoint
1189 * command complete before the endpoint can be used. Queue that here
1190 * because the HW can't handle two commands being queued in a row.
1191 */
1192 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001193 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1194 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001195 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001196 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1197 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001198 xhci_ring_cmd_db(xhci);
1199 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001200 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001201 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001202 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001203 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001204}
Sarah Sharpae636742009-04-29 19:02:31 -07001205
Elric Fub63f4052012-06-27 16:55:43 +08001206/* Complete the command and detele it from the devcie's command queue.
1207 */
1208static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1209 struct xhci_command *command, u32 status)
1210{
1211 command->status = status;
1212 list_del(&command->cmd_list);
1213 if (command->completion)
1214 complete(command->completion);
1215 else
1216 xhci_free_command(xhci, command);
1217}
1218
1219
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001220/* Check to see if a command in the device's command queue matches this one.
1221 * Signal the completion or free the command, and return 1. Return 0 if the
1222 * completed command isn't at the head of the command list.
1223 */
1224static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1225 struct xhci_virt_device *virt_dev,
1226 struct xhci_event_cmd *event)
1227{
1228 struct xhci_command *command;
1229
1230 if (list_empty(&virt_dev->cmd_list))
1231 return 0;
1232
1233 command = list_entry(virt_dev->cmd_list.next,
1234 struct xhci_command, cmd_list);
1235 if (xhci->cmd_ring->dequeue != command->command_trb)
1236 return 0;
1237
Elric Fub63f4052012-06-27 16:55:43 +08001238 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1239 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001240 return 1;
1241}
1242
Elric Fub63f4052012-06-27 16:55:43 +08001243/*
1244 * Finding the command trb need to be cancelled and modifying it to
1245 * NO OP command. And if the command is in device's command wait
1246 * list, finishing and freeing it.
1247 *
1248 * If we can't find the command trb, we think it had already been
1249 * executed.
1250 */
1251static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1252{
1253 struct xhci_segment *cur_seg;
1254 union xhci_trb *cmd_trb;
1255 u32 cycle_state;
1256
1257 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1258 return;
1259
1260 /* find the current segment of command ring */
1261 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1262 xhci->cmd_ring->dequeue, &cycle_state);
1263
Sarah Sharp43a09f72012-10-16 13:17:43 -07001264 if (!cur_seg) {
1265 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1266 xhci->cmd_ring->dequeue,
1267 (unsigned long long)
1268 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1269 xhci->cmd_ring->dequeue));
1270 xhci_debug_ring(xhci, xhci->cmd_ring);
1271 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1272 return;
1273 }
1274
Elric Fub63f4052012-06-27 16:55:43 +08001275 /* find the command trb matched by cd from command ring */
1276 for (cmd_trb = xhci->cmd_ring->dequeue;
1277 cmd_trb != xhci->cmd_ring->enqueue;
1278 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1279 /* If the trb is link trb, continue */
1280 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1281 continue;
1282
1283 if (cur_cd->cmd_trb == cmd_trb) {
1284
1285 /* If the command in device's command list, we should
1286 * finish it and free the command structure.
1287 */
1288 if (cur_cd->command)
1289 xhci_complete_cmd_in_cmd_wait_list(xhci,
1290 cur_cd->command, COMP_CMD_STOP);
1291
1292 /* get cycle state from the origin command trb */
1293 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1294 & TRB_CYCLE;
1295
1296 /* modify the command trb to NO OP command */
1297 cmd_trb->generic.field[0] = 0;
1298 cmd_trb->generic.field[1] = 0;
1299 cmd_trb->generic.field[2] = 0;
1300 cmd_trb->generic.field[3] = cpu_to_le32(
1301 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1302 break;
1303 }
1304 }
1305}
1306
1307static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1308{
1309 struct xhci_cd *cur_cd, *next_cd;
1310
1311 if (list_empty(&xhci->cancel_cmd_list))
1312 return;
1313
1314 list_for_each_entry_safe(cur_cd, next_cd,
1315 &xhci->cancel_cmd_list, cancel_cmd_list) {
1316 xhci_cmd_to_noop(xhci, cur_cd);
1317 list_del(&cur_cd->cancel_cmd_list);
1318 kfree(cur_cd);
1319 }
1320}
1321
1322/*
1323 * traversing the cancel_cmd_list. If the command descriptor according
1324 * to cmd_trb is found, the function free it and return 1, otherwise
1325 * return 0.
1326 */
1327static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1328 union xhci_trb *cmd_trb)
1329{
1330 struct xhci_cd *cur_cd, *next_cd;
1331
1332 if (list_empty(&xhci->cancel_cmd_list))
1333 return 0;
1334
1335 list_for_each_entry_safe(cur_cd, next_cd,
1336 &xhci->cancel_cmd_list, cancel_cmd_list) {
1337 if (cur_cd->cmd_trb == cmd_trb) {
1338 if (cur_cd->command)
1339 xhci_complete_cmd_in_cmd_wait_list(xhci,
1340 cur_cd->command, COMP_CMD_STOP);
1341 list_del(&cur_cd->cancel_cmd_list);
1342 kfree(cur_cd);
1343 return 1;
1344 }
1345 }
1346
1347 return 0;
1348}
1349
1350/*
1351 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1352 * trb pointed by the command ring dequeue pointer is the trb we want to
1353 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1354 * traverse the cancel_cmd_list to trun the all of the commands according
1355 * to command descriptor to NO-OP trb.
1356 */
1357static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1358 int cmd_trb_comp_code)
1359{
1360 int cur_trb_is_good = 0;
1361
1362 /* Searching the cmd trb pointed by the command ring dequeue
1363 * pointer in command descriptor list. If it is found, free it.
1364 */
1365 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1366 xhci->cmd_ring->dequeue);
1367
1368 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1369 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1370 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1371 /* traversing the cancel_cmd_list and canceling
1372 * the command according to command descriptor
1373 */
1374 xhci_cancel_cmd_in_cd_list(xhci);
1375
1376 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1377 /*
1378 * ring command ring doorbell again to restart the
1379 * command ring
1380 */
1381 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1382 xhci_ring_cmd_db(xhci);
1383 }
1384 return cur_trb_is_good;
1385}
1386
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001387static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1388 u32 cmd_comp_code)
1389{
1390 if (cmd_comp_code == COMP_SUCCESS)
1391 xhci->slot_id = slot_id;
1392 else
1393 xhci->slot_id = 0;
1394 complete(&xhci->addr_dev);
1395}
1396
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001397static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1398{
1399 struct xhci_virt_device *virt_dev;
1400
1401 virt_dev = xhci->devs[slot_id];
1402 if (!virt_dev)
1403 return;
1404 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1405 /* Delete default control endpoint resources */
1406 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1407 xhci_free_virt_device(xhci, slot_id);
1408}
1409
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001410static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1411 struct xhci_event_cmd *event, u32 cmd_comp_code)
1412{
1413 struct xhci_virt_device *virt_dev;
1414 struct xhci_input_control_ctx *ctrl_ctx;
1415 unsigned int ep_index;
1416 unsigned int ep_state;
1417 u32 add_flags, drop_flags;
1418
1419 virt_dev = xhci->devs[slot_id];
1420 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1421 return;
1422 /*
1423 * Configure endpoint commands can come from the USB core
1424 * configuration or alt setting changes, or because the HW
1425 * needed an extra configure endpoint command after a reset
1426 * endpoint command or streams were being configured.
1427 * If the command was for a halted endpoint, the xHCI driver
1428 * is not waiting on the configure endpoint command.
1429 */
1430 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1431 if (!ctrl_ctx) {
1432 xhci_warn(xhci, "Could not get input context, bad type.\n");
1433 return;
1434 }
1435
1436 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1437 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1438 /* Input ctx add_flags are the endpoint index plus one */
1439 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1440
1441 /* A usb_set_interface() call directly after clearing a halted
1442 * condition may race on this quirky hardware. Not worth
1443 * worrying about, since this is prototype hardware. Not sure
1444 * if this will work for streams, but streams support was
1445 * untested on this prototype.
1446 */
1447 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1448 ep_index != (unsigned int) -1 &&
1449 add_flags - SLOT_FLAG == drop_flags) {
1450 ep_state = virt_dev->eps[ep_index].ep_state;
1451 if (!(ep_state & EP_HALTED))
1452 goto bandwidth_change;
1453 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1454 "Completed config ep cmd - "
1455 "last ep index = %d, state = %d",
1456 ep_index, ep_state);
1457 /* Clear internal halted state and restart ring(s) */
1458 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1459 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1460 return;
1461 }
1462bandwidth_change:
1463 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1464 "Completed config ep cmd");
1465 virt_dev->cmd_status = cmd_comp_code;
1466 complete(&virt_dev->cmd_completion);
1467 return;
1468}
1469
Xenia Ragiadakou07948a82013-09-09 13:29:53 +03001470static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1471 struct xhci_event_cmd *event, u32 cmd_comp_code)
1472{
1473 struct xhci_virt_device *virt_dev;
1474
1475 virt_dev = xhci->devs[slot_id];
1476 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1477 return;
1478 virt_dev->cmd_status = cmd_comp_code;
1479 complete(&virt_dev->cmd_completion);
1480}
1481
Xenia Ragiadakou9b3103a2013-09-09 13:29:49 +03001482static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1483 u32 cmd_comp_code)
1484{
1485 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1486 complete(&xhci->addr_dev);
1487}
1488
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001489static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1490 struct xhci_event_cmd *event)
1491{
1492 struct xhci_virt_device *virt_dev;
1493
1494 xhci_dbg(xhci, "Completed reset device command.\n");
1495 virt_dev = xhci->devs[slot_id];
1496 if (virt_dev)
1497 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1498 else
1499 xhci_warn(xhci, "Reset device command completion "
1500 "for disabled slot %u\n", slot_id);
1501}
1502
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001503static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1504 struct xhci_event_cmd *event)
1505{
1506 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1507 xhci->error_bitmask |= 1 << 6;
1508 return;
1509 }
1510 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1511 "NEC firmware version %2x.%02x",
1512 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1513 NEC_FW_MINOR(le32_to_cpu(event->status)));
1514}
1515
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001516static void handle_cmd_completion(struct xhci_hcd *xhci,
1517 struct xhci_event_cmd *event)
1518{
Matt Evans28ccd292011-03-29 13:40:46 +11001519 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001520 u64 cmd_dma;
1521 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001522 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001523 union xhci_trb *cmd_trb;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001524
Matt Evans28ccd292011-03-29 13:40:46 +11001525 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001526 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001527 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001528 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001529 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1530 if (cmd_dequeue_dma == 0) {
1531 xhci->error_bitmask |= 1 << 4;
1532 return;
1533 }
1534 /* Does the DMA address match our internal dequeue pointer address? */
1535 if (cmd_dma != (u64) cmd_dequeue_dma) {
1536 xhci->error_bitmask |= 1 << 5;
1537 return;
1538 }
Elric Fub63f4052012-06-27 16:55:43 +08001539
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001540 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001541
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001542 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1543 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
Elric Fub63f4052012-06-27 16:55:43 +08001544 /* If the return value is 0, we think the trb pointed by
1545 * command ring dequeue pointer is a good trb. The good
1546 * trb means we don't want to cancel the trb, but it have
1547 * been stopped by host. So we should handle it normally.
1548 * Otherwise, driver should invoke inc_deq() and return.
1549 */
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001550 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
Elric Fub63f4052012-06-27 16:55:43 +08001551 inc_deq(xhci, xhci->cmd_ring);
1552 return;
1553 }
Mathias Nyman284d2052013-09-05 11:01:20 +03001554 /* There is no command to handle if we get a stop event when the
1555 * command ring is empty, event->cmd_trb points to the next
1556 * unset command
1557 */
1558 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1559 return;
Elric Fub63f4052012-06-27 16:55:43 +08001560 }
1561
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001562 switch (le32_to_cpu(cmd_trb->generic.field[3])
Matt Evans28ccd292011-03-29 13:40:46 +11001563 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001564 case TRB_TYPE(TRB_ENABLE_SLOT):
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001565 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001566 break;
1567 case TRB_TYPE(TRB_DISABLE_SLOT):
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001568 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001569 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001570 case TRB_TYPE(TRB_CONFIG_EP):
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001571 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001572 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001573 case TRB_TYPE(TRB_EVAL_CONTEXT):
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001574 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001575 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001576 case TRB_TYPE(TRB_ADDR_DEV):
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001577 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001578 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001579 case TRB_TYPE(TRB_STOP_RING):
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001580 xhci_handle_cmd_stop_ep(xhci, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001581 break;
1582 case TRB_TYPE(TRB_SET_DEQ):
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001583 xhci_handle_cmd_set_deq(xhci, event, cmd_trb);
Sarah Sharpae636742009-04-29 19:02:31 -07001584 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001585 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001586 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001587 case TRB_TYPE(TRB_RESET_EP):
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001588 xhci_handle_cmd_reset_ep(xhci, event, cmd_trb);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001589 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001590 case TRB_TYPE(TRB_RESET_DEV):
Xenia Ragiadakou20e7acb2013-09-09 13:29:50 +03001591 WARN_ON(slot_id != TRB_TO_SLOT_ID(
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001592 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001593 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001594 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001595 case TRB_TYPE(TRB_NEC_GET_FW):
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001596 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001597 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001598 default:
1599 /* Skip over unknown commands on the event ring */
1600 xhci->error_bitmask |= 1 << 6;
1601 break;
1602 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001603 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001604}
1605
Sarah Sharp02386342010-05-24 13:25:28 -07001606static void handle_vendor_event(struct xhci_hcd *xhci,
1607 union xhci_trb *event)
1608{
1609 u32 trb_type;
1610
Matt Evans28ccd292011-03-29 13:40:46 +11001611 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001612 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1613 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1614 handle_cmd_completion(xhci, &event->event_cmd);
1615}
1616
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001617/* @port_id: the one-based port ID from the hardware (indexed from array of all
1618 * port registers -- USB 3.0 and USB 2.0).
1619 *
1620 * Returns a zero-based port number, which is suitable for indexing into each of
1621 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001622 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001623 */
1624static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1625 struct xhci_hcd *xhci, u32 port_id)
1626{
1627 unsigned int i;
1628 unsigned int num_similar_speed_ports = 0;
1629
1630 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1631 * and usb2_ports are 0-based indexes. Count the number of similar
1632 * speed ports, up to 1 port before this port.
1633 */
1634 for (i = 0; i < (port_id - 1); i++) {
1635 u8 port_speed = xhci->port_array[i];
1636
1637 /*
1638 * Skip ports that don't have known speeds, or have duplicate
1639 * Extended Capabilities port speed entries.
1640 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001641 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001642 continue;
1643
1644 /*
1645 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1646 * 1.1 ports are under the USB 2.0 hub. If the port speed
1647 * matches the device speed, it's a similar speed port.
1648 */
1649 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1650 num_similar_speed_ports++;
1651 }
1652 return num_similar_speed_ports;
1653}
1654
Sarah Sharp623bef92011-11-11 14:57:33 -08001655static void handle_device_notification(struct xhci_hcd *xhci,
1656 union xhci_trb *event)
1657{
1658 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001659 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001660
1661 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001662 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001663 xhci_warn(xhci, "Device Notification event for "
1664 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001665 return;
1666 }
1667
1668 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1669 slot_id);
1670 udev = xhci->devs[slot_id]->udev;
1671 if (udev && udev->parent)
1672 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001673}
1674
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001675static void handle_port_status(struct xhci_hcd *xhci,
1676 union xhci_trb *event)
1677{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001678 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001679 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001680 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001681 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001682 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001683 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001684 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001685 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001686 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001687 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001688
1689 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001690 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001691 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1692 xhci->error_bitmask |= 1 << 8;
1693 }
Matt Evans28ccd292011-03-29 13:40:46 +11001694 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001695 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1696
Sarah Sharp518e8482010-12-15 11:56:29 -08001697 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1698 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001699 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001700 inc_deq(xhci, xhci->event_ring);
1701 return;
Andiry Xu56192532010-10-14 07:23:00 -07001702 }
1703
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001704 /* Figure out which usb_hcd this port is attached to:
1705 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1706 */
1707 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001708
1709 /* Find the right roothub. */
1710 hcd = xhci_to_hcd(xhci);
1711 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1712 hcd = xhci->shared_hcd;
1713
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001714 if (major_revision == 0) {
1715 xhci_warn(xhci, "Event for port %u not in "
1716 "Extended Capabilities, ignoring.\n",
1717 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001718 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001719 goto cleanup;
1720 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001721 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001722 xhci_warn(xhci, "Event for port %u duplicated in"
1723 "Extended Capabilities, ignoring.\n",
1724 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001725 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001726 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001727 }
1728
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001729 /*
1730 * Hardware port IDs reported by a Port Status Change Event include USB
1731 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1732 * resume event, but we first need to translate the hardware port ID
1733 * into the index into the ports on the correct split roothub, and the
1734 * correct bus_state structure.
1735 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001736 bus_state = &xhci->bus_state[hcd_index(hcd)];
1737 if (hcd->speed == HCD_USB3)
1738 port_array = xhci->usb3_ports;
1739 else
1740 port_array = xhci->usb2_ports;
1741 /* Find the faked port hub number */
1742 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1743 port_id);
1744
Sarah Sharp5308a912010-12-01 11:34:59 -08001745 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001746 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001747 xhci_dbg(xhci, "resume root hub\n");
1748 usb_hcd_resume_root_hub(hcd);
1749 }
1750
1751 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1752 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1753
1754 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1755 if (!(temp1 & CMD_RUN)) {
1756 xhci_warn(xhci, "xHC is not running.\n");
1757 goto cleanup;
1758 }
1759
1760 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001761 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001762 /* Set a flag to say the port signaled remote wakeup,
1763 * so we can tell the difference between the end of
1764 * device and host initiated resume.
1765 */
1766 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001767 xhci_test_and_clear_bit(xhci, port_array,
1768 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001769 xhci_set_link_state(xhci, port_array, faked_port_index,
1770 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001771 /* Need to wait until the next link state change
1772 * indicates the device is actually in U0.
1773 */
1774 bogus_port_status = true;
1775 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001776 } else {
1777 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001778 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001779 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001780 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001781 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001782 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001783 /* Do the rest in GetPortStatus */
1784 }
1785 }
1786
Sarah Sharpd93814c2012-01-24 16:39:02 -08001787 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1788 DEV_SUPERSPEED(temp)) {
1789 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001790 /* We've just brought the device into U0 through either the
1791 * Resume state after a device remote wakeup, or through the
1792 * U3Exit state after a host-initiated resume. If it's a device
1793 * initiated remote wake, don't pass up the link state change,
1794 * so the roothub behavior is consistent with external
1795 * USB 3.0 hub behavior.
1796 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001797 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1798 faked_port_index + 1);
1799 if (slot_id && xhci->devs[slot_id])
1800 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001801 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001802 bus_state->port_remote_wakeup &=
1803 ~(1 << faked_port_index);
1804 xhci_test_and_clear_bit(xhci, port_array,
1805 faked_port_index, PORT_PLC);
1806 usb_wakeup_notification(hcd->self.root_hub,
1807 faked_port_index + 1);
1808 bogus_port_status = true;
1809 goto cleanup;
1810 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001811 }
1812
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001813 /*
1814 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1815 * RExit to a disconnect state). If so, let the the driver know it's
1816 * out of the RExit state.
1817 */
1818 if (!DEV_SUPERSPEED(temp) &&
1819 test_and_clear_bit(faked_port_index,
1820 &bus_state->rexit_ports)) {
1821 complete(&bus_state->rexit_done[faked_port_index]);
1822 bogus_port_status = true;
1823 goto cleanup;
1824 }
1825
Andiry Xu6fd45622011-09-23 14:19:50 -07001826 if (hcd->speed != HCD_USB3)
1827 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1828 PORT_PLC);
1829
Andiry Xu56192532010-10-14 07:23:00 -07001830cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001831 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001832 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001833
Sarah Sharp386139d2011-03-24 08:02:58 -07001834 /* Don't make the USB core poll the roothub if we got a bad port status
1835 * change event. Besides, at that point we can't tell which roothub
1836 * (USB 2.0 or USB 3.0) to kick.
1837 */
1838 if (bogus_port_status)
1839 return;
1840
Sarah Sharpc52804a2012-11-27 12:30:23 -08001841 /*
1842 * xHCI port-status-change events occur when the "or" of all the
1843 * status-change bits in the portsc register changes from 0 to 1.
1844 * New status changes won't cause an event if any other change
1845 * bits are still set. When an event occurs, switch over to
1846 * polling to avoid losing status changes.
1847 */
1848 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1849 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001850 spin_unlock(&xhci->lock);
1851 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001852 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001853 spin_lock(&xhci->lock);
1854}
1855
1856/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001857 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1858 * at end_trb, which may be in another segment. If the suspect DMA address is a
1859 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1860 * returns 0.
1861 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001862struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001863 union xhci_trb *start_trb,
1864 union xhci_trb *end_trb,
1865 dma_addr_t suspect_dma)
1866{
1867 dma_addr_t start_dma;
1868 dma_addr_t end_seg_dma;
1869 dma_addr_t end_trb_dma;
1870 struct xhci_segment *cur_seg;
1871
Sarah Sharp23e3be12009-04-29 19:05:20 -07001872 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001873 cur_seg = start_seg;
1874
1875 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001876 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001877 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001878 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001879 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001880 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001881 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001882 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001883
1884 if (end_trb_dma > 0) {
1885 /* The end TRB is in this segment, so suspect should be here */
1886 if (start_dma <= end_trb_dma) {
1887 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1888 return cur_seg;
1889 } else {
1890 /* Case for one segment with
1891 * a TD wrapped around to the top
1892 */
1893 if ((suspect_dma >= start_dma &&
1894 suspect_dma <= end_seg_dma) ||
1895 (suspect_dma >= cur_seg->dma &&
1896 suspect_dma <= end_trb_dma))
1897 return cur_seg;
1898 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001899 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001900 } else {
1901 /* Might still be somewhere in this segment */
1902 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1903 return cur_seg;
1904 }
1905 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001906 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001907 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001908
Randy Dunlap326b4812010-04-19 08:53:50 -07001909 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001910}
1911
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001912static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1913 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001914 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001915 struct xhci_td *td, union xhci_trb *event_trb)
1916{
1917 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1918 ep->ep_state |= EP_HALTED;
1919 ep->stopped_td = td;
1920 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001921 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001922
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001923 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1924 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001925
1926 ep->stopped_td = NULL;
1927 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001928 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001929
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001930 xhci_ring_cmd_db(xhci);
1931}
1932
1933/* Check if an error has halted the endpoint ring. The class driver will
1934 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1935 * However, a babble and other errors also halt the endpoint ring, and the class
1936 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1937 * Ring Dequeue Pointer command manually.
1938 */
1939static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1940 struct xhci_ep_ctx *ep_ctx,
1941 unsigned int trb_comp_code)
1942{
1943 /* TRB completion codes that may require a manual halt cleanup */
1944 if (trb_comp_code == COMP_TX_ERR ||
1945 trb_comp_code == COMP_BABBLE ||
1946 trb_comp_code == COMP_SPLIT_ERR)
1947 /* The 0.96 spec says a babbling control endpoint
1948 * is not halted. The 0.96 spec says it is. Some HW
1949 * claims to be 0.95 compliant, but it halts the control
1950 * endpoint anyway. Check if a babble halted the
1951 * endpoint.
1952 */
Matt Evansf5960b62011-06-01 10:22:55 +10001953 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1954 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001955 return 1;
1956
1957 return 0;
1958}
1959
Sarah Sharpb45b5062009-12-09 15:59:06 -08001960int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1961{
1962 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1963 /* Vendor defined "informational" completion code,
1964 * treat as not-an-error.
1965 */
1966 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1967 trb_comp_code);
1968 xhci_dbg(xhci, "Treating code as success.\n");
1969 return 1;
1970 }
1971 return 0;
1972}
1973
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001974/*
Andiry Xu4422da62010-07-22 15:22:55 -07001975 * Finish the td processing, remove the td from td list;
1976 * Return 1 if the urb can be given back.
1977 */
1978static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1979 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1980 struct xhci_virt_ep *ep, int *status, bool skip)
1981{
1982 struct xhci_virt_device *xdev;
1983 struct xhci_ring *ep_ring;
1984 unsigned int slot_id;
1985 int ep_index;
1986 struct urb *urb = NULL;
1987 struct xhci_ep_ctx *ep_ctx;
1988 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001989 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001990 u32 trb_comp_code;
1991
Matt Evans28ccd292011-03-29 13:40:46 +11001992 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001993 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001994 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1995 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001996 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001997 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001998
1999 if (skip)
2000 goto td_cleanup;
2001
2002 if (trb_comp_code == COMP_STOP_INVAL ||
2003 trb_comp_code == COMP_STOP) {
2004 /* The Endpoint Stop Command completion will take care of any
2005 * stopped TDs. A stopped TD may be restarted, so don't update
2006 * the ring dequeue pointer or take this TD off any lists yet.
2007 */
2008 ep->stopped_td = td;
2009 ep->stopped_trb = event_trb;
2010 return 0;
2011 } else {
2012 if (trb_comp_code == COMP_STALL) {
2013 /* The transfer is completed from the driver's
2014 * perspective, but we need to issue a set dequeue
2015 * command for this stalled endpoint to move the dequeue
2016 * pointer past the TD. We can't do that here because
2017 * the halt condition must be cleared first. Let the
2018 * USB class driver clear the stall later.
2019 */
2020 ep->stopped_td = td;
2021 ep->stopped_trb = event_trb;
2022 ep->stopped_stream = ep_ring->stream_id;
2023 } else if (xhci_requires_manual_halt_cleanup(xhci,
2024 ep_ctx, trb_comp_code)) {
2025 /* Other types of errors halt the endpoint, but the
2026 * class driver doesn't call usb_reset_endpoint() unless
2027 * the error is -EPIPE. Clear the halted status in the
2028 * xHCI hardware manually.
2029 */
2030 xhci_cleanup_halted_endpoint(xhci,
2031 slot_id, ep_index, ep_ring->stream_id,
2032 td, event_trb);
2033 } else {
2034 /* Update ring dequeue pointer */
2035 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002036 inc_deq(xhci, ep_ring);
2037 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07002038 }
2039
2040td_cleanup:
2041 /* Clean up the endpoint's TD list */
2042 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002043 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07002044
2045 /* Do one last check of the actual transfer length.
2046 * If the host controller said we transferred more data than
2047 * the buffer length, urb->actual_length will be a very big
2048 * number (since it's unsigned). Play it safe and say we didn't
2049 * transfer anything.
2050 */
2051 if (urb->actual_length > urb->transfer_buffer_length) {
2052 xhci_warn(xhci, "URB transfer length is wrong, "
2053 "xHC issue? req. len = %u, "
2054 "act. len = %u\n",
2055 urb->transfer_buffer_length,
2056 urb->actual_length);
2057 urb->actual_length = 0;
2058 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2059 *status = -EREMOTEIO;
2060 else
2061 *status = 0;
2062 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07002063 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002064 /* Was this TD slated to be cancelled but completed anyway? */
2065 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07002066 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002067
Andiry Xu8e51adc2010-07-22 15:23:31 -07002068 urb_priv->td_cnt++;
2069 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08002070 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07002071 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08002072 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2073 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2074 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2075 == 0) {
2076 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2077 usb_amd_quirk_pll_enable();
2078 }
2079 }
2080 }
Andiry Xu4422da62010-07-22 15:22:55 -07002081 }
2082
2083 return ret;
2084}
2085
2086/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002087 * Process control tds, update urb status and actual_length.
2088 */
2089static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2090 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2091 struct xhci_virt_ep *ep, int *status)
2092{
2093 struct xhci_virt_device *xdev;
2094 struct xhci_ring *ep_ring;
2095 unsigned int slot_id;
2096 int ep_index;
2097 struct xhci_ep_ctx *ep_ctx;
2098 u32 trb_comp_code;
2099
Matt Evans28ccd292011-03-29 13:40:46 +11002100 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002101 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002102 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2103 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002104 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002105 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002106
Andiry Xu8af56be2010-07-22 15:23:03 -07002107 switch (trb_comp_code) {
2108 case COMP_SUCCESS:
2109 if (event_trb == ep_ring->dequeue) {
2110 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2111 "without IOC set??\n");
2112 *status = -ESHUTDOWN;
2113 } else if (event_trb != td->last_trb) {
2114 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2115 "without IOC set??\n");
2116 *status = -ESHUTDOWN;
2117 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002118 *status = 0;
2119 }
2120 break;
2121 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002122 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2123 *status = -EREMOTEIO;
2124 else
2125 *status = 0;
2126 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002127 case COMP_STOP_INVAL:
2128 case COMP_STOP:
2129 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002130 default:
2131 if (!xhci_requires_manual_halt_cleanup(xhci,
2132 ep_ctx, trb_comp_code))
2133 break;
2134 xhci_dbg(xhci, "TRB error code %u, "
2135 "halted endpoint index = %u\n",
2136 trb_comp_code, ep_index);
2137 /* else fall through */
2138 case COMP_STALL:
2139 /* Did we transfer part of the data (middle) phase? */
2140 if (event_trb != ep_ring->dequeue &&
2141 event_trb != td->last_trb)
2142 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302143 td->urb->transfer_buffer_length -
2144 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002145 else
2146 td->urb->actual_length = 0;
2147
2148 xhci_cleanup_halted_endpoint(xhci,
2149 slot_id, ep_index, 0, td, event_trb);
2150 return finish_td(xhci, td, event_trb, event, ep, status, true);
2151 }
2152 /*
2153 * Did we transfer any data, despite the errors that might have
2154 * happened? I.e. did we get past the setup stage?
2155 */
2156 if (event_trb != ep_ring->dequeue) {
2157 /* The event was for the status stage */
2158 if (event_trb == td->last_trb) {
2159 if (td->urb->actual_length != 0) {
2160 /* Don't overwrite a previously set error code
2161 */
2162 if ((*status == -EINPROGRESS || *status == 0) &&
2163 (td->urb->transfer_flags
2164 & URB_SHORT_NOT_OK))
2165 /* Did we already see a short data
2166 * stage? */
2167 *status = -EREMOTEIO;
2168 } else {
2169 td->urb->actual_length =
2170 td->urb->transfer_buffer_length;
2171 }
2172 } else {
2173 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002174 td->urb->actual_length =
2175 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302176 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002177 xhci_dbg(xhci, "Waiting for status "
2178 "stage event\n");
2179 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002180 }
2181 }
2182
2183 return finish_td(xhci, td, event_trb, event, ep, status, false);
2184}
2185
2186/*
Andiry Xu04e51902010-07-22 15:23:39 -07002187 * Process isochronous tds, update urb packet status and actual_length.
2188 */
2189static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2190 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2191 struct xhci_virt_ep *ep, int *status)
2192{
2193 struct xhci_ring *ep_ring;
2194 struct urb_priv *urb_priv;
2195 int idx;
2196 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002197 union xhci_trb *cur_trb;
2198 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002199 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002200 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002201 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002202
Matt Evans28ccd292011-03-29 13:40:46 +11002203 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2204 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002205 urb_priv = td->urb->hcpriv;
2206 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002207 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002208
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002209 /* handle completion code */
2210 switch (trb_comp_code) {
2211 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302212 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002213 frame->status = 0;
2214 break;
2215 }
2216 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2217 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002218 case COMP_SHORT_TX:
2219 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2220 -EREMOTEIO : 0;
2221 break;
2222 case COMP_BW_OVER:
2223 frame->status = -ECOMM;
2224 skip_td = true;
2225 break;
2226 case COMP_BUFF_OVER:
2227 case COMP_BABBLE:
2228 frame->status = -EOVERFLOW;
2229 skip_td = true;
2230 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002231 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002232 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002233 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002234 frame->status = -EPROTO;
2235 skip_td = true;
2236 break;
2237 case COMP_STOP:
2238 case COMP_STOP_INVAL:
2239 break;
2240 default:
2241 frame->status = -1;
2242 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002243 }
2244
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002245 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2246 frame->actual_length = frame->length;
2247 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002248 } else {
2249 for (cur_trb = ep_ring->dequeue,
2250 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2251 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002252 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2253 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002254 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002255 }
Matt Evans28ccd292011-03-29 13:40:46 +11002256 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302257 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002258
2259 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002260 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002261 td->urb->actual_length += len;
2262 }
2263 }
2264
Andiry Xu04e51902010-07-22 15:23:39 -07002265 return finish_td(xhci, td, event_trb, event, ep, status, false);
2266}
2267
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002268static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2269 struct xhci_transfer_event *event,
2270 struct xhci_virt_ep *ep, int *status)
2271{
2272 struct xhci_ring *ep_ring;
2273 struct urb_priv *urb_priv;
2274 struct usb_iso_packet_descriptor *frame;
2275 int idx;
2276
Matt Evansf6975312011-06-01 13:01:01 +10002277 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002278 urb_priv = td->urb->hcpriv;
2279 idx = urb_priv->td_cnt;
2280 frame = &td->urb->iso_frame_desc[idx];
2281
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002282 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002283 frame->status = -EXDEV;
2284
2285 /* calc actual length */
2286 frame->actual_length = 0;
2287
2288 /* Update ring dequeue pointer */
2289 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002290 inc_deq(xhci, ep_ring);
2291 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002292
2293 return finish_td(xhci, td, NULL, event, ep, status, true);
2294}
2295
Andiry Xu04e51902010-07-22 15:23:39 -07002296/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002297 * Process bulk and interrupt tds, update urb status and actual_length.
2298 */
2299static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2300 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2301 struct xhci_virt_ep *ep, int *status)
2302{
2303 struct xhci_ring *ep_ring;
2304 union xhci_trb *cur_trb;
2305 struct xhci_segment *cur_seg;
2306 u32 trb_comp_code;
2307
Matt Evans28ccd292011-03-29 13:40:46 +11002308 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2309 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002310
2311 switch (trb_comp_code) {
2312 case COMP_SUCCESS:
2313 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002314 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302315 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002316 xhci_warn(xhci, "WARN Successful completion "
2317 "on short TX\n");
2318 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2319 *status = -EREMOTEIO;
2320 else
2321 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002322 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2323 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002324 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002325 *status = 0;
2326 }
2327 break;
2328 case COMP_SHORT_TX:
2329 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2330 *status = -EREMOTEIO;
2331 else
2332 *status = 0;
2333 break;
2334 default:
2335 /* Others already handled above */
2336 break;
2337 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002338 if (trb_comp_code == COMP_SHORT_TX)
2339 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2340 "%d bytes untransferred\n",
2341 td->urb->ep->desc.bEndpointAddress,
2342 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302343 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002344 /* Fast path - was this the last TRB in the TD for this URB? */
2345 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302346 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002347 td->urb->actual_length =
2348 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302349 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002350 if (td->urb->transfer_buffer_length <
2351 td->urb->actual_length) {
2352 xhci_warn(xhci, "HC gave bad length "
2353 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302354 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002355 td->urb->actual_length = 0;
2356 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2357 *status = -EREMOTEIO;
2358 else
2359 *status = 0;
2360 }
2361 /* Don't overwrite a previously set error code */
2362 if (*status == -EINPROGRESS) {
2363 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2364 *status = -EREMOTEIO;
2365 else
2366 *status = 0;
2367 }
2368 } else {
2369 td->urb->actual_length =
2370 td->urb->transfer_buffer_length;
2371 /* Ignore a short packet completion if the
2372 * untransferred length was zero.
2373 */
2374 if (*status == -EREMOTEIO)
2375 *status = 0;
2376 }
2377 } else {
2378 /* Slow path - walk the list, starting from the dequeue
2379 * pointer, to get the actual length transferred.
2380 */
2381 td->urb->actual_length = 0;
2382 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2383 cur_trb != event_trb;
2384 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002385 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2386 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002387 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002388 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002389 }
2390 /* If the ring didn't stop on a Link or No-op TRB, add
2391 * in the actual bytes transferred from the Normal TRB
2392 */
2393 if (trb_comp_code != COMP_STOP_INVAL)
2394 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002395 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302396 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002397 }
2398
2399 return finish_td(xhci, td, event_trb, event, ep, status, false);
2400}
2401
2402/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002403 * If this function returns an error condition, it means it got a Transfer
2404 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2405 * At this point, the host controller is probably hosed and should be reset.
2406 */
2407static int handle_tx_event(struct xhci_hcd *xhci,
2408 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002409 __releases(&xhci->lock)
2410 __acquires(&xhci->lock)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002411{
2412 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002413 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002414 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002415 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002416 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002417 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002418 dma_addr_t event_dma;
2419 struct xhci_segment *event_seg;
2420 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002421 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002422 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002423 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002424 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002425 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002426 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002427 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002428 int td_num = 0;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002429
Matt Evans28ccd292011-03-29 13:40:46 +11002430 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002431 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002432 if (!xdev) {
2433 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002434 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002435 (unsigned long long) xhci_trb_virt_to_dma(
2436 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002437 xhci->event_ring->dequeue),
2438 lower_32_bits(le64_to_cpu(event->buffer)),
2439 upper_32_bits(le64_to_cpu(event->buffer)),
2440 le32_to_cpu(event->transfer_len),
2441 le32_to_cpu(event->flags));
2442 xhci_dbg(xhci, "Event ring:\n");
2443 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002444 return -ENODEV;
2445 }
2446
2447 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002448 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002449 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002450 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002451 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002452 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002453 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2454 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002455 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2456 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002457 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002458 (unsigned long long) xhci_trb_virt_to_dma(
2459 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002460 xhci->event_ring->dequeue),
2461 lower_32_bits(le64_to_cpu(event->buffer)),
2462 upper_32_bits(le64_to_cpu(event->buffer)),
2463 le32_to_cpu(event->transfer_len),
2464 le32_to_cpu(event->flags));
2465 xhci_dbg(xhci, "Event ring:\n");
2466 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002467 return -ENODEV;
2468 }
2469
Andiry Xuc2d7b492011-09-19 16:05:12 -07002470 /* Count current td numbers if ep->skip is set */
2471 if (ep->skip) {
2472 list_for_each(tmp, &ep_ring->td_list)
2473 td_num++;
2474 }
2475
Matt Evans28ccd292011-03-29 13:40:46 +11002476 event_dma = le64_to_cpu(event->buffer);
2477 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002478 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002479 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002480 /* Skip codes that require special handling depending on
2481 * transfer type
2482 */
2483 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302484 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002485 break;
2486 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2487 trb_comp_code = COMP_SHORT_TX;
2488 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002489 xhci_warn_ratelimited(xhci,
2490 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002491 case COMP_SHORT_TX:
2492 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002493 case COMP_STOP:
2494 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2495 break;
2496 case COMP_STOP_INVAL:
2497 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2498 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002499 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002500 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002501 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002502 status = -EPIPE;
2503 break;
2504 case COMP_TRB_ERR:
2505 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2506 status = -EILSEQ;
2507 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002508 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002509 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002510 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002511 status = -EPROTO;
2512 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002513 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002514 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002515 status = -EOVERFLOW;
2516 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002517 case COMP_DB_ERR:
2518 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2519 status = -ENOSR;
2520 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002521 case COMP_BW_OVER:
2522 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2523 break;
2524 case COMP_BUFF_OVER:
2525 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2526 break;
2527 case COMP_UNDERRUN:
2528 /*
2529 * When the Isoch ring is empty, the xHC will generate
2530 * a Ring Overrun Event for IN Isoch endpoint or Ring
2531 * Underrun Event for OUT Isoch endpoint.
2532 */
2533 xhci_dbg(xhci, "underrun event on endpoint\n");
2534 if (!list_empty(&ep_ring->td_list))
2535 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2536 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002537 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2538 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002539 goto cleanup;
2540 case COMP_OVERRUN:
2541 xhci_dbg(xhci, "overrun event on endpoint\n");
2542 if (!list_empty(&ep_ring->td_list))
2543 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2544 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002545 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2546 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002547 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002548 case COMP_DEV_ERR:
2549 xhci_warn(xhci, "WARN: detect an incompatible device");
2550 status = -EPROTO;
2551 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002552 case COMP_MISSED_INT:
2553 /*
2554 * When encounter missed service error, one or more isoc tds
2555 * may be missed by xHC.
2556 * Set skip flag of the ep_ring; Complete the missed tds as
2557 * short transfer when process the ep_ring next time.
2558 */
2559 ep->skip = true;
2560 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2561 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002562 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002563 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002564 status = 0;
2565 break;
2566 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002567 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2568 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002569 goto cleanup;
2570 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002571
Andiry Xud18240d2010-07-22 15:23:25 -07002572 do {
2573 /* This TRB should be in the TD at the head of this ring's
2574 * TD list.
2575 */
2576 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002577 /*
2578 * A stopped endpoint may generate an extra completion
2579 * event if the device was suspended. Don't print
2580 * warnings.
2581 */
2582 if (!(trb_comp_code == COMP_STOP ||
2583 trb_comp_code == COMP_STOP_INVAL)) {
2584 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2585 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2586 ep_index);
2587 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2588 (le32_to_cpu(event->flags) &
2589 TRB_TYPE_BITMASK)>>10);
2590 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2591 }
Andiry Xud18240d2010-07-22 15:23:25 -07002592 if (ep->skip) {
2593 ep->skip = false;
2594 xhci_dbg(xhci, "td_list is empty while skip "
2595 "flag set. Clear skip flag.\n");
2596 }
2597 ret = 0;
2598 goto cleanup;
2599 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002600
Andiry Xuc2d7b492011-09-19 16:05:12 -07002601 /* We've skipped all the TDs on the ep ring when ep->skip set */
2602 if (ep->skip && td_num == 0) {
2603 ep->skip = false;
2604 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2605 "Clear skip flag.\n");
2606 ret = 0;
2607 goto cleanup;
2608 }
2609
Andiry Xud18240d2010-07-22 15:23:25 -07002610 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002611 if (ep->skip)
2612 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002613
Andiry Xud18240d2010-07-22 15:23:25 -07002614 /* Is this a TRB in the currently executing TD? */
2615 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2616 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002617
2618 /*
2619 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2620 * is not in the current TD pointed by ep_ring->dequeue because
2621 * that the hardware dequeue pointer still at the previous TRB
2622 * of the current TD. The previous TRB maybe a Link TD or the
2623 * last TRB of the previous TD. The command completion handle
2624 * will take care the rest.
2625 */
2626 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2627 ret = 0;
2628 goto cleanup;
2629 }
2630
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002631 if (!event_seg) {
2632 if (!ep->skip ||
2633 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002634 /* Some host controllers give a spurious
2635 * successful event after a short transfer.
2636 * Ignore it.
2637 */
2638 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2639 ep_ring->last_td_was_short) {
2640 ep_ring->last_td_was_short = false;
2641 ret = 0;
2642 goto cleanup;
2643 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002644 /* HC is busted, give up! */
2645 xhci_err(xhci,
2646 "ERROR Transfer event TRB DMA ptr not "
2647 "part of current TD\n");
2648 return -ESHUTDOWN;
2649 }
2650
2651 ret = skip_isoc_td(xhci, td, event, ep, &status);
2652 goto cleanup;
2653 }
Sarah Sharpad808332011-05-25 10:43:56 -07002654 if (trb_comp_code == COMP_SHORT_TX)
2655 ep_ring->last_td_was_short = true;
2656 else
2657 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002658
2659 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002660 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2661 ep->skip = false;
2662 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002663
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002664 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2665 sizeof(*event_trb)];
2666 /*
2667 * No-op TRB should not trigger interrupts.
2668 * If event_trb is a no-op TRB, it means the
2669 * corresponding TD has been cancelled. Just ignore
2670 * the TD.
2671 */
Matt Evansf5960b62011-06-01 10:22:55 +10002672 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002673 xhci_dbg(xhci,
2674 "event_trb is a no-op TRB. Skip it\n");
2675 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002676 }
2677
2678 /* Now update the urb's actual_length and give back to
2679 * the core
2680 */
2681 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2682 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2683 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002684 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2685 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2686 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002687 else
2688 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2689 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002690
2691cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002692 /*
2693 * Do not update event ring dequeue pointer if ep->skip is set.
2694 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002695 */
Andiry Xud18240d2010-07-22 15:23:25 -07002696 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002697 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002698 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002699
Andiry Xud18240d2010-07-22 15:23:25 -07002700 if (ret) {
2701 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002702 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002703 /* Leave the TD around for the reset endpoint function
2704 * to use(but only if it's not a control endpoint,
2705 * since we already queued the Set TR dequeue pointer
2706 * command for stalled control endpoints).
2707 */
2708 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2709 (trb_comp_code != COMP_STALL &&
2710 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002711 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002712 else
2713 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002714
Sarah Sharp214f76f2010-10-26 11:22:02 -07002715 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002716 if ((urb->actual_length != urb->transfer_buffer_length &&
2717 (urb->transfer_flags &
2718 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002719 (status != 0 &&
2720 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002721 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002722 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002723 urb, urb->actual_length,
2724 urb->transfer_buffer_length,
2725 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002726 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002727 /* EHCI, UHCI, and OHCI always unconditionally set the
2728 * urb->status of an isochronous endpoint to 0.
2729 */
2730 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2731 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002732 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002733 spin_lock(&xhci->lock);
2734 }
2735
2736 /*
2737 * If ep->skip is set, it means there are missed tds on the
2738 * endpoint ring need to take care of.
2739 * Process them as short transfer until reach the td pointed by
2740 * the event.
2741 */
2742 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2743
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002744 return 0;
2745}
2746
2747/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002748 * This function handles all OS-owned events on the event ring. It may drop
2749 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002750 * Returns >0 for "possibly more events to process" (caller should call again),
2751 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002752 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002753static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002754{
2755 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002756 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002757 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002758
2759 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2760 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002761 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002762 }
2763
2764 event = xhci->event_ring->dequeue;
2765 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002766 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2767 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002768 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002769 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002770 }
2771
Matt Evans92a3da42011-03-29 13:40:51 +11002772 /*
2773 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2774 * speculative reads of the event's flags/data below.
2775 */
2776 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002777 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002778 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002779 case TRB_TYPE(TRB_COMPLETION):
2780 handle_cmd_completion(xhci, &event->event_cmd);
2781 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002782 case TRB_TYPE(TRB_PORT_STATUS):
2783 handle_port_status(xhci, event);
2784 update_ptrs = 0;
2785 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002786 case TRB_TYPE(TRB_TRANSFER):
2787 ret = handle_tx_event(xhci, &event->trans_event);
2788 if (ret < 0)
2789 xhci->error_bitmask |= 1 << 9;
2790 else
2791 update_ptrs = 0;
2792 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002793 case TRB_TYPE(TRB_DEV_NOTE):
2794 handle_device_notification(xhci, event);
2795 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002796 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002797 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2798 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002799 handle_vendor_event(xhci, event);
2800 else
2801 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002802 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002803 /* Any of the above functions may drop and re-acquire the lock, so check
2804 * to make sure a watchdog timer didn't mark the host as non-responsive.
2805 */
2806 if (xhci->xhc_state & XHCI_STATE_DYING) {
2807 xhci_dbg(xhci, "xHCI host dying, returning from "
2808 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002809 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002810 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002811
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002812 if (update_ptrs)
2813 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002814 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002815
Matt Evans9dee9a22011-03-29 13:41:02 +11002816 /* Are there more items on the event ring? Caller will call us again to
2817 * check.
2818 */
2819 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002820}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002821
2822/*
2823 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2824 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2825 * indicators of an event TRB error, but we check the status *first* to be safe.
2826 */
2827irqreturn_t xhci_irq(struct usb_hcd *hcd)
2828{
2829 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002830 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002831 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002832 union xhci_trb *event_ring_deq;
2833 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002834
2835 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002836 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002837 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002838 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002839 goto hw_died;
2840
Sarah Sharpc21599a2010-07-29 22:13:00 -07002841 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002842 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002843 return IRQ_NONE;
2844 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002845 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002846 xhci_warn(xhci, "WARNING: Host System Error\n");
2847 xhci_halt(xhci);
2848hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002849 spin_unlock(&xhci->lock);
2850 return -ESHUTDOWN;
2851 }
2852
Sarah Sharpbda53142010-07-29 22:12:38 -07002853 /*
2854 * Clear the op reg interrupt status first,
2855 * so we can receive interrupts from other MSI-X interrupters.
2856 * Write 1 to clear the interrupt status.
2857 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002858 status |= STS_EINT;
2859 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002860 /* FIXME when MSI-X is supported and there are multiple vectors */
2861 /* Clear the MSI-X event interrupt status */
2862
Felipe Balbicd704692012-02-29 16:46:23 +02002863 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002864 u32 irq_pending;
2865 /* Acknowledge the PCI interrupt */
2866 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002867 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002868 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2869 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002870
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002871 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002872 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2873 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002874 /* Clear the event handler busy flag (RW1C);
2875 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002876 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002877 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2878 xhci_write_64(xhci, temp_64 | ERST_EHB,
2879 &xhci->ir_set->erst_dequeue);
2880 spin_unlock(&xhci->lock);
2881
2882 return IRQ_HANDLED;
2883 }
2884
2885 event_ring_deq = xhci->event_ring->dequeue;
2886 /* FIXME this should be a delayed service routine
2887 * that clears the EHB.
2888 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002889 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002890
2891 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2892 /* If necessary, update the HW's version of the event ring deq ptr. */
2893 if (event_ring_deq != xhci->event_ring->dequeue) {
2894 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2895 xhci->event_ring->dequeue);
2896 if (deq == 0)
2897 xhci_warn(xhci, "WARN something wrong with SW event "
2898 "ring dequeue ptr.\n");
2899 /* Update HC event ring dequeue pointer */
2900 temp_64 &= ERST_PTR_MASK;
2901 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2902 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002903
2904 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002905 temp_64 |= ERST_EHB;
2906 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2907
Sarah Sharp9032cd52010-07-29 22:12:29 -07002908 spin_unlock(&xhci->lock);
2909
2910 return IRQ_HANDLED;
2911}
2912
Alex Shi851ec162013-05-24 10:54:19 +08002913irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002914{
Alan Stern968b8222011-11-03 12:03:38 -04002915 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002916}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002917
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002918/**** Endpoint Ring Operations ****/
2919
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002920/*
2921 * Generic function for queueing a TRB on a ring.
2922 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002923 *
2924 * @more_trbs_coming: Will you enqueue more TRBs before calling
2925 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002926 */
2927static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002928 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002929 u32 field1, u32 field2, u32 field3, u32 field4)
2930{
2931 struct xhci_generic_trb *trb;
2932
2933 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002934 trb->field[0] = cpu_to_le32(field1);
2935 trb->field[1] = cpu_to_le32(field2);
2936 trb->field[2] = cpu_to_le32(field3);
2937 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002938 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002939}
2940
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002941/*
2942 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2943 * FIXME allocate segments if the ring is full.
2944 */
2945static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002946 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002947{
Andiry Xu8dfec612012-03-05 17:49:37 +08002948 unsigned int num_trbs_needed;
2949
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002950 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002951 switch (ep_state) {
2952 case EP_STATE_DISABLED:
2953 /*
2954 * USB core changed config/interfaces without notifying us,
2955 * or hardware is reporting the wrong state.
2956 */
2957 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2958 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002959 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002960 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002961 /* FIXME event handling code for error needs to clear it */
2962 /* XXX not sure if this should be -ENOENT or not */
2963 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002964 case EP_STATE_HALTED:
2965 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002966 case EP_STATE_STOPPED:
2967 case EP_STATE_RUNNING:
2968 break;
2969 default:
2970 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2971 /*
2972 * FIXME issue Configure Endpoint command to try to get the HC
2973 * back into a known state.
2974 */
2975 return -EINVAL;
2976 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002977
2978 while (1) {
2979 if (room_on_ring(xhci, ep_ring, num_trbs))
2980 break;
2981
2982 if (ep_ring == xhci->cmd_ring) {
2983 xhci_err(xhci, "Do not support expand command ring\n");
2984 return -ENOMEM;
2985 }
2986
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002987 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2988 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002989 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2990 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2991 mem_flags)) {
2992 xhci_err(xhci, "Ring expansion failed\n");
2993 return -ENOMEM;
2994 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002995 }
John Youn6c12db92010-05-10 15:33:00 -07002996
2997 if (enqueue_is_link_trb(ep_ring)) {
2998 struct xhci_ring *ring = ep_ring;
2999 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07003000
John Youn6c12db92010-05-10 15:33:00 -07003001 next = ring->enqueue;
3002
3003 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07003004 /* If we're not dealing with 0.95 hardware or isoc rings
3005 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07003006 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08003007 if (!xhci_link_trb_quirk(xhci) &&
3008 !(ring->type == TYPE_ISOC &&
3009 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11003010 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003011 else
Matt Evans28ccd292011-03-29 13:40:46 +11003012 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003013
3014 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10003015 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003016
3017 /* Toggle the cycle bit after the last ring segment. */
3018 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3019 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07003020 }
3021 ring->enq_seg = ring->enq_seg->next;
3022 ring->enqueue = ring->enq_seg->trbs;
3023 next = ring->enqueue;
3024 }
3025 }
3026
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003027 return 0;
3028}
3029
Sarah Sharp23e3be12009-04-29 19:05:20 -07003030static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003031 struct xhci_virt_device *xdev,
3032 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003033 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003034 unsigned int num_trbs,
3035 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003036 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003037 gfp_t mem_flags)
3038{
3039 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003040 struct urb_priv *urb_priv;
3041 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003042 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003043 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003044
3045 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3046 if (!ep_ring) {
3047 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3048 stream_id);
3049 return -EINVAL;
3050 }
3051
3052 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11003053 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003054 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003055 if (ret)
3056 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003057
Andiry Xu8e51adc2010-07-22 15:23:31 -07003058 urb_priv = urb->hcpriv;
3059 td = urb_priv->td[td_index];
3060
3061 INIT_LIST_HEAD(&td->td_list);
3062 INIT_LIST_HEAD(&td->cancelled_td_list);
3063
3064 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003065 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003066 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003067 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003068 }
3069
Andiry Xu8e51adc2010-07-22 15:23:31 -07003070 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003071 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003072 list_add_tail(&td->td_list, &ep_ring->td_list);
3073 td->start_seg = ep_ring->enq_seg;
3074 td->first_trb = ep_ring->enqueue;
3075
3076 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003077
3078 return 0;
3079}
3080
Sarah Sharp23e3be12009-04-29 19:05:20 -07003081static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003082{
3083 int num_sgs, num_trbs, running_total, temp, i;
3084 struct scatterlist *sg;
3085
3086 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01003087 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003088 temp = urb->transfer_buffer_length;
3089
Sarah Sharp8a96c052009-04-27 19:59:19 -07003090 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003091 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003092 unsigned int len = sg_dma_len(sg);
3093
3094 /* Scatter gather list entries may cross 64KB boundaries */
3095 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003096 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003097 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003098 if (running_total != 0)
3099 num_trbs++;
3100
3101 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003102 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003103 num_trbs++;
3104 running_total += TRB_MAX_BUFF_SIZE;
3105 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003106 len = min_t(int, len, temp);
3107 temp -= len;
3108 if (temp == 0)
3109 break;
3110 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003111 return num_trbs;
3112}
3113
Sarah Sharp23e3be12009-04-29 19:05:20 -07003114static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003115{
3116 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003117 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003118 "TRBs, %d left\n", __func__,
3119 urb->ep->desc.bEndpointAddress, num_trbs);
3120 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003121 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003122 "queued %#x (%d), asked for %#x (%d)\n",
3123 __func__,
3124 urb->ep->desc.bEndpointAddress,
3125 running_total, running_total,
3126 urb->transfer_buffer_length,
3127 urb->transfer_buffer_length);
3128}
3129
Sarah Sharp23e3be12009-04-29 19:05:20 -07003130static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003131 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003132 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003133{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003134 /*
3135 * Pass all the TRBs to the hardware at once and make sure this write
3136 * isn't reordered.
3137 */
3138 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003139 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003140 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003141 else
Matt Evans28ccd292011-03-29 13:40:46 +11003142 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003143 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003144}
3145
Sarah Sharp624defa2009-09-02 12:14:28 -07003146/*
3147 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3148 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3149 * (comprised of sg list entries) can take several service intervals to
3150 * transmit.
3151 */
3152int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3153 struct urb *urb, int slot_id, unsigned int ep_index)
3154{
3155 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3156 xhci->devs[slot_id]->out_ctx, ep_index);
3157 int xhci_interval;
3158 int ep_interval;
3159
Matt Evans28ccd292011-03-29 13:40:46 +11003160 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003161 ep_interval = urb->interval;
3162 /* Convert to microframes */
3163 if (urb->dev->speed == USB_SPEED_LOW ||
3164 urb->dev->speed == USB_SPEED_FULL)
3165 ep_interval *= 8;
3166 /* FIXME change this to a warning and a suggestion to use the new API
3167 * to set the polling interval (once the API is added).
3168 */
3169 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003170 dev_dbg_ratelimited(&urb->dev->dev,
3171 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3172 ep_interval, ep_interval == 1 ? "" : "s",
3173 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003174 urb->interval = xhci_interval;
3175 /* Convert back to frames for LS/FS devices */
3176 if (urb->dev->speed == USB_SPEED_LOW ||
3177 urb->dev->speed == USB_SPEED_FULL)
3178 urb->interval /= 8;
3179 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003180 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003181}
3182
Sarah Sharp04dd9502009-11-11 10:28:30 -08003183/*
3184 * The TD size is the number of bytes remaining in the TD (including this TRB),
3185 * right shifted by 10.
3186 * It must fit in bits 21:17, so it can't be bigger than 31.
3187 */
3188static u32 xhci_td_remainder(unsigned int remainder)
3189{
3190 u32 max = (1 << (21 - 17 + 1)) - 1;
3191
3192 if ((remainder >> 10) >= max)
3193 return max << 17;
3194 else
3195 return (remainder >> 10) << 17;
3196}
3197
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003198/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003199 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3200 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003201 *
3202 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003203 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003204 *
3205 * Packets transferred up to and including this TRB = packets_transferred =
3206 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3207 *
3208 * TD size = total_packet_count - packets_transferred
3209 *
3210 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003211 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003212 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003213static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003214 unsigned int total_packet_count, struct urb *urb,
3215 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003216{
3217 int packets_transferred;
3218
Sarah Sharp48df4a62011-08-12 10:23:01 -07003219 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003220 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003221 return 0;
3222
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003223 /* All the TRB queueing functions don't count the current TRB in
3224 * running_total.
3225 */
3226 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003227 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003228
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003229 if ((total_packet_count - packets_transferred) > 31)
3230 return 31 << 17;
3231 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003232}
3233
Sarah Sharp23e3be12009-04-29 19:05:20 -07003234static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003235 struct urb *urb, int slot_id, unsigned int ep_index)
3236{
3237 struct xhci_ring *ep_ring;
3238 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003239 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003240 struct xhci_td *td;
3241 struct scatterlist *sg;
3242 int num_sgs;
3243 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003244 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003245 bool first_trb;
3246 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003247 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003248
3249 struct xhci_generic_trb *start_trb;
3250 int start_cycle;
3251
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003252 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3253 if (!ep_ring)
3254 return -EINVAL;
3255
Sarah Sharp8a96c052009-04-27 19:59:19 -07003256 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003257 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003258 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003259 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003260
Sarah Sharp23e3be12009-04-29 19:05:20 -07003261 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003262 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003263 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003264 if (trb_buff_len < 0)
3265 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003266
3267 urb_priv = urb->hcpriv;
3268 td = urb_priv->td[0];
3269
Sarah Sharp8a96c052009-04-27 19:59:19 -07003270 /*
3271 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3272 * until we've finished creating all the other TRBs. The ring's cycle
3273 * state may change as we enqueue the other TRBs, so save it too.
3274 */
3275 start_trb = &ep_ring->enqueue->generic;
3276 start_cycle = ep_ring->cycle_state;
3277
3278 running_total = 0;
3279 /*
3280 * How much data is in the first TRB?
3281 *
3282 * There are three forces at work for TRB buffer pointers and lengths:
3283 * 1. We don't want to walk off the end of this sg-list entry buffer.
3284 * 2. The transfer length that the driver requested may be smaller than
3285 * the amount of memory allocated for this scatter-gather list.
3286 * 3. TRBs buffers can't cross 64KB boundaries.
3287 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003288 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003289 addr = (u64) sg_dma_address(sg);
3290 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003291 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003292 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3293 if (trb_buff_len > urb->transfer_buffer_length)
3294 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003295
3296 first_trb = true;
3297 /* Queue the first TRB, even if it's zero-length */
3298 do {
3299 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003300 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003301 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003302
3303 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003304 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003305 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003306 if (start_cycle == 0)
3307 field |= 0x1;
3308 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003309 field |= ep_ring->cycle_state;
3310
3311 /* Chain all the TRBs together; clear the chain bit in the last
3312 * TRB to indicate it's the last TRB in the chain.
3313 */
3314 if (num_trbs > 1) {
3315 field |= TRB_CHAIN;
3316 } else {
3317 /* FIXME - add check for ZERO_PACKET flag before this */
3318 td->last_trb = ep_ring->enqueue;
3319 field |= TRB_IOC;
3320 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003321
3322 /* Only set interrupt on short packet for IN endpoints */
3323 if (usb_urb_dir_in(urb))
3324 field |= TRB_ISP;
3325
Sarah Sharp8a96c052009-04-27 19:59:19 -07003326 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003327 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003328 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3329 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3330 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3331 (unsigned int) addr + trb_buff_len);
3332 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003333
3334 /* Set the TRB length, TD size, and interrupter fields. */
3335 if (xhci->hci_version < 0x100) {
3336 remainder = xhci_td_remainder(
3337 urb->transfer_buffer_length -
3338 running_total);
3339 } else {
3340 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003341 trb_buff_len, total_packet_count, urb,
3342 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003343 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003344 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003345 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003346 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003347
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003348 if (num_trbs > 1)
3349 more_trbs_coming = true;
3350 else
3351 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003352 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003353 lower_32_bits(addr),
3354 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003355 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003356 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003357 --num_trbs;
3358 running_total += trb_buff_len;
3359
3360 /* Calculate length for next transfer --
3361 * Are we done queueing all the TRBs for this sg entry?
3362 */
3363 this_sg_len -= trb_buff_len;
3364 if (this_sg_len == 0) {
3365 --num_sgs;
3366 if (num_sgs == 0)
3367 break;
3368 sg = sg_next(sg);
3369 addr = (u64) sg_dma_address(sg);
3370 this_sg_len = sg_dma_len(sg);
3371 } else {
3372 addr += trb_buff_len;
3373 }
3374
3375 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003376 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003377 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3378 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3379 trb_buff_len =
3380 urb->transfer_buffer_length - running_total;
3381 } while (running_total < urb->transfer_buffer_length);
3382
3383 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003384 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003385 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003386 return 0;
3387}
3388
Sarah Sharpb10de142009-04-27 19:58:50 -07003389/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003390int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003391 struct urb *urb, int slot_id, unsigned int ep_index)
3392{
3393 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003394 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003395 struct xhci_td *td;
3396 int num_trbs;
3397 struct xhci_generic_trb *start_trb;
3398 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003399 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003400 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003401 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003402
3403 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003404 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003405 u64 addr;
3406
Alan Sternff9c8952010-04-02 13:27:28 -04003407 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003408 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3409
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003410 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3411 if (!ep_ring)
3412 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003413
3414 num_trbs = 0;
3415 /* How much data is (potentially) left before the 64KB boundary? */
3416 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003417 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003418 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003419
3420 /* If there's some data on this 64KB chunk, or we have to send a
3421 * zero-length transfer, we need at least one TRB
3422 */
3423 if (running_total != 0 || urb->transfer_buffer_length == 0)
3424 num_trbs++;
3425 /* How many more 64KB chunks to transfer, how many more TRBs? */
3426 while (running_total < urb->transfer_buffer_length) {
3427 num_trbs++;
3428 running_total += TRB_MAX_BUFF_SIZE;
3429 }
3430 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3431
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003432 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3433 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003434 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003435 if (ret < 0)
3436 return ret;
3437
Andiry Xu8e51adc2010-07-22 15:23:31 -07003438 urb_priv = urb->hcpriv;
3439 td = urb_priv->td[0];
3440
Sarah Sharpb10de142009-04-27 19:58:50 -07003441 /*
3442 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3443 * until we've finished creating all the other TRBs. The ring's cycle
3444 * state may change as we enqueue the other TRBs, so save it too.
3445 */
3446 start_trb = &ep_ring->enqueue->generic;
3447 start_cycle = ep_ring->cycle_state;
3448
3449 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003450 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003451 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003452 /* How much data is in the first TRB? */
3453 addr = (u64) urb->transfer_dma;
3454 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003455 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3456 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003457 trb_buff_len = urb->transfer_buffer_length;
3458
3459 first_trb = true;
3460
3461 /* Queue the first TRB, even if it's zero-length */
3462 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003463 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003464 field = 0;
3465
3466 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003467 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003468 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003469 if (start_cycle == 0)
3470 field |= 0x1;
3471 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003472 field |= ep_ring->cycle_state;
3473
3474 /* Chain all the TRBs together; clear the chain bit in the last
3475 * TRB to indicate it's the last TRB in the chain.
3476 */
3477 if (num_trbs > 1) {
3478 field |= TRB_CHAIN;
3479 } else {
3480 /* FIXME - add check for ZERO_PACKET flag before this */
3481 td->last_trb = ep_ring->enqueue;
3482 field |= TRB_IOC;
3483 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003484
3485 /* Only set interrupt on short packet for IN endpoints */
3486 if (usb_urb_dir_in(urb))
3487 field |= TRB_ISP;
3488
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003489 /* Set the TRB length, TD size, and interrupter fields. */
3490 if (xhci->hci_version < 0x100) {
3491 remainder = xhci_td_remainder(
3492 urb->transfer_buffer_length -
3493 running_total);
3494 } else {
3495 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003496 trb_buff_len, total_packet_count, urb,
3497 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003498 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003499 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003500 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003501 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003502
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003503 if (num_trbs > 1)
3504 more_trbs_coming = true;
3505 else
3506 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003507 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003508 lower_32_bits(addr),
3509 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003510 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003511 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003512 --num_trbs;
3513 running_total += trb_buff_len;
3514
3515 /* Calculate length for next transfer */
3516 addr += trb_buff_len;
3517 trb_buff_len = urb->transfer_buffer_length - running_total;
3518 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3519 trb_buff_len = TRB_MAX_BUFF_SIZE;
3520 } while (running_total < urb->transfer_buffer_length);
3521
Sarah Sharp8a96c052009-04-27 19:59:19 -07003522 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003523 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003524 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003525 return 0;
3526}
3527
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003528/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003529int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003530 struct urb *urb, int slot_id, unsigned int ep_index)
3531{
3532 struct xhci_ring *ep_ring;
3533 int num_trbs;
3534 int ret;
3535 struct usb_ctrlrequest *setup;
3536 struct xhci_generic_trb *start_trb;
3537 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003538 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003539 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003540 struct xhci_td *td;
3541
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003542 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3543 if (!ep_ring)
3544 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003545
3546 /*
3547 * Need to copy setup packet into setup TRB, so we can't use the setup
3548 * DMA address.
3549 */
3550 if (!urb->setup_packet)
3551 return -EINVAL;
3552
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003553 /* 1 TRB for setup, 1 for status */
3554 num_trbs = 2;
3555 /*
3556 * Don't need to check if we need additional event data and normal TRBs,
3557 * since data in control transfers will never get bigger than 16MB
3558 * XXX: can we get a buffer that crosses 64KB boundaries?
3559 */
3560 if (urb->transfer_buffer_length > 0)
3561 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003562 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3563 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003564 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003565 if (ret < 0)
3566 return ret;
3567
Andiry Xu8e51adc2010-07-22 15:23:31 -07003568 urb_priv = urb->hcpriv;
3569 td = urb_priv->td[0];
3570
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003571 /*
3572 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3573 * until we've finished creating all the other TRBs. The ring's cycle
3574 * state may change as we enqueue the other TRBs, so save it too.
3575 */
3576 start_trb = &ep_ring->enqueue->generic;
3577 start_cycle = ep_ring->cycle_state;
3578
3579 /* Queue setup TRB - see section 6.4.1.2.1 */
3580 /* FIXME better way to translate setup_packet into two u32 fields? */
3581 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003582 field = 0;
3583 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3584 if (start_cycle == 0)
3585 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003586
3587 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3588 if (xhci->hci_version == 0x100) {
3589 if (urb->transfer_buffer_length > 0) {
3590 if (setup->bRequestType & USB_DIR_IN)
3591 field |= TRB_TX_TYPE(TRB_DATA_IN);
3592 else
3593 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3594 }
3595 }
3596
Andiry Xu3b72fca2012-03-05 17:49:32 +08003597 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003598 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3599 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3600 TRB_LEN(8) | TRB_INTR_TARGET(0),
3601 /* Immediate data in pointer */
3602 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003603
3604 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003605 /* Only set interrupt on short packet for IN endpoints */
3606 if (usb_urb_dir_in(urb))
3607 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3608 else
3609 field = TRB_TYPE(TRB_DATA);
3610
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003611 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003612 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003613 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003614 if (urb->transfer_buffer_length > 0) {
3615 if (setup->bRequestType & USB_DIR_IN)
3616 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003617 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003618 lower_32_bits(urb->transfer_dma),
3619 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003620 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003621 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003622 }
3623
3624 /* Save the DMA address of the last TRB in the TD */
3625 td->last_trb = ep_ring->enqueue;
3626
3627 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3628 /* If the device sent data, the status stage is an OUT transfer */
3629 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3630 field = 0;
3631 else
3632 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003633 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003634 0,
3635 0,
3636 TRB_INTR_TARGET(0),
3637 /* Event on completion */
3638 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3639
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003640 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003641 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003642 return 0;
3643}
3644
Andiry Xu04e51902010-07-22 15:23:39 -07003645static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3646 struct urb *urb, int i)
3647{
3648 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003649 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003650
3651 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3652 td_len = urb->iso_frame_desc[i].length;
3653
Sarah Sharp48df4a62011-08-12 10:23:01 -07003654 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3655 TRB_MAX_BUFF_SIZE);
3656 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003657 num_trbs++;
3658
Andiry Xu04e51902010-07-22 15:23:39 -07003659 return num_trbs;
3660}
3661
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003662/*
3663 * The transfer burst count field of the isochronous TRB defines the number of
3664 * bursts that are required to move all packets in this TD. Only SuperSpeed
3665 * devices can burst up to bMaxBurst number of packets per service interval.
3666 * This field is zero based, meaning a value of zero in the field means one
3667 * burst. Basically, for everything but SuperSpeed devices, this field will be
3668 * zero. Only xHCI 1.0 host controllers support this field.
3669 */
3670static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3671 struct usb_device *udev,
3672 struct urb *urb, unsigned int total_packet_count)
3673{
3674 unsigned int max_burst;
3675
3676 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3677 return 0;
3678
3679 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3680 return roundup(total_packet_count, max_burst + 1) - 1;
3681}
3682
Sarah Sharpb61d3782011-04-19 17:43:33 -07003683/*
3684 * Returns the number of packets in the last "burst" of packets. This field is
3685 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3686 * the last burst packet count is equal to the total number of packets in the
3687 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3688 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3689 * contain 1 to (bMaxBurst + 1) packets.
3690 */
3691static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3692 struct usb_device *udev,
3693 struct urb *urb, unsigned int total_packet_count)
3694{
3695 unsigned int max_burst;
3696 unsigned int residue;
3697
3698 if (xhci->hci_version < 0x100)
3699 return 0;
3700
3701 switch (udev->speed) {
3702 case USB_SPEED_SUPER:
3703 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3704 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3705 residue = total_packet_count % (max_burst + 1);
3706 /* If residue is zero, the last burst contains (max_burst + 1)
3707 * number of packets, but the TLBPC field is zero-based.
3708 */
3709 if (residue == 0)
3710 return max_burst;
3711 return residue - 1;
3712 default:
3713 if (total_packet_count == 0)
3714 return 0;
3715 return total_packet_count - 1;
3716 }
3717}
3718
Andiry Xu04e51902010-07-22 15:23:39 -07003719/* This is for isoc transfer */
3720static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3721 struct urb *urb, int slot_id, unsigned int ep_index)
3722{
3723 struct xhci_ring *ep_ring;
3724 struct urb_priv *urb_priv;
3725 struct xhci_td *td;
3726 int num_tds, trbs_per_td;
3727 struct xhci_generic_trb *start_trb;
3728 bool first_trb;
3729 int start_cycle;
3730 u32 field, length_field;
3731 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3732 u64 start_addr, addr;
3733 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003734 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003735
3736 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3737
3738 num_tds = urb->number_of_packets;
3739 if (num_tds < 1) {
3740 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3741 return -EINVAL;
3742 }
3743
Andiry Xu04e51902010-07-22 15:23:39 -07003744 start_addr = (u64) urb->transfer_dma;
3745 start_trb = &ep_ring->enqueue->generic;
3746 start_cycle = ep_ring->cycle_state;
3747
Sarah Sharp522989a2011-07-29 12:44:32 -07003748 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003749 /* Queue the first TRB, even if it's zero-length */
3750 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003751 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003752 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003753 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003754
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003755 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003756 running_total = 0;
3757 addr = start_addr + urb->iso_frame_desc[i].offset;
3758 td_len = urb->iso_frame_desc[i].length;
3759 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003760 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003761 GET_MAX_PACKET(
3762 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003763 /* A zero-length transfer still involves at least one packet. */
3764 if (total_packet_count == 0)
3765 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003766 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3767 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003768 residue = xhci_get_last_burst_packet_count(xhci,
3769 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003770
3771 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3772
3773 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003774 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003775 if (ret < 0) {
3776 if (i == 0)
3777 return ret;
3778 goto cleanup;
3779 }
Andiry Xu04e51902010-07-22 15:23:39 -07003780
Andiry Xu04e51902010-07-22 15:23:39 -07003781 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003782 for (j = 0; j < trbs_per_td; j++) {
3783 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003784 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003785
3786 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003787 field = TRB_TBC(burst_count) |
3788 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003789 /* Queue the isoc TRB */
3790 field |= TRB_TYPE(TRB_ISOC);
3791 /* Assume URB_ISO_ASAP is set */
3792 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003793 if (i == 0) {
3794 if (start_cycle == 0)
3795 field |= 0x1;
3796 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003797 field |= ep_ring->cycle_state;
3798 first_trb = false;
3799 } else {
3800 /* Queue other normal TRBs */
3801 field |= TRB_TYPE(TRB_NORMAL);
3802 field |= ep_ring->cycle_state;
3803 }
3804
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003805 /* Only set interrupt on short packet for IN EPs */
3806 if (usb_urb_dir_in(urb))
3807 field |= TRB_ISP;
3808
Andiry Xu04e51902010-07-22 15:23:39 -07003809 /* Chain all the TRBs together; clear the chain bit in
3810 * the last TRB to indicate it's the last TRB in the
3811 * chain.
3812 */
3813 if (j < trbs_per_td - 1) {
3814 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003815 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003816 } else {
3817 td->last_trb = ep_ring->enqueue;
3818 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003819 if (xhci->hci_version == 0x100 &&
3820 !(xhci->quirks &
3821 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003822 /* Set BEI bit except for the last td */
3823 if (i < num_tds - 1)
3824 field |= TRB_BEI;
3825 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003826 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003827 }
3828
3829 /* Calculate TRB length */
3830 trb_buff_len = TRB_MAX_BUFF_SIZE -
3831 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3832 if (trb_buff_len > td_remain_len)
3833 trb_buff_len = td_remain_len;
3834
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003835 /* Set the TRB length, TD size, & interrupter fields. */
3836 if (xhci->hci_version < 0x100) {
3837 remainder = xhci_td_remainder(
3838 td_len - running_total);
3839 } else {
3840 remainder = xhci_v1_0_td_remainder(
3841 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003842 total_packet_count, urb,
3843 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003844 }
Andiry Xu04e51902010-07-22 15:23:39 -07003845 length_field = TRB_LEN(trb_buff_len) |
3846 remainder |
3847 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003848
Andiry Xu3b72fca2012-03-05 17:49:32 +08003849 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003850 lower_32_bits(addr),
3851 upper_32_bits(addr),
3852 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003853 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003854 running_total += trb_buff_len;
3855
3856 addr += trb_buff_len;
3857 td_remain_len -= trb_buff_len;
3858 }
3859
3860 /* Check TD length */
3861 if (running_total != td_len) {
3862 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003863 ret = -EINVAL;
3864 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003865 }
3866 }
3867
Andiry Xuc41136b2011-03-22 17:08:14 +08003868 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3869 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3870 usb_amd_quirk_pll_disable();
3871 }
3872 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3873
Andiry Xue1eab2e2011-01-04 16:30:39 -08003874 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3875 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003876 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003877cleanup:
3878 /* Clean up a partially enqueued isoc transfer. */
3879
3880 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003881 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003882
3883 /* Use the first TD as a temporary variable to turn the TDs we've queued
3884 * into No-ops with a software-owned cycle bit. That way the hardware
3885 * won't accidentally start executing bogus TDs when we partially
3886 * overwrite them. td->first_trb and td->start_seg are already set.
3887 */
3888 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3889 /* Every TRB except the first & last will have its cycle bit flipped. */
3890 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3891
3892 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3893 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3894 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3895 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003896 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003897 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3898 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003899}
3900
3901/*
3902 * Check transfer ring to guarantee there is enough room for the urb.
3903 * Update ISO URB start_frame and interval.
3904 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3905 * update the urb->start_frame by now.
3906 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3907 */
3908int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3909 struct urb *urb, int slot_id, unsigned int ep_index)
3910{
3911 struct xhci_virt_device *xdev;
3912 struct xhci_ring *ep_ring;
3913 struct xhci_ep_ctx *ep_ctx;
3914 int start_frame;
3915 int xhci_interval;
3916 int ep_interval;
3917 int num_tds, num_trbs, i;
3918 int ret;
3919
3920 xdev = xhci->devs[slot_id];
3921 ep_ring = xdev->eps[ep_index].ring;
3922 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3923
3924 num_trbs = 0;
3925 num_tds = urb->number_of_packets;
3926 for (i = 0; i < num_tds; i++)
3927 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3928
3929 /* Check the ring to guarantee there is enough room for the whole urb.
3930 * Do not insert any td of the urb to the ring if the check failed.
3931 */
Matt Evans28ccd292011-03-29 13:40:46 +11003932 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003933 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003934 if (ret)
3935 return ret;
3936
3937 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3938 start_frame &= 0x3fff;
3939
3940 urb->start_frame = start_frame;
3941 if (urb->dev->speed == USB_SPEED_LOW ||
3942 urb->dev->speed == USB_SPEED_FULL)
3943 urb->start_frame >>= 3;
3944
Matt Evans28ccd292011-03-29 13:40:46 +11003945 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003946 ep_interval = urb->interval;
3947 /* Convert to microframes */
3948 if (urb->dev->speed == USB_SPEED_LOW ||
3949 urb->dev->speed == USB_SPEED_FULL)
3950 ep_interval *= 8;
3951 /* FIXME change this to a warning and a suggestion to use the new API
3952 * to set the polling interval (once the API is added).
3953 */
3954 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003955 dev_dbg_ratelimited(&urb->dev->dev,
3956 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3957 ep_interval, ep_interval == 1 ? "" : "s",
3958 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003959 urb->interval = xhci_interval;
3960 /* Convert back to frames for LS/FS devices */
3961 if (urb->dev->speed == USB_SPEED_LOW ||
3962 urb->dev->speed == USB_SPEED_FULL)
3963 urb->interval /= 8;
3964 }
Andiry Xub008df62012-03-05 17:49:34 +08003965 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3966
Dan Carpenter3fc82062012-03-28 10:30:26 +03003967 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003968}
3969
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003970/**** Command Ring Operations ****/
3971
Sarah Sharp913a8a32009-09-04 10:53:13 -07003972/* Generic function for queueing a command TRB on the command ring.
3973 * Check to make sure there's room on the command ring for one command TRB.
3974 * Also check that there's room reserved for commands that must not fail.
3975 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3976 * then only check for the number of reserved spots.
3977 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3978 * because the command event handler may want to resubmit a failed command.
3979 */
3980static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3981 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003982{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003983 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003984 int ret;
3985
Sarah Sharp913a8a32009-09-04 10:53:13 -07003986 if (!command_must_succeed)
3987 reserved_trbs++;
3988
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003989 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003990 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003991 if (ret < 0) {
3992 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003993 if (command_must_succeed)
3994 xhci_err(xhci, "ERR: Reserved TRB counting for "
3995 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003996 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003997 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003998 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3999 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004000 return 0;
4001}
4002
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004003/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004004int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004005{
4006 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004007 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004008}
4009
4010/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004011int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4012 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004013{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004014 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4015 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004016 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
4017 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004018}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004019
Sarah Sharp02386342010-05-24 13:25:28 -07004020int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4021 u32 field1, u32 field2, u32 field3, u32 field4)
4022{
4023 return queue_command(xhci, field1, field2, field3, field4, false);
4024}
4025
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004026/* Queue a reset device command TRB */
4027int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4028{
4029 return queue_command(xhci, 0, 0, 0,
4030 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4031 false);
4032}
4033
Sarah Sharpf94e01862009-04-27 19:58:38 -07004034/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004035int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004036 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004037{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004038 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4039 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004040 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4041 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004042}
Sarah Sharpae636742009-04-29 19:02:31 -07004043
Sarah Sharpf2217e82009-08-07 14:04:43 -07004044/* Queue an evaluate context command TRB */
4045int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07004046 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004047{
4048 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4049 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004050 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004051 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004052}
4053
Andiry Xube88fe42010-10-14 07:22:57 -07004054/*
4055 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4056 * activity on an endpoint that is about to be suspended.
4057 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004058int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07004059 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004060{
4061 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4062 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4063 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004064 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004065
4066 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004067 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004068}
4069
4070/* Set Transfer Ring Dequeue Pointer command.
4071 * This should not be used for endpoints that have streams enabled.
4072 */
4073static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004074 unsigned int ep_index, unsigned int stream_id,
4075 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07004076 union xhci_trb *deq_ptr, u32 cycle_state)
4077{
4078 dma_addr_t addr;
4079 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4080 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004081 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07004082 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004083 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07004084
Sarah Sharp23e3be12009-04-29 19:05:20 -07004085 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004086 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004087 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004088 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4089 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004090 return 0;
4091 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004092 ep = &xhci->devs[slot_id]->eps[ep_index];
4093 if ((ep->ep_state & SET_DEQ_PENDING)) {
4094 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4095 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4096 return 0;
4097 }
4098 ep->queued_deq_seg = deq_seg;
4099 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004100 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004101 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004102 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004103}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004104
4105int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4106 unsigned int ep_index)
4107{
4108 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4109 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4110 u32 type = TRB_TYPE(TRB_RESET_EP);
4111
Sarah Sharp913a8a32009-09-04 10:53:13 -07004112 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4113 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004114}