blob: 663ccc3bf4e5cebb63ef05250a1e5d9d8edeaa07 [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
Tomi Valkeinen8dd24912012-10-10 10:26:45 +030021#include <linux/module.h>
Tomi Valkeinen58f255482011-11-04 09:48:54 +020022#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/jiffies.h>
25
26#include <video/omapdss.h>
27
28#include "dss.h"
29#include "dss_features.h"
Tomi Valkeinenbb398132012-10-24 12:39:53 +030030#include "dispc-compat.h"
Tomi Valkeinen58f255482011-11-04 09:48:54 +020031
32/*
33 * We have 4 levels of cache for the dispc settings. First two are in SW and
34 * the latter two in HW.
35 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020036 * set_info()
37 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020038 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020039 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020040 * +--------------------+
41 * v
42 * apply()
43 * v
44 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020045 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020046 * +--------------------+
47 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020048 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020049 * v
50 * +--------------------+
51 * | shadow registers |
52 * +--------------------+
53 * v
54 * VFP or lcd/digit_enable
55 * v
56 * +--------------------+
57 * | registers |
58 * +--------------------+
59 */
60
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020061struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020062
63 bool user_info_dirty;
64 struct omap_overlay_info user_info;
65
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020066 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020067 struct omap_overlay_info info;
68
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020069 bool shadow_info_dirty;
70
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020071 bool extra_info_dirty;
72 bool shadow_extra_info_dirty;
73
74 bool enabled;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020075 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020076
77 /*
78 * True if overlay is to be enabled. Used to check and calculate configs
79 * for the overlay before it is enabled in the HW.
80 */
81 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020082};
83
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020084struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020085
86 bool user_info_dirty;
87 struct omap_overlay_manager_info user_info;
88
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020089 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020090 struct omap_overlay_manager_info info;
91
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020092 bool shadow_info_dirty;
93
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020094 /* If true, GO bit is up and shadow registers cannot be written.
95 * Never true for manual update displays */
96 bool busy;
97
Tomi Valkeinen34861372011-11-18 15:43:29 +020098 /* If true, dispc output is enabled */
99 bool updating;
100
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200101 /* If true, a display is enabled using this manager */
102 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530103
104 bool extra_info_dirty;
105 bool shadow_extra_info_dirty;
106
107 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530108 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen15502022012-10-10 13:59:07 +0300109
110 void (*framedone_handler)(void *);
111 void *framedone_handler_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200112};
113
114static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200115 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200116 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200117
118 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200119} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200120
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200121/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200122static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200123/* lock for blocking functions */
124static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200125static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200126
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200127static void dss_register_vsync_isr(void);
128
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200129static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
130{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200131 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200132}
133
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200134static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
135{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200136 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200137}
138
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300139static void apply_init_priv(void)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200140{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200141 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530142 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200143 int i;
144
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200145 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200146
147 for (i = 0; i < num_ovls; ++i) {
148 struct ovl_priv_data *op;
149
150 op = &dss_data.ovl_priv_data_array[i];
151
Tomi Valkeinen7a53df22013-11-12 12:21:46 +0200152 op->info.color_mode = OMAP_DSS_COLOR_RGB16;
153 op->info.rotation_type = OMAP_DSS_ROT_DMA;
154
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200155 op->info.global_alpha = 255;
156
157 switch (i) {
158 case 0:
159 op->info.zorder = 0;
160 break;
161 case 1:
162 op->info.zorder =
163 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
164 break;
165 case 2:
166 op->info.zorder =
167 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
168 break;
169 case 3:
170 op->info.zorder =
171 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
172 break;
173 }
174
175 op->user_info = op->info;
176 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530177
178 /*
179 * Initialize some of the lcd_config fields for TV manager, this lets
180 * us prevent checking if the manager is LCD or TV at some places
181 */
182 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
183
184 mp->lcd_config.video_port_width = 24;
185 mp->lcd_config.clock_info.lck_div = 1;
186 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200187}
188
Archit Taneja75bac5d2012-05-24 15:08:54 +0530189/*
190 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
191 * manager is always auto update, stallmode field for TV manager is false by
192 * default
193 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200194static bool ovl_manual_update(struct omap_overlay *ovl)
195{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530196 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
197
198 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200199}
200
201static bool mgr_manual_update(struct omap_overlay_manager *mgr)
202{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530203 struct mgr_priv_data *mp = get_mgr_priv(mgr);
204
205 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200206}
207
Tomi Valkeinen39518352011-11-17 17:35:28 +0200208static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530209 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200210{
211 struct omap_overlay_info *oi;
212 struct omap_overlay_manager_info *mi;
213 struct omap_overlay *ovl;
214 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
215 struct ovl_priv_data *op;
216 struct mgr_priv_data *mp;
217
218 mp = get_mgr_priv(mgr);
219
Archit Taneja5dd747e2012-05-08 18:19:15 +0530220 if (!mp->enabled)
221 return 0;
222
Tomi Valkeinen39518352011-11-17 17:35:28 +0200223 if (applying && mp->user_info_dirty)
224 mi = &mp->user_info;
225 else
226 mi = &mp->info;
227
228 /* collect the infos to be tested into the array */
229 list_for_each_entry(ovl, &mgr->overlays, list) {
230 op = get_ovl_priv(ovl);
231
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200232 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200233 oi = NULL;
234 else if (applying && op->user_info_dirty)
235 oi = &op->user_info;
236 else
237 oi = &op->info;
238
239 ois[ovl->id] = oi;
240 }
241
Archit Taneja6e543592012-05-23 17:01:35 +0530242 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200243}
244
245/*
246 * check manager and overlay settings using overlay_info from data->info
247 */
Archit Taneja228b2132012-04-27 01:22:28 +0530248static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200249{
Archit Taneja228b2132012-04-27 01:22:28 +0530250 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200251}
252
253/*
254 * check manager and overlay settings using overlay_info from ovl->info if
255 * dirty and from data->info otherwise
256 */
Archit Taneja228b2132012-04-27 01:22:28 +0530257static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200258{
Archit Taneja228b2132012-04-27 01:22:28 +0530259 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200260}
261
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200262static bool need_isr(void)
263{
264 const int num_mgrs = dss_feat_get_num_mgrs();
265 int i;
266
267 for (i = 0; i < num_mgrs; ++i) {
268 struct omap_overlay_manager *mgr;
269 struct mgr_priv_data *mp;
270 struct omap_overlay *ovl;
271
272 mgr = omap_dss_get_overlay_manager(i);
273 mp = get_mgr_priv(mgr);
274
275 if (!mp->enabled)
276 continue;
277
Tomi Valkeinen34861372011-11-18 15:43:29 +0200278 if (mgr_manual_update(mgr)) {
279 /* to catch FRAMEDONE */
280 if (mp->updating)
281 return true;
282 } else {
283 /* to catch GO bit going down */
284 if (mp->busy)
285 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200286
287 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200288 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200289 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200290
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200291 /* to set GO bit */
292 if (mp->shadow_info_dirty)
293 return true;
294
Archit Taneja45324a22012-04-26 19:31:22 +0530295 /*
296 * NOTE: we don't check extra_info flags for disabled
297 * managers, once the manager is enabled, the extra_info
298 * related manager changes will be taken in by HW.
299 */
300
301 /* to write new values to registers */
302 if (mp->extra_info_dirty)
303 return true;
304
305 /* to set GO bit */
306 if (mp->shadow_extra_info_dirty)
307 return true;
308
Tomi Valkeinen34861372011-11-18 15:43:29 +0200309 list_for_each_entry(ovl, &mgr->overlays, list) {
310 struct ovl_priv_data *op;
311
312 op = get_ovl_priv(ovl);
313
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200314 /*
315 * NOTE: we check extra_info flags even for
316 * disabled overlays, as extra_infos need to be
317 * always written.
318 */
319
320 /* to write new values to registers */
321 if (op->extra_info_dirty)
322 return true;
323
324 /* to set GO bit */
325 if (op->shadow_extra_info_dirty)
326 return true;
327
Tomi Valkeinen34861372011-11-18 15:43:29 +0200328 if (!op->enabled)
329 continue;
330
331 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200332 if (op->info_dirty)
333 return true;
334
335 /* to set GO bit */
336 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200337 return true;
338 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200339 }
340 }
341
342 return false;
343}
344
345static bool need_go(struct omap_overlay_manager *mgr)
346{
347 struct omap_overlay *ovl;
348 struct mgr_priv_data *mp;
349 struct ovl_priv_data *op;
350
351 mp = get_mgr_priv(mgr);
352
Archit Taneja45324a22012-04-26 19:31:22 +0530353 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200354 return true;
355
356 list_for_each_entry(ovl, &mgr->overlays, list) {
357 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200358 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200359 return true;
360 }
361
362 return false;
363}
364
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200365/* returns true if an extra_info field is currently being updated */
366static bool extra_info_update_ongoing(void)
367{
Archit Taneja45324a22012-04-26 19:31:22 +0530368 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200369 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200370
Archit Taneja45324a22012-04-26 19:31:22 +0530371 for (i = 0; i < num_mgrs; ++i) {
372 struct omap_overlay_manager *mgr;
373 struct omap_overlay *ovl;
374 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200375
Archit Taneja45324a22012-04-26 19:31:22 +0530376 mgr = omap_dss_get_overlay_manager(i);
377 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200378
379 if (!mp->enabled)
380 continue;
381
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200382 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200383 continue;
384
Archit Taneja45324a22012-04-26 19:31:22 +0530385 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200386 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530387
388 list_for_each_entry(ovl, &mgr->overlays, list) {
389 struct ovl_priv_data *op = get_ovl_priv(ovl);
390
391 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
392 return true;
393 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200394 }
395
396 return false;
397}
398
399/* wait until no extra_info updates are pending */
400static void wait_pending_extra_info_updates(void)
401{
402 bool updating;
403 unsigned long flags;
404 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200405 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200406
407 spin_lock_irqsave(&data_lock, flags);
408
409 updating = extra_info_update_ongoing();
410
411 if (!updating) {
412 spin_unlock_irqrestore(&data_lock, flags);
413 return;
414 }
415
416 init_completion(&extra_updated_completion);
417
418 spin_unlock_irqrestore(&data_lock, flags);
419
420 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200421 r = wait_for_completion_timeout(&extra_updated_completion, t);
422 if (r == 0)
423 DSSWARN("timeout in wait_pending_extra_info_updates\n");
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200424}
425
Tomi Valkeinene7243662013-04-23 15:23:42 +0300426static struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300427{
Tomi Valkeinenefedce12013-04-23 14:35:40 +0300428 struct omap_dss_device *dssdev;
429
430 dssdev = mgr->output;
431 if (dssdev == NULL)
432 return NULL;
433
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300434 while (dssdev->dst)
435 dssdev = dssdev->dst;
Tomi Valkeinenefedce12013-04-23 14:35:40 +0300436
437 if (dssdev->driver)
438 return dssdev;
439 else
440 return NULL;
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300441}
442
Tomi Valkeinene7243662013-04-23 15:23:42 +0300443static struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
444{
445 return ovl->manager ? dss_mgr_get_device(ovl->manager) : NULL;
446}
447
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300448static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
449{
450 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300451 u32 irq;
452 int r;
453
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200454 if (mgr->output == NULL)
455 return -ENODEV;
456
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300457 r = dispc_runtime_get();
458 if (r)
459 return r;
460
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200461 switch (mgr->output->id) {
462 case OMAP_DSS_OUTPUT_VENC:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300463 irq = DISPC_IRQ_EVSYNC_ODD;
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200464 break;
465 case OMAP_DSS_OUTPUT_HDMI:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300466 irq = DISPC_IRQ_EVSYNC_EVEN;
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200467 break;
468 default:
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300469 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen346f1e02013-02-15 14:24:38 +0200470 break;
471 }
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300472
473 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
474
475 dispc_runtime_put();
476
477 return r;
478}
479
480static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200481{
482 unsigned long timeout = msecs_to_jiffies(500);
Archit Tanejafc22a842012-06-26 15:36:55 +0530483 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200484 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530485 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200486 int r;
487 int i;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200488
Archit Tanejafc22a842012-06-26 15:36:55 +0530489 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200490
Archit Tanejafc22a842012-06-26 15:36:55 +0530491 if (mgr_manual_update(mgr)) {
492 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200493 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530494 }
495
496 if (!mp->enabled) {
497 spin_unlock_irqrestore(&data_lock, flags);
498 return 0;
499 }
500
501 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200502
Lajos Molnar21e56f72012-02-22 12:23:16 +0530503 r = dispc_runtime_get();
504 if (r)
505 return r;
506
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200507 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200508
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200509 i = 0;
510 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200511 bool shadow_dirty, dirty;
512
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200513 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200514 dirty = mp->info_dirty;
515 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200516 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200517
518 if (!dirty && !shadow_dirty) {
519 r = 0;
520 break;
521 }
522
523 /* 4 iterations is the worst case:
524 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
525 * 2 - first VSYNC, dirty = true
526 * 3 - dirty = false, shadow_dirty = true
527 * 4 - shadow_dirty = false */
528 if (i++ == 3) {
529 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
530 mgr->id);
531 r = 0;
532 break;
533 }
534
535 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
536 if (r == -ERESTARTSYS)
537 break;
538
539 if (r) {
540 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
541 break;
542 }
543 }
544
Lajos Molnar21e56f72012-02-22 12:23:16 +0530545 dispc_runtime_put();
546
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200547 return r;
548}
549
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300550static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200551{
552 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200553 struct ovl_priv_data *op;
Archit Tanejafc22a842012-06-26 15:36:55 +0530554 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200555 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530556 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200557 int r;
558 int i;
559
560 if (!ovl->manager)
561 return 0;
562
Archit Tanejafc22a842012-06-26 15:36:55 +0530563 mp = get_mgr_priv(ovl->manager);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200564
Archit Tanejafc22a842012-06-26 15:36:55 +0530565 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200566
Archit Tanejafc22a842012-06-26 15:36:55 +0530567 if (ovl_manual_update(ovl)) {
568 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200569 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530570 }
571
572 if (!mp->enabled) {
573 spin_unlock_irqrestore(&data_lock, flags);
574 return 0;
575 }
576
577 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200578
Lajos Molnar21e56f72012-02-22 12:23:16 +0530579 r = dispc_runtime_get();
580 if (r)
581 return r;
582
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200583 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200584
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200585 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200586 i = 0;
587 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200588 bool shadow_dirty, dirty;
589
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200590 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200591 dirty = op->info_dirty;
592 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200593 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200594
595 if (!dirty && !shadow_dirty) {
596 r = 0;
597 break;
598 }
599
600 /* 4 iterations is the worst case:
601 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
602 * 2 - first VSYNC, dirty = true
603 * 3 - dirty = false, shadow_dirty = true
604 * 4 - shadow_dirty = false */
605 if (i++ == 3) {
606 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
607 ovl->id);
608 r = 0;
609 break;
610 }
611
612 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
613 if (r == -ERESTARTSYS)
614 break;
615
616 if (r) {
617 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
618 break;
619 }
620 }
621
Lajos Molnar21e56f72012-02-22 12:23:16 +0530622 dispc_runtime_put();
623
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200624 return r;
625}
626
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200627static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200628{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200629 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200630 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530631 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200632 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200633 int r;
634
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200635 DSSDBG("writing ovl %d regs\n", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200636
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200637 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200638 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200639
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200640 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200641
Archit Taneja81ab95b2012-05-08 15:53:20 +0530642 mp = get_mgr_priv(ovl->manager);
643
Archit Taneja6c6f5102012-06-25 14:58:48 +0530644 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200645
Archit Taneja8ba85302012-09-26 17:00:37 +0530646 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200647 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200648 /*
649 * We can't do much here, as this function can be called from
650 * vsync interrupt.
651 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200652 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200653
654 /* This will leave fifo configurations in a nonoptimal state */
655 op->enabled = false;
656 dispc_ovl_enable(ovl->id, false);
657 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200658 }
659
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200660 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200661 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200662 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200663}
664
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200665static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
666{
667 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200668 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200669
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200670 DSSDBG("writing ovl %d regs extra\n", ovl->id);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200671
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200672 if (!op->extra_info_dirty)
673 return;
674
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200675 /* note: write also when op->enabled == false, so that the ovl gets
676 * disabled */
677
678 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200679 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200680
Tomi Valkeinen34861372011-11-18 15:43:29 +0200681 mp = get_mgr_priv(ovl->manager);
682
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200683 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200684 if (mp->updating)
685 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200686}
687
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200688static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200689{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200690 struct mgr_priv_data *mp = get_mgr_priv(mgr);
691 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200692
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200693 DSSDBG("writing mgr %d regs\n", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200694
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200695 if (!mp->enabled)
696 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200697
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200698 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200699
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200700 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200701 list_for_each_entry(ovl, &mgr->overlays, list) {
702 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200703 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200704 }
705
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200706 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200707 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200708
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200709 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200710 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200711 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200712 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200713}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200714
Archit Taneja45324a22012-04-26 19:31:22 +0530715static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
716{
717 struct mgr_priv_data *mp = get_mgr_priv(mgr);
718
Tomi Valkeinenac9f2422013-11-14 13:46:32 +0200719 DSSDBG("writing mgr %d regs extra\n", mgr->id);
Archit Taneja45324a22012-04-26 19:31:22 +0530720
721 if (!mp->extra_info_dirty)
722 return;
723
724 dispc_mgr_set_timings(mgr->id, &mp->timings);
725
Archit Tanejaf476ae92012-06-29 14:37:03 +0530726 /* lcd_config parameters */
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300727 if (dss_mgr_is_lcd(mgr->id))
728 dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530729
Archit Taneja45324a22012-04-26 19:31:22 +0530730 mp->extra_info_dirty = false;
731 if (mp->updating)
732 mp->shadow_extra_info_dirty = true;
733}
734
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200735static void dss_write_regs(void)
736{
737 const int num_mgrs = omap_dss_get_num_overlay_managers();
738 int i;
739
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200740 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200741 struct omap_overlay_manager *mgr;
742 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200743 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200744
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200745 mgr = omap_dss_get_overlay_manager(i);
746 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200747
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200748 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200749 continue;
750
Archit Taneja228b2132012-04-27 01:22:28 +0530751 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200752 if (r) {
753 DSSERR("cannot write registers for manager %s: "
754 "illegal configuration\n", mgr->name);
755 continue;
756 }
757
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200758 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530759 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200760 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200761}
762
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200763static void dss_set_go_bits(void)
764{
765 const int num_mgrs = omap_dss_get_num_overlay_managers();
766 int i;
767
768 for (i = 0; i < num_mgrs; ++i) {
769 struct omap_overlay_manager *mgr;
770 struct mgr_priv_data *mp;
771
772 mgr = omap_dss_get_overlay_manager(i);
773 mp = get_mgr_priv(mgr);
774
775 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
776 continue;
777
778 if (!need_go(mgr))
779 continue;
780
781 mp->busy = true;
782
783 if (!dss_data.irq_enabled && need_isr())
784 dss_register_vsync_isr();
785
786 dispc_mgr_go(mgr->id);
787 }
788
789}
790
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200791static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
792{
793 struct omap_overlay *ovl;
794 struct mgr_priv_data *mp;
795 struct ovl_priv_data *op;
796
797 mp = get_mgr_priv(mgr);
798 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530799 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200800
801 list_for_each_entry(ovl, &mgr->overlays, list) {
802 op = get_ovl_priv(ovl);
803 op->shadow_info_dirty = false;
804 op->shadow_extra_info_dirty = false;
805 }
806}
807
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300808static int dss_mgr_connect_compat(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300809 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300810{
811 return mgr->set_output(mgr, dst);
812}
813
814static void dss_mgr_disconnect_compat(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300815 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300816{
817 mgr->unset_output(mgr);
818}
819
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +0300820static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200821{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200822 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200823 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200824 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200825
826 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200827
Tomi Valkeinen34861372011-11-18 15:43:29 +0200828 WARN_ON(mp->updating);
829
Archit Taneja228b2132012-04-27 01:22:28 +0530830 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200831 if (r) {
832 DSSERR("cannot start manual update: illegal configuration\n");
833 spin_unlock_irqrestore(&data_lock, flags);
834 return;
835 }
836
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200837 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530838 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200839
Tomi Valkeinen34861372011-11-18 15:43:29 +0200840 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200841
Tomi Valkeinen34861372011-11-18 15:43:29 +0200842 if (!dss_data.irq_enabled && need_isr())
843 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200844
Tomi Valkeinen3a979f82012-10-19 14:14:38 +0300845 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200846
847 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200848}
849
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200850static void dss_apply_irq_handler(void *data, u32 mask);
851
852static void dss_register_vsync_isr(void)
853{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200854 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200855 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200856 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200857
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200858 mask = 0;
859 for (i = 0; i < num_mgrs; ++i)
860 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200861
Tomi Valkeinen34861372011-11-18 15:43:29 +0200862 for (i = 0; i < num_mgrs; ++i)
863 mask |= dispc_mgr_get_framedone_irq(i);
864
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200865 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
866 WARN_ON(r);
867
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200868 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200869}
870
871static void dss_unregister_vsync_isr(void)
872{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200873 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200874 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200875 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200876
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200877 mask = 0;
878 for (i = 0; i < num_mgrs; ++i)
879 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200880
Tomi Valkeinen34861372011-11-18 15:43:29 +0200881 for (i = 0; i < num_mgrs; ++i)
882 mask |= dispc_mgr_get_framedone_irq(i);
883
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200884 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
885 WARN_ON(r);
886
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200887 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200888}
889
Tomi Valkeinen76098932011-11-16 12:03:22 +0200890static void dss_apply_irq_handler(void *data, u32 mask)
891{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200892 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200893 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200894 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200895
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200896 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200897
Tomi Valkeinen76098932011-11-16 12:03:22 +0200898 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200899 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200900 struct omap_overlay_manager *mgr;
901 struct mgr_priv_data *mp;
902
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200903 mgr = omap_dss_get_overlay_manager(i);
904 mp = get_mgr_priv(mgr);
905
Tomi Valkeinen76098932011-11-16 12:03:22 +0200906 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200907 continue;
908
Tomi Valkeinen76098932011-11-16 12:03:22 +0200909 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200910
Tomi Valkeinen76098932011-11-16 12:03:22 +0200911 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200912 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200913 mp->busy = dispc_mgr_go_busy(i);
914
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200915 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200916 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200917 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200918 }
919
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200920 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200921 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200922
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200923 extra_updating = extra_info_update_ongoing();
924 if (!extra_updating)
925 complete_all(&extra_updated_completion);
926
Tomi Valkeinen15502022012-10-10 13:59:07 +0300927 /* call framedone handlers for manual update displays */
928 for (i = 0; i < num_mgrs; i++) {
929 struct omap_overlay_manager *mgr;
930 struct mgr_priv_data *mp;
931
932 mgr = omap_dss_get_overlay_manager(i);
933 mp = get_mgr_priv(mgr);
934
935 if (!mgr_manual_update(mgr) || !mp->framedone_handler)
936 continue;
937
938 if (mask & dispc_mgr_get_framedone_irq(i))
939 mp->framedone_handler(mp->framedone_handler_data);
940 }
941
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200942 if (!need_isr())
943 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200944
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200945 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200946}
947
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200948static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200949{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200950 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200951
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200952 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200953
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200954 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200955 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200956
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200957 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200958 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200959 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200960}
961
962static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
963{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200964 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200965
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200966 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200967
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200968 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200969 return;
970
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200971 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200972 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200973 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200974}
975
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300976static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200977{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200978 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200979 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200980 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200981
982 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
983
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200984 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200985
Archit Taneja228b2132012-04-27 01:22:28 +0530986 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200987 if (r) {
988 spin_unlock_irqrestore(&data_lock, flags);
989 DSSERR("failed to apply settings: illegal configuration.\n");
990 return r;
991 }
992
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200993 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200994 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200995 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200996
997 /* Configure manager */
998 omap_dss_mgr_apply_mgr(mgr);
999
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001000 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001001 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001002
Tomi Valkeinen063fd702011-11-15 12:04:10 +02001003 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001004
Tomi Valkeinene70f98a2011-11-16 16:53:44 +02001005 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001006}
1007
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001008static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
1009{
1010 struct ovl_priv_data *op;
1011
1012 op = get_ovl_priv(ovl);
1013
1014 if (op->enabled == enable)
1015 return;
1016
1017 op->enabled = enable;
1018 op->extra_info_dirty = true;
1019}
1020
Tomi Valkeinen04576d42011-11-26 14:39:16 +02001021static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
1022 u32 fifo_low, u32 fifo_high)
1023{
1024 struct ovl_priv_data *op = get_ovl_priv(ovl);
1025
1026 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
1027 return;
1028
1029 op->fifo_low = fifo_low;
1030 op->fifo_high = fifo_high;
1031 op->extra_info_dirty = true;
1032}
1033
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001034static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001035{
1036 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001037 u32 fifo_low, fifo_high;
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001038 bool use_fifo_merge = false;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001039
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001040 if (!op->enabled && !op->enabling)
1041 return;
1042
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001043 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001044 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001045
Tomi Valkeinen04576d42011-11-26 14:39:16 +02001046 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001047}
1048
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001049static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001050{
1051 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001052 struct mgr_priv_data *mp;
1053
1054 mp = get_mgr_priv(mgr);
1055
1056 if (!mp->enabled)
1057 return;
1058
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001059 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001060 dss_ovl_setup_fifo(ovl);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001061}
1062
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001063static void dss_setup_fifos(void)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001064{
1065 const int num_mgrs = omap_dss_get_num_overlay_managers();
1066 struct omap_overlay_manager *mgr;
1067 int i;
1068
1069 for (i = 0; i < num_mgrs; ++i) {
1070 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001071 dss_mgr_setup_fifos(mgr);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001072 }
1073}
1074
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001075static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001076{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001077 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1078 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001079 int r;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001080
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001081 mutex_lock(&apply_lock);
1082
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001083 if (mp->enabled)
1084 goto out;
1085
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001086 spin_lock_irqsave(&data_lock, flags);
1087
1088 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001089
Archit Taneja228b2132012-04-27 01:22:28 +05301090 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001091 if (r) {
1092 DSSERR("failed to enable manager %d: check_settings failed\n",
1093 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001094 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001095 }
1096
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001097 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001098
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001099 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001100 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001101
Tomi Valkeinen34861372011-11-18 15:43:29 +02001102 if (!mgr_manual_update(mgr))
1103 mp->updating = true;
1104
Tomi Valkeinend7b6b6b2012-08-10 14:17:47 +03001105 if (!dss_data.irq_enabled && need_isr())
1106 dss_register_vsync_isr();
1107
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001108 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001109
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001110 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f82012-10-19 14:14:38 +03001111 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001112
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001113out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001114 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001115
1116 return 0;
1117
1118err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001119 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001120 spin_unlock_irqrestore(&data_lock, flags);
1121 mutex_unlock(&apply_lock);
1122 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001123}
1124
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001125static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001126{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001127 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1128 unsigned long flags;
1129
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001130 mutex_lock(&apply_lock);
1131
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001132 if (!mp->enabled)
1133 goto out;
1134
Tomi Valkeinen22500c12014-10-16 12:09:05 +03001135 wait_pending_extra_info_updates();
1136
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001137 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f82012-10-19 14:14:38 +03001138 dispc_mgr_disable_sync(mgr->id);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001139
1140 spin_lock_irqsave(&data_lock, flags);
1141
Tomi Valkeinen34861372011-11-18 15:43:29 +02001142 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001143 mp->enabled = false;
1144
1145 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001146
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001147out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001148 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001149}
1150
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001151static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001152 struct omap_overlay_manager_info *info)
1153{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001154 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001155 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001156 int r;
1157
1158 r = dss_mgr_simple_check(mgr, info);
1159 if (r)
1160 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001161
1162 spin_lock_irqsave(&data_lock, flags);
1163
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001164 mp->user_info = *info;
1165 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001166
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001167 spin_unlock_irqrestore(&data_lock, flags);
1168
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001169 return 0;
1170}
1171
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001172static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001173 struct omap_overlay_manager_info *info)
1174{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001175 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001176 unsigned long flags;
1177
1178 spin_lock_irqsave(&data_lock, flags);
1179
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001180 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001181
1182 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001183}
1184
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001185static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03001186 struct omap_dss_device *output)
Archit Taneja97f01b32012-09-26 16:42:39 +05301187{
1188 int r;
1189
1190 mutex_lock(&apply_lock);
1191
1192 if (mgr->output) {
1193 DSSERR("manager %s is already connected to an output\n",
1194 mgr->name);
1195 r = -EINVAL;
1196 goto err;
1197 }
1198
1199 if ((mgr->supported_outputs & output->id) == 0) {
1200 DSSERR("output does not support manager %s\n",
1201 mgr->name);
1202 r = -EINVAL;
1203 goto err;
1204 }
1205
1206 output->manager = mgr;
1207 mgr->output = output;
1208
1209 mutex_unlock(&apply_lock);
1210
1211 return 0;
1212err:
1213 mutex_unlock(&apply_lock);
1214 return r;
1215}
1216
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001217static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
Archit Taneja97f01b32012-09-26 16:42:39 +05301218{
1219 int r;
1220 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1221 unsigned long flags;
1222
1223 mutex_lock(&apply_lock);
1224
1225 if (!mgr->output) {
1226 DSSERR("failed to unset output, output not set\n");
1227 r = -EINVAL;
1228 goto err;
1229 }
1230
1231 spin_lock_irqsave(&data_lock, flags);
1232
1233 if (mp->enabled) {
1234 DSSERR("output can't be unset when manager is enabled\n");
1235 r = -EINVAL;
1236 goto err1;
1237 }
1238
1239 spin_unlock_irqrestore(&data_lock, flags);
1240
1241 mgr->output->manager = NULL;
1242 mgr->output = NULL;
1243
1244 mutex_unlock(&apply_lock);
1245
1246 return 0;
1247err1:
1248 spin_unlock_irqrestore(&data_lock, flags);
1249err:
1250 mutex_unlock(&apply_lock);
1251
1252 return r;
1253}
1254
Archit Taneja45324a22012-04-26 19:31:22 +05301255static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301256 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301257{
1258 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1259
1260 mp->timings = *timings;
1261 mp->extra_info_dirty = true;
1262}
1263
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001264static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301265 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301266{
1267 unsigned long flags;
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001268 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +05301269
1270 spin_lock_irqsave(&data_lock, flags);
1271
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001272 if (mp->updating) {
1273 DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1274 mgr->name);
1275 goto out;
1276 }
1277
Archit Taneja45324a22012-04-26 19:31:22 +05301278 dss_apply_mgr_timings(mgr, timings);
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001279out:
Archit Taneja45324a22012-04-26 19:31:22 +05301280 spin_unlock_irqrestore(&data_lock, flags);
Archit Taneja45324a22012-04-26 19:31:22 +05301281}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001282
Archit Tanejaf476ae92012-06-29 14:37:03 +05301283static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1284 const struct dss_lcd_mgr_config *config)
1285{
1286 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1287
1288 mp->lcd_config = *config;
1289 mp->extra_info_dirty = true;
1290}
1291
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001292static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
Archit Tanejaf476ae92012-06-29 14:37:03 +05301293 const struct dss_lcd_mgr_config *config)
1294{
1295 unsigned long flags;
1296 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1297
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001298 spin_lock_irqsave(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301299
1300 if (mp->enabled) {
1301 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1302 mgr->name);
1303 goto out;
1304 }
1305
Archit Tanejaf476ae92012-06-29 14:37:03 +05301306 dss_apply_mgr_lcd_config(mgr, config);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301307out:
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001308 spin_unlock_irqrestore(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301309}
1310
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001311static int dss_ovl_set_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001312 struct omap_overlay_info *info)
1313{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001314 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001315 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001316 int r;
1317
1318 r = dss_ovl_simple_check(ovl, info);
1319 if (r)
1320 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001321
1322 spin_lock_irqsave(&data_lock, flags);
1323
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001324 op->user_info = *info;
1325 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001326
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001327 spin_unlock_irqrestore(&data_lock, flags);
1328
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001329 return 0;
1330}
1331
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001332static void dss_ovl_get_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001333 struct omap_overlay_info *info)
1334{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001335 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001336 unsigned long flags;
1337
1338 spin_lock_irqsave(&data_lock, flags);
1339
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001340 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001341
1342 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001343}
1344
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001345static int dss_ovl_set_manager(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001346 struct omap_overlay_manager *mgr)
1347{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001348 struct ovl_priv_data *op = get_ovl_priv(ovl);
1349 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001350 int r;
1351
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001352 if (!mgr)
1353 return -EINVAL;
1354
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001355 mutex_lock(&apply_lock);
1356
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001357 if (ovl->manager) {
1358 DSSERR("overlay '%s' already has a manager '%s'\n",
1359 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001360 r = -EINVAL;
1361 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001362 }
1363
Archit Taneja02b5ff12012-11-07 14:47:22 +05301364 r = dispc_runtime_get();
1365 if (r)
1366 goto err;
1367
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001368 spin_lock_irqsave(&data_lock, flags);
1369
1370 if (op->enabled) {
1371 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001372 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001373 r = -EINVAL;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301374 goto err1;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001375 }
1376
Archit Taneja02b5ff12012-11-07 14:47:22 +05301377 dispc_ovl_set_channel_out(ovl->id, mgr->id);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001378
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001379 ovl->manager = mgr;
1380 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001381
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001382 spin_unlock_irqrestore(&data_lock, flags);
1383
Archit Taneja02b5ff12012-11-07 14:47:22 +05301384 dispc_runtime_put();
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001385
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001386 mutex_unlock(&apply_lock);
1387
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001388 return 0;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301389
1390err1:
1391 dispc_runtime_put();
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001392err:
1393 mutex_unlock(&apply_lock);
1394 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001395}
1396
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001397static int dss_ovl_unset_manager(struct omap_overlay *ovl)
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001398{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001399 struct ovl_priv_data *op = get_ovl_priv(ovl);
1400 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001401 int r;
1402
1403 mutex_lock(&apply_lock);
1404
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001405 if (!ovl->manager) {
1406 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001407 r = -EINVAL;
1408 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001409 }
1410
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001411 spin_lock_irqsave(&data_lock, flags);
1412
1413 if (op->enabled) {
1414 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001415 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001416 r = -EINVAL;
1417 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001418 }
1419
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001420 spin_unlock_irqrestore(&data_lock, flags);
1421
1422 /* wait for pending extra_info updates to ensure the ovl is disabled */
1423 wait_pending_extra_info_updates();
1424
Archit Taneja02b5ff12012-11-07 14:47:22 +05301425 /*
1426 * For a manual update display, there is no guarantee that the overlay
1427 * is really disabled in HW, we may need an extra update from this
1428 * manager before the configurations can go in. Return an error if the
1429 * overlay needed an update from the manager.
1430 *
1431 * TODO: Instead of returning an error, try to do a dummy manager update
1432 * here to disable the overlay in hardware. Use the *GATED fields in
1433 * the DISPC_CONFIG registers to do a dummy update.
1434 */
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001435 spin_lock_irqsave(&data_lock, flags);
1436
Archit Taneja02b5ff12012-11-07 14:47:22 +05301437 if (ovl_manual_update(ovl) && op->extra_info_dirty) {
1438 spin_unlock_irqrestore(&data_lock, flags);
1439 DSSERR("need an update to change the manager\n");
1440 r = -EINVAL;
1441 goto err;
1442 }
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001443
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001444 ovl->manager = NULL;
1445 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001446
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001447 spin_unlock_irqrestore(&data_lock, flags);
1448
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001449 mutex_unlock(&apply_lock);
1450
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001451 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001452err:
1453 mutex_unlock(&apply_lock);
1454 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001455}
1456
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001457static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001458{
1459 struct ovl_priv_data *op = get_ovl_priv(ovl);
1460 unsigned long flags;
1461 bool e;
1462
1463 spin_lock_irqsave(&data_lock, flags);
1464
1465 e = op->enabled;
1466
1467 spin_unlock_irqrestore(&data_lock, flags);
1468
1469 return e;
1470}
1471
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001472static int dss_ovl_enable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001473{
1474 struct ovl_priv_data *op = get_ovl_priv(ovl);
1475 unsigned long flags;
1476 int r;
1477
1478 mutex_lock(&apply_lock);
1479
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001480 if (op->enabled) {
1481 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001482 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001483 }
1484
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301485 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001486 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001487 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001488 }
1489
1490 spin_lock_irqsave(&data_lock, flags);
1491
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001492 op->enabling = true;
1493
Archit Taneja228b2132012-04-27 01:22:28 +05301494 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001495 if (r) {
1496 DSSERR("failed to enable overlay %d: check_settings failed\n",
1497 ovl->id);
1498 goto err2;
1499 }
1500
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001501 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001502
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001503 op->enabling = false;
1504 dss_apply_ovl_enable(ovl, true);
1505
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001506 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001507 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001508
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001509 spin_unlock_irqrestore(&data_lock, flags);
1510
1511 mutex_unlock(&apply_lock);
1512
1513 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001514err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001515 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001516 spin_unlock_irqrestore(&data_lock, flags);
1517err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001518 mutex_unlock(&apply_lock);
1519 return r;
1520}
1521
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001522static int dss_ovl_disable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001523{
1524 struct ovl_priv_data *op = get_ovl_priv(ovl);
1525 unsigned long flags;
1526 int r;
1527
1528 mutex_lock(&apply_lock);
1529
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001530 if (!op->enabled) {
1531 r = 0;
1532 goto err;
1533 }
1534
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301535 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001536 r = -EINVAL;
1537 goto err;
1538 }
1539
1540 spin_lock_irqsave(&data_lock, flags);
1541
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001542 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001543 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001544 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001545
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001546 spin_unlock_irqrestore(&data_lock, flags);
1547
1548 mutex_unlock(&apply_lock);
1549
1550 return 0;
1551
1552err:
1553 mutex_unlock(&apply_lock);
1554 return r;
1555}
1556
Tomi Valkeinen15502022012-10-10 13:59:07 +03001557static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
1558 void (*handler)(void *), void *data)
1559{
1560 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1561
1562 if (mp->framedone_handler)
1563 return -EBUSY;
1564
1565 mp->framedone_handler = handler;
1566 mp->framedone_handler_data = data;
1567
1568 return 0;
1569}
1570
1571static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
1572 void (*handler)(void *), void *data)
1573{
1574 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1575
1576 WARN_ON(mp->framedone_handler != handler ||
1577 mp->framedone_handler_data != data);
1578
1579 mp->framedone_handler = NULL;
1580 mp->framedone_handler_data = NULL;
1581}
1582
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001583static const struct dss_mgr_ops apply_mgr_ops = {
Tomi Valkeinena7e71e72013-05-08 16:23:32 +03001584 .connect = dss_mgr_connect_compat,
1585 .disconnect = dss_mgr_disconnect_compat,
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001586 .start_update = dss_mgr_start_update_compat,
1587 .enable = dss_mgr_enable_compat,
1588 .disable = dss_mgr_disable_compat,
1589 .set_timings = dss_mgr_set_timings_compat,
1590 .set_lcd_config = dss_mgr_set_lcd_config_compat,
Tomi Valkeinen15502022012-10-10 13:59:07 +03001591 .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
1592 .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001593};
1594
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001595static int compat_refcnt;
1596static DEFINE_MUTEX(compat_init_lock);
1597
1598int omapdss_compat_init(void)
1599{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001600 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001601 int i, r;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001602
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001603 mutex_lock(&compat_init_lock);
1604
1605 if (compat_refcnt++ > 0)
1606 goto out;
1607
1608 apply_init_priv();
1609
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +03001610 dss_init_overlay_managers_sysfs(pdev);
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001611 dss_init_overlays(pdev);
1612
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001613 for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
1614 struct omap_overlay_manager *mgr;
1615
1616 mgr = omap_dss_get_overlay_manager(i);
1617
1618 mgr->set_output = &dss_mgr_set_output;
1619 mgr->unset_output = &dss_mgr_unset_output;
1620 mgr->apply = &omap_dss_mgr_apply;
1621 mgr->set_manager_info = &dss_mgr_set_info;
1622 mgr->get_manager_info = &dss_mgr_get_info;
1623 mgr->wait_for_go = &dss_mgr_wait_for_go;
1624 mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
1625 mgr->get_device = &dss_mgr_get_device;
1626 }
1627
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001628 for (i = 0; i < omap_dss_get_num_overlays(); i++) {
1629 struct omap_overlay *ovl = omap_dss_get_overlay(i);
1630
1631 ovl->is_enabled = &dss_ovl_is_enabled;
1632 ovl->enable = &dss_ovl_enable;
1633 ovl->disable = &dss_ovl_disable;
1634 ovl->set_manager = &dss_ovl_set_manager;
1635 ovl->unset_manager = &dss_ovl_unset_manager;
1636 ovl->set_overlay_info = &dss_ovl_set_info;
1637 ovl->get_overlay_info = &dss_ovl_get_info;
1638 ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
1639 ovl->get_device = &dss_ovl_get_device;
1640 }
1641
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001642 r = dss_install_mgr_ops(&apply_mgr_ops);
1643 if (r)
1644 goto err_mgr_ops;
1645
Tomi Valkeinen94140f02013-02-13 13:40:19 +02001646 r = display_init_sysfs(pdev);
1647 if (r)
1648 goto err_disp_sysfs;
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001649
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001650 dispc_runtime_get();
1651
1652 r = dss_dispc_initialize_irq();
1653 if (r)
1654 goto err_init_irq;
1655
1656 dispc_runtime_put();
1657
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001658out:
1659 mutex_unlock(&compat_init_lock);
1660
1661 return 0;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001662
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001663err_init_irq:
1664 dispc_runtime_put();
Tomi Valkeinen94140f02013-02-13 13:40:19 +02001665 display_uninit_sysfs(pdev);
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001666
1667err_disp_sysfs:
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001668 dss_uninstall_mgr_ops();
1669
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001670err_mgr_ops:
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +03001671 dss_uninit_overlay_managers_sysfs(pdev);
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001672 dss_uninit_overlays(pdev);
1673
1674 compat_refcnt--;
1675
1676 mutex_unlock(&compat_init_lock);
1677
1678 return r;
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001679}
1680EXPORT_SYMBOL(omapdss_compat_init);
1681
1682void omapdss_compat_uninit(void)
1683{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001684 struct platform_device *pdev = dss_get_core_pdev();
1685
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001686 mutex_lock(&compat_init_lock);
1687
1688 if (--compat_refcnt > 0)
1689 goto out;
1690
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001691 dss_dispc_uninitialize_irq();
1692
Tomi Valkeinen94140f02013-02-13 13:40:19 +02001693 display_uninit_sysfs(pdev);
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001694
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001695 dss_uninstall_mgr_ops();
1696
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +03001697 dss_uninit_overlay_managers_sysfs(pdev);
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001698 dss_uninit_overlays(pdev);
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001699out:
1700 mutex_unlock(&compat_init_lock);
1701}
1702EXPORT_SYMBOL(omapdss_compat_uninit);