Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) ST-Ericsson SA 2010 |
| 3 | * |
| 4 | * License Terms: GNU General Public License, version 2 |
| 5 | * Author: Hanumath Prasad <hanumath.prasad@stericsson.com> for ST-Ericsson |
| 6 | * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson |
| 7 | */ |
| 8 | |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 9 | #include <linux/init.h> |
| 10 | #include <linux/platform_device.h> |
| 11 | #include <linux/slab.h> |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 12 | #include <linux/gpio/driver.h> |
Lee Jones | 3113e67 | 2012-09-07 12:14:59 +0100 | [diff] [blame] | 13 | #include <linux/of.h> |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 14 | #include <linux/interrupt.h> |
Sundar Iyer | c6eda6c | 2010-12-13 09:33:12 +0530 | [diff] [blame] | 15 | #include <linux/mfd/tc3589x.h> |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 16 | #include <linux/bitops.h> |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 17 | |
| 18 | /* |
| 19 | * These registers are modified under the irq bus lock and cached to avoid |
| 20 | * unnecessary writes in bus_sync_unlock. |
| 21 | */ |
| 22 | enum { REG_IBE, REG_IEV, REG_IS, REG_IE }; |
| 23 | |
| 24 | #define CACHE_NR_REGS 4 |
| 25 | #define CACHE_NR_BANKS 3 |
| 26 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 27 | struct tc3589x_gpio { |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 28 | struct gpio_chip chip; |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 29 | struct tc3589x *tc3589x; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 30 | struct device *dev; |
| 31 | struct mutex irq_lock; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 32 | /* Caches of interrupt control registers for bus_lock */ |
| 33 | u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS]; |
| 34 | u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS]; |
| 35 | }; |
| 36 | |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 37 | static int tc3589x_gpio_get(struct gpio_chip *chip, unsigned int offset) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 38 | { |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 39 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip); |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 40 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
| 41 | u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2; |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 42 | u8 mask = BIT(offset % 8); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 43 | int ret; |
| 44 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 45 | ret = tc3589x_reg_read(tc3589x, reg); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 46 | if (ret < 0) |
| 47 | return ret; |
| 48 | |
Linus Walleij | 27ca226 | 2015-12-21 11:42:30 +0100 | [diff] [blame] | 49 | return !!(ret & mask); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 50 | } |
| 51 | |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 52 | static void tc3589x_gpio_set(struct gpio_chip *chip, unsigned int offset, int val) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 53 | { |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 54 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip); |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 55 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
| 56 | u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2; |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 57 | unsigned int pos = offset % 8; |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 58 | u8 data[] = {val ? BIT(pos) : 0, BIT(pos)}; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 59 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 60 | tc3589x_block_write(tc3589x, reg, ARRAY_SIZE(data), data); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 61 | } |
| 62 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 63 | static int tc3589x_gpio_direction_output(struct gpio_chip *chip, |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 64 | unsigned int offset, int val) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 65 | { |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 66 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip); |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 67 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
| 68 | u8 reg = TC3589x_GPIODIR0 + offset / 8; |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 69 | unsigned int pos = offset % 8; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 70 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 71 | tc3589x_gpio_set(chip, offset, val); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 72 | |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 73 | return tc3589x_set_bits(tc3589x, reg, BIT(pos), BIT(pos)); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 74 | } |
| 75 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 76 | static int tc3589x_gpio_direction_input(struct gpio_chip *chip, |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 77 | unsigned int offset) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 78 | { |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 79 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip); |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 80 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
| 81 | u8 reg = TC3589x_GPIODIR0 + offset / 8; |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 82 | unsigned int pos = offset % 8; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 83 | |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 84 | return tc3589x_set_bits(tc3589x, reg, BIT(pos), 0); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 85 | } |
| 86 | |
Linus Walleij | 14063d7 | 2016-09-19 10:08:56 +0200 | [diff] [blame] | 87 | static int tc3589x_gpio_get_direction(struct gpio_chip *chip, |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 88 | unsigned int offset) |
Linus Walleij | 14063d7 | 2016-09-19 10:08:56 +0200 | [diff] [blame] | 89 | { |
| 90 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip); |
| 91 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
| 92 | u8 reg = TC3589x_GPIODIR0 + offset / 8; |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 93 | unsigned int pos = offset % 8; |
Linus Walleij | 14063d7 | 2016-09-19 10:08:56 +0200 | [diff] [blame] | 94 | int ret; |
| 95 | |
| 96 | ret = tc3589x_reg_read(tc3589x, reg); |
| 97 | if (ret < 0) |
| 98 | return ret; |
| 99 | |
Linus Walleij | 220a04f | 2016-11-14 15:10:29 +0100 | [diff] [blame] | 100 | return !(ret & BIT(pos)); |
Linus Walleij | 14063d7 | 2016-09-19 10:08:56 +0200 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | static int tc3589x_gpio_set_single_ended(struct gpio_chip *chip, |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 104 | unsigned int offset, |
Linus Walleij | 14063d7 | 2016-09-19 10:08:56 +0200 | [diff] [blame] | 105 | enum single_ended_mode mode) |
Linus Walleij | 8b866b0 | 2016-04-05 15:11:11 +0200 | [diff] [blame] | 106 | { |
| 107 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip); |
| 108 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
| 109 | /* |
| 110 | * These registers are alterated at each second address |
| 111 | * ODM bit 0 = drive to GND or Hi-Z (open drain) |
| 112 | * ODM bit 1 = drive to VDD or Hi-Z (open source) |
| 113 | */ |
| 114 | u8 odmreg = TC3589x_GPIOODM0 + (offset / 8) * 2; |
| 115 | u8 odereg = TC3589x_GPIOODE0 + (offset / 8) * 2; |
Linus Walleij | 0e4011e | 2016-09-19 10:14:29 +0200 | [diff] [blame] | 116 | unsigned int pos = offset % 8; |
Linus Walleij | 8b866b0 | 2016-04-05 15:11:11 +0200 | [diff] [blame] | 117 | int ret; |
| 118 | |
| 119 | switch(mode) { |
| 120 | case LINE_MODE_OPEN_DRAIN: |
| 121 | /* Set open drain mode */ |
| 122 | ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), 0); |
| 123 | if (ret) |
| 124 | return ret; |
| 125 | /* Enable open drain/source mode */ |
| 126 | return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos)); |
| 127 | case LINE_MODE_OPEN_SOURCE: |
| 128 | /* Set open source mode */ |
| 129 | ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), BIT(pos)); |
| 130 | if (ret) |
| 131 | return ret; |
| 132 | /* Enable open drain/source mode */ |
| 133 | return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos)); |
| 134 | case LINE_MODE_PUSH_PULL: |
| 135 | /* Disable open drain/source mode */ |
| 136 | return tc3589x_set_bits(tc3589x, odereg, BIT(pos), 0); |
| 137 | default: |
| 138 | break; |
| 139 | } |
| 140 | return -ENOTSUPP; |
| 141 | } |
| 142 | |
Julia Lawall | e35b5ab | 2016-09-11 14:14:37 +0200 | [diff] [blame] | 143 | static const struct gpio_chip template_chip = { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 144 | .label = "tc3589x", |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 145 | .owner = THIS_MODULE, |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 146 | .get = tc3589x_gpio_get, |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 147 | .set = tc3589x_gpio_set, |
Linus Walleij | 14063d7 | 2016-09-19 10:08:56 +0200 | [diff] [blame] | 148 | .direction_output = tc3589x_gpio_direction_output, |
| 149 | .direction_input = tc3589x_gpio_direction_input, |
| 150 | .get_direction = tc3589x_gpio_get_direction, |
| 151 | .set_single_ended = tc3589x_gpio_set_single_ended, |
Linus Walleij | 9fb1f39 | 2013-12-04 14:42:46 +0100 | [diff] [blame] | 152 | .can_sleep = true, |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 153 | }; |
| 154 | |
Lennert Buytenhek | 33fcc1b | 2011-01-12 17:00:19 -0800 | [diff] [blame] | 155 | static int tc3589x_gpio_irq_set_type(struct irq_data *d, unsigned int type) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 156 | { |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 157 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 158 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc); |
Lee Jones | efe4c94 | 2012-09-07 12:14:58 +0100 | [diff] [blame] | 159 | int offset = d->hwirq; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 160 | int regoffset = offset / 8; |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 161 | int mask = BIT(offset % 8); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 162 | |
| 163 | if (type == IRQ_TYPE_EDGE_BOTH) { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 164 | tc3589x_gpio->regs[REG_IBE][regoffset] |= mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 165 | return 0; |
| 166 | } |
| 167 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 168 | tc3589x_gpio->regs[REG_IBE][regoffset] &= ~mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 169 | |
| 170 | if (type == IRQ_TYPE_LEVEL_LOW || type == IRQ_TYPE_LEVEL_HIGH) |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 171 | tc3589x_gpio->regs[REG_IS][regoffset] |= mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 172 | else |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 173 | tc3589x_gpio->regs[REG_IS][regoffset] &= ~mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 174 | |
| 175 | if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH) |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 176 | tc3589x_gpio->regs[REG_IEV][regoffset] |= mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 177 | else |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 178 | tc3589x_gpio->regs[REG_IEV][regoffset] &= ~mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 179 | |
| 180 | return 0; |
| 181 | } |
| 182 | |
Lennert Buytenhek | 33fcc1b | 2011-01-12 17:00:19 -0800 | [diff] [blame] | 183 | static void tc3589x_gpio_irq_lock(struct irq_data *d) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 184 | { |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 185 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 186 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 187 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 188 | mutex_lock(&tc3589x_gpio->irq_lock); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 189 | } |
| 190 | |
Lennert Buytenhek | 33fcc1b | 2011-01-12 17:00:19 -0800 | [diff] [blame] | 191 | static void tc3589x_gpio_irq_sync_unlock(struct irq_data *d) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 192 | { |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 193 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 194 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc); |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 195 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 196 | static const u8 regmap[] = { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 197 | [REG_IBE] = TC3589x_GPIOIBE0, |
| 198 | [REG_IEV] = TC3589x_GPIOIEV0, |
| 199 | [REG_IS] = TC3589x_GPIOIS0, |
| 200 | [REG_IE] = TC3589x_GPIOIE0, |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 201 | }; |
| 202 | int i, j; |
| 203 | |
| 204 | for (i = 0; i < CACHE_NR_REGS; i++) { |
| 205 | for (j = 0; j < CACHE_NR_BANKS; j++) { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 206 | u8 old = tc3589x_gpio->oldregs[i][j]; |
| 207 | u8 new = tc3589x_gpio->regs[i][j]; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 208 | |
| 209 | if (new == old) |
| 210 | continue; |
| 211 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 212 | tc3589x_gpio->oldregs[i][j] = new; |
| 213 | tc3589x_reg_write(tc3589x, regmap[i] + j * 8, new); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 217 | mutex_unlock(&tc3589x_gpio->irq_lock); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 218 | } |
| 219 | |
Lennert Buytenhek | 33fcc1b | 2011-01-12 17:00:19 -0800 | [diff] [blame] | 220 | static void tc3589x_gpio_irq_mask(struct irq_data *d) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 221 | { |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 222 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 223 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc); |
Lee Jones | efe4c94 | 2012-09-07 12:14:58 +0100 | [diff] [blame] | 224 | int offset = d->hwirq; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 225 | int regoffset = offset / 8; |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 226 | int mask = BIT(offset % 8); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 227 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 228 | tc3589x_gpio->regs[REG_IE][regoffset] &= ~mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 229 | } |
| 230 | |
Lennert Buytenhek | 33fcc1b | 2011-01-12 17:00:19 -0800 | [diff] [blame] | 231 | static void tc3589x_gpio_irq_unmask(struct irq_data *d) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 232 | { |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 233 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | b0d3847 | 2015-12-03 15:37:29 +0100 | [diff] [blame] | 234 | struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc); |
Lee Jones | efe4c94 | 2012-09-07 12:14:58 +0100 | [diff] [blame] | 235 | int offset = d->hwirq; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 236 | int regoffset = offset / 8; |
Linus Walleij | cee1b40 | 2016-04-05 15:09:09 +0200 | [diff] [blame] | 237 | int mask = BIT(offset % 8); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 238 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 239 | tc3589x_gpio->regs[REG_IE][regoffset] |= mask; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 240 | } |
| 241 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 242 | static struct irq_chip tc3589x_gpio_irq_chip = { |
| 243 | .name = "tc3589x-gpio", |
Lennert Buytenhek | 33fcc1b | 2011-01-12 17:00:19 -0800 | [diff] [blame] | 244 | .irq_bus_lock = tc3589x_gpio_irq_lock, |
| 245 | .irq_bus_sync_unlock = tc3589x_gpio_irq_sync_unlock, |
| 246 | .irq_mask = tc3589x_gpio_irq_mask, |
| 247 | .irq_unmask = tc3589x_gpio_irq_unmask, |
| 248 | .irq_set_type = tc3589x_gpio_irq_set_type, |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 249 | }; |
| 250 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 251 | static irqreturn_t tc3589x_gpio_irq(int irq, void *dev) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 252 | { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 253 | struct tc3589x_gpio *tc3589x_gpio = dev; |
| 254 | struct tc3589x *tc3589x = tc3589x_gpio->tc3589x; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 255 | u8 status[CACHE_NR_BANKS]; |
| 256 | int ret; |
| 257 | int i; |
| 258 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 259 | ret = tc3589x_block_read(tc3589x, TC3589x_GPIOMIS0, |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 260 | ARRAY_SIZE(status), status); |
| 261 | if (ret < 0) |
| 262 | return IRQ_NONE; |
| 263 | |
| 264 | for (i = 0; i < ARRAY_SIZE(status); i++) { |
| 265 | unsigned int stat = status[i]; |
| 266 | if (!stat) |
| 267 | continue; |
| 268 | |
| 269 | while (stat) { |
| 270 | int bit = __ffs(stat); |
| 271 | int line = i * 8 + bit; |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 272 | int irq = irq_find_mapping(tc3589x_gpio->chip.irqdomain, |
| 273 | line); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 274 | |
Linus Walleij | e300376 | 2013-10-11 19:06:12 +0200 | [diff] [blame] | 275 | handle_nested_irq(irq); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 276 | stat &= ~(1 << bit); |
| 277 | } |
| 278 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 279 | tc3589x_reg_write(tc3589x, TC3589x_GPIOIC0 + i, status[i]); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | return IRQ_HANDLED; |
| 283 | } |
| 284 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 285 | static int tc3589x_gpio_probe(struct platform_device *pdev) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 286 | { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 287 | struct tc3589x *tc3589x = dev_get_drvdata(pdev->dev.parent); |
Lee Jones | 3113e67 | 2012-09-07 12:14:59 +0100 | [diff] [blame] | 288 | struct device_node *np = pdev->dev.of_node; |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 289 | struct tc3589x_gpio *tc3589x_gpio; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 290 | int ret; |
| 291 | int irq; |
| 292 | |
Linus Walleij | 53e41f5 | 2014-12-15 10:39:47 +0100 | [diff] [blame] | 293 | if (!np) { |
| 294 | dev_err(&pdev->dev, "No Device Tree node found\n"); |
Lee Jones | 3113e67 | 2012-09-07 12:14:59 +0100 | [diff] [blame] | 295 | return -EINVAL; |
| 296 | } |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 297 | |
| 298 | irq = platform_get_irq(pdev, 0); |
| 299 | if (irq < 0) |
| 300 | return irq; |
| 301 | |
Linus Walleij | 033f275 | 2014-04-09 12:38:56 +0200 | [diff] [blame] | 302 | tc3589x_gpio = devm_kzalloc(&pdev->dev, sizeof(struct tc3589x_gpio), |
| 303 | GFP_KERNEL); |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 304 | if (!tc3589x_gpio) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 305 | return -ENOMEM; |
| 306 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 307 | mutex_init(&tc3589x_gpio->irq_lock); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 308 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 309 | tc3589x_gpio->dev = &pdev->dev; |
| 310 | tc3589x_gpio->tc3589x = tc3589x; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 311 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 312 | tc3589x_gpio->chip = template_chip; |
| 313 | tc3589x_gpio->chip.ngpio = tc3589x->num_gpio; |
Linus Walleij | 58383c7 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 314 | tc3589x_gpio->chip.parent = &pdev->dev; |
Linus Walleij | 90f2d0f | 2014-10-28 11:06:56 +0100 | [diff] [blame] | 315 | tc3589x_gpio->chip.base = -1; |
Laurent Navet | e90c636 | 2013-03-20 13:16:02 +0100 | [diff] [blame] | 316 | tc3589x_gpio->chip.of_node = np; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 317 | |
| 318 | /* Bring the GPIO module out of reset */ |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 319 | ret = tc3589x_set_bits(tc3589x, TC3589x_RSTCTRL, |
| 320 | TC3589x_RSTCTRL_GPIRST, 0); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 321 | if (ret < 0) |
Linus Walleij | 033f275 | 2014-04-09 12:38:56 +0200 | [diff] [blame] | 322 | return ret; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 323 | |
Linus Walleij | 033f275 | 2014-04-09 12:38:56 +0200 | [diff] [blame] | 324 | ret = devm_request_threaded_irq(&pdev->dev, |
| 325 | irq, NULL, tc3589x_gpio_irq, |
| 326 | IRQF_ONESHOT, "tc3589x-gpio", |
| 327 | tc3589x_gpio); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 328 | if (ret) { |
| 329 | dev_err(&pdev->dev, "unable to get irq: %d\n", ret); |
Linus Walleij | 033f275 | 2014-04-09 12:38:56 +0200 | [diff] [blame] | 330 | return ret; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 331 | } |
| 332 | |
Laxman Dewangan | f3378b6 | 2016-02-22 17:43:28 +0530 | [diff] [blame] | 333 | ret = devm_gpiochip_add_data(&pdev->dev, &tc3589x_gpio->chip, |
| 334 | tc3589x_gpio); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 335 | if (ret) { |
| 336 | dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret); |
Linus Walleij | 033f275 | 2014-04-09 12:38:56 +0200 | [diff] [blame] | 337 | return ret; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 338 | } |
| 339 | |
Linus Walleij | cf42f1c | 2014-04-09 13:38:33 +0200 | [diff] [blame] | 340 | ret = gpiochip_irqchip_add(&tc3589x_gpio->chip, |
| 341 | &tc3589x_gpio_irq_chip, |
| 342 | 0, |
| 343 | handle_simple_irq, |
| 344 | IRQ_TYPE_NONE); |
| 345 | if (ret) { |
| 346 | dev_err(&pdev->dev, |
| 347 | "could not connect irqchip to gpiochip\n"); |
| 348 | return ret; |
| 349 | } |
| 350 | |
Linus Walleij | 3f97d5fc | 2014-09-26 14:19:52 +0200 | [diff] [blame] | 351 | gpiochip_set_chained_irqchip(&tc3589x_gpio->chip, |
| 352 | &tc3589x_gpio_irq_chip, |
| 353 | irq, |
| 354 | NULL); |
| 355 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 356 | platform_set_drvdata(pdev, tc3589x_gpio); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 357 | |
| 358 | return 0; |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 359 | } |
| 360 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 361 | static struct platform_driver tc3589x_gpio_driver = { |
| 362 | .driver.name = "tc3589x-gpio", |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 363 | .probe = tc3589x_gpio_probe, |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 364 | }; |
| 365 | |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 366 | static int __init tc3589x_gpio_init(void) |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 367 | { |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 368 | return platform_driver_register(&tc3589x_gpio_driver); |
Rabin Vincent | d88b25b | 2010-05-10 23:43:47 +0200 | [diff] [blame] | 369 | } |
Sundar Iyer | 20406eb | 2010-12-13 09:33:14 +0530 | [diff] [blame] | 370 | subsys_initcall(tc3589x_gpio_init); |