blob: a4103efde3632d970e4b2715742371bc253d8405 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000058#define MAJ 3
Don Skidmorea38a1042011-05-20 03:05:14 +000059#define MIN 4
Don Skidmorec89c7112011-04-14 07:40:11 +000060#define BUILD 8
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000061#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000062 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070063const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000064static const char ixgbe_copyright[] =
65 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070066
67static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070068 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000069 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e2010-11-16 19:27:16 -080070 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070071};
72
73/* ixgbe_pci_tbl - PCI Device ID Table
74 *
75 * Wildcard entries (PCI_ANY_ID) should come last
76 * Last entry must be all 0s
77 *
78 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
79 * Class, Class Mask, private data (not used) }
80 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000081static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000082 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
83 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
84 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700108 /* required last entry */
109 {0, }
110};
111MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
112
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400113#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800114static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000115 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800116static struct notifier_block dca_notifier = {
117 .notifier_call = ixgbe_notify_dca,
118 .next = NULL,
119 .priority = 0
120};
121#endif
122
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000123#ifdef CONFIG_PCI_IOV
124static unsigned int max_vfs;
125module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000126MODULE_PARM_DESC(max_vfs,
127 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000128#endif /* CONFIG_PCI_IOV */
129
Auke Kok9a799d72007-09-15 14:07:45 -0700130MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
131MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
132MODULE_LICENSE("GPL");
133MODULE_VERSION(DRV_VERSION);
134
135#define DEFAULT_DEBUG_LEVEL_SHIFT 3
136
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
138{
139 struct ixgbe_hw *hw = &adapter->hw;
140 u32 gcr;
141 u32 gpie;
142 u32 vmdctl;
143
144#ifdef CONFIG_PCI_IOV
145 /* disable iov and allow time for transactions to clear */
146 pci_disable_sriov(adapter->pdev);
147#endif
148
149 /* turn off device IOV mode */
150 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
151 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
152 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
153 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
154 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
155 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
156
157 /* set default pool back to 0 */
158 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
159 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
160 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Jesse Brandeburg945a5152011-07-20 00:56:21 +0000161 IXGBE_WRITE_FLUSH(hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000162
163 /* take a breather then clean up driver data */
164 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000165
166 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000167 adapter->vfinfo = NULL;
168
169 adapter->num_vfs = 0;
170 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
171}
172
Alexander Duyck70864002011-04-27 09:13:56 +0000173static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
174{
175 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
176 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
177 schedule_work(&adapter->service_task);
178}
179
180static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
181{
182 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
183
184 /* flush memory to make sure state is correct before next watchog */
185 smp_mb__before_clear_bit();
186 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
187}
188
Taku Izumidcd79ae2010-04-27 14:39:53 +0000189struct ixgbe_reg_info {
190 u32 ofs;
191 char *name;
192};
193
194static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
195
196 /* General Registers */
197 {IXGBE_CTRL, "CTRL"},
198 {IXGBE_STATUS, "STATUS"},
199 {IXGBE_CTRL_EXT, "CTRL_EXT"},
200
201 /* Interrupt Registers */
202 {IXGBE_EICR, "EICR"},
203
204 /* RX Registers */
205 {IXGBE_SRRCTL(0), "SRRCTL"},
206 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
207 {IXGBE_RDLEN(0), "RDLEN"},
208 {IXGBE_RDH(0), "RDH"},
209 {IXGBE_RDT(0), "RDT"},
210 {IXGBE_RXDCTL(0), "RXDCTL"},
211 {IXGBE_RDBAL(0), "RDBAL"},
212 {IXGBE_RDBAH(0), "RDBAH"},
213
214 /* TX Registers */
215 {IXGBE_TDBAL(0), "TDBAL"},
216 {IXGBE_TDBAH(0), "TDBAH"},
217 {IXGBE_TDLEN(0), "TDLEN"},
218 {IXGBE_TDH(0), "TDH"},
219 {IXGBE_TDT(0), "TDT"},
220 {IXGBE_TXDCTL(0), "TXDCTL"},
221
222 /* List Terminator */
223 {}
224};
225
226
227/*
228 * ixgbe_regdump - register printout routine
229 */
230static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
231{
232 int i = 0, j = 0;
233 char rname[16];
234 u32 regs[64];
235
236 switch (reginfo->ofs) {
237 case IXGBE_SRRCTL(0):
238 for (i = 0; i < 64; i++)
239 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
240 break;
241 case IXGBE_DCA_RXCTRL(0):
242 for (i = 0; i < 64; i++)
243 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
244 break;
245 case IXGBE_RDLEN(0):
246 for (i = 0; i < 64; i++)
247 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
248 break;
249 case IXGBE_RDH(0):
250 for (i = 0; i < 64; i++)
251 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
252 break;
253 case IXGBE_RDT(0):
254 for (i = 0; i < 64; i++)
255 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
256 break;
257 case IXGBE_RXDCTL(0):
258 for (i = 0; i < 64; i++)
259 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
260 break;
261 case IXGBE_RDBAL(0):
262 for (i = 0; i < 64; i++)
263 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
264 break;
265 case IXGBE_RDBAH(0):
266 for (i = 0; i < 64; i++)
267 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
268 break;
269 case IXGBE_TDBAL(0):
270 for (i = 0; i < 64; i++)
271 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
272 break;
273 case IXGBE_TDBAH(0):
274 for (i = 0; i < 64; i++)
275 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
276 break;
277 case IXGBE_TDLEN(0):
278 for (i = 0; i < 64; i++)
279 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
280 break;
281 case IXGBE_TDH(0):
282 for (i = 0; i < 64; i++)
283 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
284 break;
285 case IXGBE_TDT(0):
286 for (i = 0; i < 64; i++)
287 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
288 break;
289 case IXGBE_TXDCTL(0):
290 for (i = 0; i < 64; i++)
291 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
292 break;
293 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000295 IXGBE_READ_REG(hw, reginfo->ofs));
296 return;
297 }
298
299 for (i = 0; i < 8; i++) {
300 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000301 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000302 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000303 pr_cont(" %08x", regs[i*8+j]);
304 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000305 }
306
307}
308
309/*
310 * ixgbe_dump - Print registers, tx-rings and rx-rings
311 */
312static void ixgbe_dump(struct ixgbe_adapter *adapter)
313{
314 struct net_device *netdev = adapter->netdev;
315 struct ixgbe_hw *hw = &adapter->hw;
316 struct ixgbe_reg_info *reginfo;
317 int n = 0;
318 struct ixgbe_ring *tx_ring;
319 struct ixgbe_tx_buffer *tx_buffer_info;
320 union ixgbe_adv_tx_desc *tx_desc;
321 struct my_u0 { u64 a; u64 b; } *u0;
322 struct ixgbe_ring *rx_ring;
323 union ixgbe_adv_rx_desc *rx_desc;
324 struct ixgbe_rx_buffer *rx_buffer_info;
325 u32 staterr;
326 int i = 0;
327
328 if (!netif_msg_hw(adapter))
329 return;
330
331 /* Print netdevice Info */
332 if (netdev) {
333 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000334 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000335 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info("%-15s %016lX %016lX %016lX\n",
337 netdev->name,
338 netdev->state,
339 netdev->trans_start,
340 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000341 }
342
343 /* Print Registers */
344 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000345 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000346 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
347 reginfo->name; reginfo++) {
348 ixgbe_regdump(hw, reginfo);
349 }
350
351 /* Print TX Ring Summary */
352 if (!netdev || !netif_running(netdev))
353 goto exit;
354
355 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000356 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000357 for (n = 0; n < adapter->num_tx_queues; n++) {
358 tx_ring = adapter->tx_ring[n];
359 tx_buffer_info =
360 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000361 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000362 n, tx_ring->next_to_use, tx_ring->next_to_clean,
363 (u64)tx_buffer_info->dma,
364 tx_buffer_info->length,
365 tx_buffer_info->next_to_watch,
366 (u64)tx_buffer_info->time_stamp);
367 }
368
369 /* Print TX Rings */
370 if (!netif_msg_tx_done(adapter))
371 goto rx_ring_summary;
372
373 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
374
375 /* Transmit Descriptor Formats
376 *
377 * Advanced Transmit Descriptor
378 * +--------------------------------------------------------------+
379 * 0 | Buffer Address [63:0] |
380 * +--------------------------------------------------------------+
381 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
382 * +--------------------------------------------------------------+
383 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
384 */
385
386 for (n = 0; n < adapter->num_tx_queues; n++) {
387 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000388 pr_info("------------------------------------\n");
389 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
390 pr_info("------------------------------------\n");
391 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000392 "[PlPOIdStDDt Ln] [bi->dma ] "
393 "leng ntw timestamp bi->skb\n");
394
395 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000396 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000397 tx_buffer_info = &tx_ring->tx_buffer_info[i];
398 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000399 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000400 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000401 le64_to_cpu(u0->a),
402 le64_to_cpu(u0->b),
403 (u64)tx_buffer_info->dma,
404 tx_buffer_info->length,
405 tx_buffer_info->next_to_watch,
406 (u64)tx_buffer_info->time_stamp,
407 tx_buffer_info->skb);
408 if (i == tx_ring->next_to_use &&
409 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000410 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000411 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000412 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000413 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000414 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000415 else
Joe Perchesc7689572010-09-07 21:35:17 +0000416 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000417
418 if (netif_msg_pktdata(adapter) &&
419 tx_buffer_info->dma != 0)
420 print_hex_dump(KERN_INFO, "",
421 DUMP_PREFIX_ADDRESS, 16, 1,
422 phys_to_virt(tx_buffer_info->dma),
423 tx_buffer_info->length, true);
424 }
425 }
426
427 /* Print RX Rings Summary */
428rx_ring_summary:
429 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000430 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000431 for (n = 0; n < adapter->num_rx_queues; n++) {
432 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000433 pr_info("%5d %5X %5X\n",
434 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000435 }
436
437 /* Print RX Rings */
438 if (!netif_msg_rx_status(adapter))
439 goto exit;
440
441 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
442
443 /* Advanced Receive Descriptor (Read) Format
444 * 63 1 0
445 * +-----------------------------------------------------+
446 * 0 | Packet Buffer Address [63:1] |A0/NSE|
447 * +----------------------------------------------+------+
448 * 8 | Header Buffer Address [63:1] | DD |
449 * +-----------------------------------------------------+
450 *
451 *
452 * Advanced Receive Descriptor (Write-Back) Format
453 *
454 * 63 48 47 32 31 30 21 20 16 15 4 3 0
455 * +------------------------------------------------------+
456 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
457 * | Checksum Ident | | | | Type | Type |
458 * +------------------------------------------------------+
459 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
460 * +------------------------------------------------------+
461 * 63 48 47 32 31 20 19 0
462 */
463 for (n = 0; n < adapter->num_rx_queues; n++) {
464 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000465 pr_info("------------------------------------\n");
466 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
467 pr_info("------------------------------------\n");
468 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
470 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000471 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000472 "[vl er S cks ln] ---------------- [bi->skb] "
473 "<-- Adv Rx Write-Back format\n");
474
475 for (i = 0; i < rx_ring->count; i++) {
476 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000477 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000478 u0 = (struct my_u0 *)rx_desc;
479 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
480 if (staterr & IXGBE_RXD_STAT_DD) {
481 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000482 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000483 "%016llX ---------------- %p", i,
484 le64_to_cpu(u0->a),
485 le64_to_cpu(u0->b),
486 rx_buffer_info->skb);
487 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000488 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 "%016llX %016llX %p", i,
490 le64_to_cpu(u0->a),
491 le64_to_cpu(u0->b),
492 (u64)rx_buffer_info->dma,
493 rx_buffer_info->skb);
494
495 if (netif_msg_pktdata(adapter)) {
496 print_hex_dump(KERN_INFO, "",
497 DUMP_PREFIX_ADDRESS, 16, 1,
498 phys_to_virt(rx_buffer_info->dma),
499 rx_ring->rx_buf_len, true);
500
501 if (rx_ring->rx_buf_len
Alexander Duyck919e78a2011-08-26 09:52:38 +0000502 < IXGBE_RXBUFFER_2K)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000503 print_hex_dump(KERN_INFO, "",
504 DUMP_PREFIX_ADDRESS, 16, 1,
505 phys_to_virt(
506 rx_buffer_info->page_dma +
507 rx_buffer_info->page_offset
508 ),
509 PAGE_SIZE/2, true);
510 }
511 }
512
513 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000514 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000516 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000517 else
Joe Perchesc7689572010-09-07 21:35:17 +0000518 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000519
520 }
521 }
522
523exit:
524 return;
525}
526
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800527static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
528{
529 u32 ctrl_ext;
530
531 /* Let firmware take over control of h/w */
532 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
533 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000534 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800535}
536
537static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
538{
539 u32 ctrl_ext;
540
541 /* Let firmware know the driver has taken over */
542 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
543 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000544 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800545}
Auke Kok9a799d72007-09-15 14:07:45 -0700546
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000547/*
548 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
549 * @adapter: pointer to adapter struct
550 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
551 * @queue: queue to map the corresponding interrupt to
552 * @msix_vector: the vector to map to the corresponding queue
553 *
554 */
555static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000556 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700557{
558 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000559 struct ixgbe_hw *hw = &adapter->hw;
560 switch (hw->mac.type) {
561 case ixgbe_mac_82598EB:
562 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
563 if (direction == -1)
564 direction = 0;
565 index = (((direction * 64) + queue) >> 2) & 0x1F;
566 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
567 ivar &= ~(0xFF << (8 * (queue & 0x3)));
568 ivar |= (msix_vector << (8 * (queue & 0x3)));
569 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
570 break;
571 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800572 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000573 if (direction == -1) {
574 /* other causes */
575 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
576 index = ((queue & 1) * 8);
577 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
578 ivar &= ~(0xFF << index);
579 ivar |= (msix_vector << index);
580 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
581 break;
582 } else {
583 /* tx or rx causes */
584 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
585 index = ((16 * (queue & 1)) + (8 * direction));
586 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
587 ivar &= ~(0xFF << index);
588 ivar |= (msix_vector << index);
589 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
590 break;
591 }
592 default:
593 break;
594 }
Auke Kok9a799d72007-09-15 14:07:45 -0700595}
596
Alexander Duyckfe49f042009-06-04 16:00:09 +0000597static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000598 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000599{
600 u32 mask;
601
Alexander Duyckbd508172010-11-16 19:27:03 -0800602 switch (adapter->hw.mac.type) {
603 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000604 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800606 break;
607 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800608 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000609 mask = (qmask & 0xFFFFFFFF);
610 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
611 mask = (qmask >> 32);
612 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800613 break;
614 default:
615 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000616 }
617}
618
Alexander Duyckd3d00232011-07-15 02:31:25 +0000619static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
620 struct ixgbe_tx_buffer *tx_buffer)
621{
622 if (tx_buffer->dma) {
623 if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
624 dma_unmap_page(ring->dev,
625 tx_buffer->dma,
626 tx_buffer->length,
627 DMA_TO_DEVICE);
628 else
629 dma_unmap_single(ring->dev,
630 tx_buffer->dma,
631 tx_buffer->length,
632 DMA_TO_DEVICE);
633 }
634 tx_buffer->dma = 0;
635}
636
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800637void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
638 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700639{
Alexander Duyckd3d00232011-07-15 02:31:25 +0000640 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
641 if (tx_buffer_info->skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700642 dev_kfree_skb_any(tx_buffer_info->skb);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000643 tx_buffer_info->skb = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700644 /* tx_buffer_info must be completely set up in the transmit path */
645}
646
John Fastabendc84d3242010-11-16 19:27:12 -0800647static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700648{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700649 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800650 struct ixgbe_hw_stats *hwstats = &adapter->stats;
651 u32 data = 0;
652 u32 xoff[8] = {0};
653 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700654
John Fastabendc84d3242010-11-16 19:27:12 -0800655 if ((hw->fc.current_mode == ixgbe_fc_full) ||
656 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
657 switch (hw->mac.type) {
658 case ixgbe_mac_82598EB:
659 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
660 break;
661 default:
662 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
663 }
664 hwstats->lxoffrxc += data;
665
666 /* refill credits (no tx hang) if we received xoff */
667 if (!data)
668 return;
669
670 for (i = 0; i < adapter->num_tx_queues; i++)
671 clear_bit(__IXGBE_HANG_CHECK_ARMED,
672 &adapter->tx_ring[i]->state);
673 return;
674 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
675 return;
676
677 /* update stats for each tc, only valid with PFC enabled */
678 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
679 switch (hw->mac.type) {
680 case ixgbe_mac_82598EB:
681 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
682 break;
683 default:
684 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
685 }
686 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700687 }
688
John Fastabendc84d3242010-11-16 19:27:12 -0800689 /* disarm tx queues that have received xoff frames */
690 for (i = 0; i < adapter->num_tx_queues; i++) {
691 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000692 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800693
694 if (xoff[tc])
695 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
696 }
697}
698
699static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
700{
701 return ring->tx_stats.completed;
702}
703
704static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
705{
706 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
707 struct ixgbe_hw *hw = &adapter->hw;
708
709 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
710 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
711
712 if (head != tail)
713 return (head < tail) ?
714 tail - head : (tail + ring->count - head);
715
716 return 0;
717}
718
719static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
720{
721 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
722 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
723 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
724 bool ret = false;
725
726 clear_check_for_tx_hang(tx_ring);
727
728 /*
729 * Check for a hung queue, but be thorough. This verifies
730 * that a transmit has been completed since the previous
731 * check AND there is at least one packet pending. The
732 * ARMED bit is set to indicate a potential hang. The
733 * bit is cleared if a pause frame is received to remove
734 * false hang detection due to PFC or 802.3x frames. By
735 * requiring this to fail twice we avoid races with
736 * pfc clearing the ARMED bit and conditions where we
737 * run the check_tx_hang logic with a transmit completion
738 * pending but without time to complete it yet.
739 */
740 if ((tx_done_old == tx_done) && tx_pending) {
741 /* make sure it is true for two checks in a row */
742 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
743 &tx_ring->state);
744 } else {
745 /* update completed stats and continue */
746 tx_ring->tx_stats.tx_done_old = tx_done;
747 /* reset the countdown */
748 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
749 }
750
751 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700752}
753
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000754/**
755 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
756 * @adapter: driver private struct
757 **/
758static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
759{
760
761 /* Do the reset outside of interrupt context */
762 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
763 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
764 ixgbe_service_event_schedule(adapter);
765 }
766}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700767
Auke Kok9a799d72007-09-15 14:07:45 -0700768/**
769 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000770 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700771 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700772 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000773static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000774 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700775{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000776 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000777 struct ixgbe_tx_buffer *tx_buffer;
778 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700779 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000780 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000781 u16 i = tx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -0700782
Alexander Duyckd3d00232011-07-15 02:31:25 +0000783 tx_buffer = &tx_ring->tx_buffer_info[i];
784 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785
Alexander Duyck30065e62011-07-15 03:05:14 +0000786 for (; budget; budget--) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000787 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700788
Alexander Duyckd3d00232011-07-15 02:31:25 +0000789 /* if next_to_watch is not set then there is no work pending */
790 if (!eop_desc)
791 break;
792
793 /* if DD is not set pending work has not been completed */
794 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
795 break;
796
797 /* count the packet as being completed */
798 tx_ring->tx_stats.completed++;
799
800 /* clear next_to_watch to prevent false hangs */
801 tx_buffer->next_to_watch = NULL;
802
803 /* prevent any other reads prior to eop_desc being verified */
804 rmb();
805
806 do {
807 ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800808 tx_desc->wb.status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000809 if (likely(tx_desc == eop_desc)) {
810 eop_desc = NULL;
811 dev_kfree_skb_any(tx_buffer->skb);
812 tx_buffer->skb = NULL;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800813
Alexander Duyckd3d00232011-07-15 02:31:25 +0000814 total_bytes += tx_buffer->bytecount;
815 total_packets += tx_buffer->gso_segs;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800816 }
817
Alexander Duyckd3d00232011-07-15 02:31:25 +0000818 tx_buffer++;
819 tx_desc++;
820 i++;
821 if (unlikely(i == tx_ring->count)) {
822 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700823
Alexander Duyckd3d00232011-07-15 02:31:25 +0000824 tx_buffer = tx_ring->tx_buffer_info;
825 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
826 }
827
828 } while (eop_desc);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800829 }
830
Auke Kok9a799d72007-09-15 14:07:45 -0700831 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000832 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800833 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000834 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000835 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000836 q_vector->tx.total_bytes += total_bytes;
837 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800838
John Fastabendc84d3242010-11-16 19:27:12 -0800839 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800840 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800841 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000842 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
John Fastabendc84d3242010-11-16 19:27:12 -0800843 e_err(drv, "Detected Tx Unit Hang\n"
844 " Tx Queue <%d>\n"
845 " TDH, TDT <%x>, <%x>\n"
846 " next_to_use <%x>\n"
847 " next_to_clean <%x>\n"
848 "tx_buffer_info[next_to_clean]\n"
849 " time_stamp <%lx>\n"
850 " jiffies <%lx>\n",
851 tx_ring->queue_index,
852 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
853 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000854 tx_ring->next_to_use, i,
855 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800856
857 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
858
859 e_info(probe,
860 "tx hang %d detected on queue %d, resetting adapter\n",
861 adapter->tx_timeout_count + 1, tx_ring->queue_index);
862
863 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000864 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800865
866 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000867 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800868 }
Auke Kok9a799d72007-09-15 14:07:45 -0700869
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800870#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000871 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000872 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800873 /* Make sure that anybody stopping the queue after this
874 * sees the new next_to_clean.
875 */
876 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800877 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800878 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800879 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800880 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800881 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800882 }
Auke Kok9a799d72007-09-15 14:07:45 -0700883
Alexander Duyck59224552011-08-31 00:01:06 +0000884 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700885}
886
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400887#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800888static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800889 struct ixgbe_ring *rx_ring,
890 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800891{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800892 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800893 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800894 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800895
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800896 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
897 switch (hw->mac.type) {
898 case ixgbe_mac_82598EB:
899 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000900 rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800901 break;
902 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800903 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800904 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000905 rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800906 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
907 break;
908 default:
909 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800910 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800911 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
912 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
913 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800914 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800915}
916
917static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800918 struct ixgbe_ring *tx_ring,
919 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800920{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000921 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800922 u32 txctrl;
923 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800924
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925 switch (hw->mac.type) {
926 case ixgbe_mac_82598EB:
927 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
928 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000929 txctrl |= dca3_get_tag(tx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800930 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800931 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
932 break;
933 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800934 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800935 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
936 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000937 txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800938 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
939 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800940 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
941 break;
942 default:
943 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800944 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800945}
946
947static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
948{
949 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000950 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800951 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800952
953 if (q_vector->cpu == cpu)
954 goto out_no_update;
955
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000956 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
957 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800958
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000959 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
960 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800961
962 q_vector->cpu = cpu;
963out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800964 put_cpu();
965}
966
967static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
968{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800969 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800970 int i;
971
972 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
973 return;
974
Alexander Duycke35ec122009-05-21 13:07:12 +0000975 /* always use CB2 mode, difference is masked in the CB driver */
976 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
977
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800978 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
979 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
980 else
981 num_q_vectors = 1;
982
983 for (i = 0; i < num_q_vectors; i++) {
984 adapter->q_vector[i]->cpu = -1;
985 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800986 }
987}
988
989static int __ixgbe_notify_dca(struct device *dev, void *data)
990{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800991 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800992 unsigned long event = *(unsigned long *)data;
993
Don Skidmore2a72c312011-07-20 02:27:05 +0000994 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800995 return 0;
996
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800997 switch (event) {
998 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700999 /* if we're already enabled, don't do it again */
1000 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1001 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001002 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001003 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001004 ixgbe_setup_dca(adapter);
1005 break;
1006 }
1007 /* Fall Through since DCA is disabled. */
1008 case DCA_PROVIDER_REMOVE:
1009 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1010 dca_remove_requester(dev);
1011 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1012 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1013 }
1014 break;
1015 }
1016
Denis V. Lunev652f0932008-03-27 14:39:17 +03001017 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001018}
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001019#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001020
1021static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
1022 struct sk_buff *skb)
1023{
1024 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
1025}
1026
Auke Kok9a799d72007-09-15 14:07:45 -07001027/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001028 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1029 * @adapter: address of board private structure
1030 * @rx_desc: advanced rx descriptor
1031 *
1032 * Returns : true if it is FCoE pkt
1033 */
1034static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
1035 union ixgbe_adv_rx_desc *rx_desc)
1036{
1037 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1038
1039 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1040 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1041 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1042 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1043}
1044
1045/**
Auke Kok9a799d72007-09-15 14:07:45 -07001046 * ixgbe_receive_skb - Send a completed packet up the stack
1047 * @adapter: board private structure
1048 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001049 * @status: hardware indication of status of receive
1050 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1051 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001052 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001053static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001054 struct sk_buff *skb, u8 status,
1055 struct ixgbe_ring *ring,
1056 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001057{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001058 struct ixgbe_adapter *adapter = q_vector->adapter;
1059 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001060 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1061 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001062
Jesse Grossf62bbb52010-10-20 13:56:10 +00001063 if (is_vlan && (tag & VLAN_VID_MASK))
1064 __vlan_hwaccel_put_tag(skb, tag);
1065
1066 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1067 napi_gro_receive(napi, skb);
1068 else
1069 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001070}
1071
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001072/**
1073 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1074 * @adapter: address of board private structure
1075 * @status_err: hardware indication of status of receive
1076 * @skb: skb currently being received and modified
Alexander Duyckff886df2011-06-11 01:45:13 +00001077 * @status_err: status error value of last descriptor in packet
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001078 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001079static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001080 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckff886df2011-06-11 01:45:13 +00001081 struct sk_buff *skb,
1082 u32 status_err)
Auke Kok9a799d72007-09-15 14:07:45 -07001083{
Alexander Duyckff886df2011-06-11 01:45:13 +00001084 skb->ip_summed = CHECKSUM_NONE;
Auke Kok9a799d72007-09-15 14:07:45 -07001085
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001086 /* Rx csum disabled */
1087 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001088 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001089
1090 /* if IP and error */
1091 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1092 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001093 adapter->hw_csum_rx_error++;
1094 return;
1095 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001096
1097 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1098 return;
1099
1100 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001101 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1102
1103 /*
1104 * 82599 errata, UDP frames with a 0 checksum can be marked as
1105 * checksum errors.
1106 */
1107 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1108 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1109 return;
1110
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001111 adapter->hw_csum_rx_error++;
1112 return;
1113 }
1114
Auke Kok9a799d72007-09-15 14:07:45 -07001115 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001116 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001117}
1118
Alexander Duyck84ea2592010-11-16 19:26:49 -08001119static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001120{
1121 /*
1122 * Force memory writes to complete before letting h/w
1123 * know there are new descriptors to fetch. (Only
1124 * applicable for weak-ordered memory model archs,
1125 * such as IA-64).
1126 */
1127 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001128 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001129}
1130
Auke Kok9a799d72007-09-15 14:07:45 -07001131/**
1132 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001133 * @rx_ring: ring to place buffers on
1134 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001135 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001136void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001137{
Auke Kok9a799d72007-09-15 14:07:45 -07001138 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001139 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001140 struct sk_buff *skb;
1141 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001142
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001143 /* do nothing if no valid netdev defined */
1144 if (!rx_ring->netdev)
1145 return;
1146
Auke Kok9a799d72007-09-15 14:07:45 -07001147 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001148 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001149 bi = &rx_ring->rx_buffer_info[i];
1150 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001151
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001152 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001153 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001154 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001155 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001156 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001157 goto no_buffers;
1158 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001159 /* initialize queue mapping */
1160 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001161 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001162 }
Auke Kok9a799d72007-09-15 14:07:45 -07001163
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001164 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001165 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001166 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001167 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001168 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001169 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001170 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001171 bi->dma = 0;
1172 goto no_buffers;
1173 }
Auke Kok9a799d72007-09-15 14:07:45 -07001174 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001175
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001176 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001177 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001178 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001179 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001180 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001181 goto no_buffers;
1182 }
1183 }
1184
1185 if (!bi->page_dma) {
1186 /* use a half page if we're re-using */
1187 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001188 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001189 bi->page,
1190 bi->page_offset,
1191 PAGE_SIZE / 2,
1192 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001193 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001194 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001195 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001196 bi->page_dma = 0;
1197 goto no_buffers;
1198 }
1199 }
1200
1201 /* Refresh the desc even if buffer_addrs didn't change
1202 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001203 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1204 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001205 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001206 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001207 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001208 }
1209
1210 i++;
1211 if (i == rx_ring->count)
1212 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001213 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001214
Auke Kok9a799d72007-09-15 14:07:45 -07001215no_buffers:
1216 if (rx_ring->next_to_use != i) {
1217 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001218 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001219 }
1220}
1221
Alexander Duyckc267fc12010-11-16 19:27:00 -08001222static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001223{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001224 /* HW will not DMA in data larger than the given buffer, even if it
1225 * parses the (NFS, of course) header to be larger. In that case, it
1226 * fills the header buffer and spills the rest into the page.
1227 */
1228 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1229 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1230 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1231 if (hlen > IXGBE_RX_HDR_SIZE)
1232 hlen = IXGBE_RX_HDR_SIZE;
1233 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001234}
1235
Alexander Duyckf8212f92009-04-27 22:42:37 +00001236/**
1237 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1238 * @skb: pointer to the last skb in the rsc queue
1239 *
1240 * This function changes a queue full of hw rsc buffers into a completed
1241 * packet. It uses the ->prev pointers to find the first packet and then
1242 * turns it into the frag list owner.
1243 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001244static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001245{
1246 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001247 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001248
1249 while (skb->prev) {
1250 struct sk_buff *prev = skb->prev;
1251 frag_list_size += skb->len;
1252 skb->prev = NULL;
1253 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001254 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001255 }
1256
1257 skb_shinfo(skb)->frag_list = skb->next;
1258 skb->next = NULL;
1259 skb->len += frag_list_size;
1260 skb->data_len += frag_list_size;
1261 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001262 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1263
Alexander Duyckf8212f92009-04-27 22:42:37 +00001264 return skb;
1265}
1266
Alexander Duyckaa801752010-11-16 19:27:02 -08001267static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1268{
1269 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1270 IXGBE_RXDADV_RSCCNT_MASK);
1271}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001272
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001273static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001274 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001275 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001276{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001277 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001278 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1279 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1280 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001281 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001282 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001283#ifdef IXGBE_FCOE
1284 int ddp_bytes = 0;
1285#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001286 u32 staterr;
1287 u16 i;
1288 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001289 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001290
1291 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001292 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001293 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001294
1295 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001296 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001297
Milton Miller3c945e52010-02-19 17:44:42 +00001298 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001299
Alexander Duyckc267fc12010-11-16 19:27:00 -08001300 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1301
Auke Kok9a799d72007-09-15 14:07:45 -07001302 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001303 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001304 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001305
Alexander Duyckc267fc12010-11-16 19:27:00 -08001306 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001307 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001308
1309 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001310 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001311 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001312 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001313 !(staterr & IXGBE_RXD_STAT_EOP) &&
1314 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001315 /*
1316 * When HWRSC is enabled, delay unmapping
1317 * of the first packet. It carries the
1318 * header information, HW may still
1319 * access the header after the writeback.
1320 * Only unmap it when EOP is reached
1321 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001322 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001323 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001324 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001325 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001326 rx_buffer_info->dma,
1327 rx_ring->rx_buf_len,
1328 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001329 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001330 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001331
1332 if (ring_is_ps_enabled(rx_ring)) {
1333 hlen = ixgbe_get_hlen(rx_desc);
1334 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1335 } else {
1336 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1337 }
1338
1339 skb_put(skb, hlen);
1340 } else {
1341 /* assume packet split since header is unmapped */
1342 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001343 }
1344
1345 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001346 dma_unmap_page(rx_ring->dev,
1347 rx_buffer_info->page_dma,
1348 PAGE_SIZE / 2,
1349 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001350 rx_buffer_info->page_dma = 0;
1351 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001352 rx_buffer_info->page,
1353 rx_buffer_info->page_offset,
1354 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001355
Alexander Duyckc267fc12010-11-16 19:27:00 -08001356 if ((page_count(rx_buffer_info->page) == 1) &&
1357 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001358 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001359 else
1360 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001361
1362 skb->len += upper_len;
1363 skb->data_len += upper_len;
1364 skb->truesize += upper_len;
1365 }
1366
1367 i++;
1368 if (i == rx_ring->count)
1369 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001370
Alexander Duyck31f05a22010-08-19 13:40:31 +00001371 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001372 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001373 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001374
Alexander Duyckaa801752010-11-16 19:27:02 -08001375 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001376 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1377 IXGBE_RXDADV_NEXTP_SHIFT;
1378 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001379 } else {
1380 next_buffer = &rx_ring->rx_buffer_info[i];
1381 }
1382
Alexander Duyckc267fc12010-11-16 19:27:00 -08001383 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001384 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001385 rx_buffer_info->skb = next_buffer->skb;
1386 rx_buffer_info->dma = next_buffer->dma;
1387 next_buffer->skb = skb;
1388 next_buffer->dma = 0;
1389 } else {
1390 skb->next = next_buffer->skb;
1391 skb->next->prev = skb;
1392 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001393 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001394 goto next_desc;
1395 }
1396
Alexander Duyckaa801752010-11-16 19:27:02 -08001397 if (skb->prev) {
1398 skb = ixgbe_transform_rsc_queue(skb);
1399 /* if we got here without RSC the packet is invalid */
1400 if (!pkt_is_rsc) {
1401 __pskb_trim(skb, 0);
1402 rx_buffer_info->skb = skb;
1403 goto next_desc;
1404 }
1405 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001406
1407 if (ring_is_rsc_enabled(rx_ring)) {
1408 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1409 dma_unmap_single(rx_ring->dev,
1410 IXGBE_RSC_CB(skb)->dma,
1411 rx_ring->rx_buf_len,
1412 DMA_FROM_DEVICE);
1413 IXGBE_RSC_CB(skb)->dma = 0;
1414 IXGBE_RSC_CB(skb)->delay_unmap = false;
1415 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001416 }
1417 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001418 if (ring_is_ps_enabled(rx_ring))
1419 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001420 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001421 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001422 rx_ring->rx_stats.rsc_count +=
1423 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001424 rx_ring->rx_stats.rsc_flush++;
1425 }
1426
1427 /* ERR_MASK will only have valid bits if EOP set */
Alexander Duyckff886df2011-06-11 01:45:13 +00001428 if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
1429 dev_kfree_skb_any(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001430 goto next_desc;
1431 }
1432
Alexander Duyckff886df2011-06-11 01:45:13 +00001433 ixgbe_rx_checksum(adapter, rx_desc, skb, staterr);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001434 if (adapter->netdev->features & NETIF_F_RXHASH)
1435 ixgbe_rx_hash(rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001436
1437 /* probably a little skewed due to removing CRC */
1438 total_rx_bytes += skb->len;
1439 total_rx_packets++;
1440
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001441 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001442#ifdef IXGBE_FCOE
1443 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001444 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
1445 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb,
1446 staterr);
David S. Miller823dcd22011-08-20 10:39:12 -07001447 if (!ddp_bytes) {
1448 dev_kfree_skb_any(skb);
Yi Zou332d4a72009-05-13 13:11:53 +00001449 goto next_desc;
David S. Miller823dcd22011-08-20 10:39:12 -07001450 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001451 }
Yi Zou332d4a72009-05-13 13:11:53 +00001452#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001453 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001454
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001455 budget--;
Auke Kok9a799d72007-09-15 14:07:45 -07001456next_desc:
1457 rx_desc->wb.upper.status_error = 0;
1458
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001459 if (!budget)
Alexander Duyckc267fc12010-11-16 19:27:00 -08001460 break;
1461
Auke Kok9a799d72007-09-15 14:07:45 -07001462 /* return some buffers to hardware, one at a time is too slow */
1463 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001464 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001465 cleaned_count = 0;
1466 }
1467
1468 /* use prefetched values */
1469 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001471 }
1472
Auke Kok9a799d72007-09-15 14:07:45 -07001473 rx_ring->next_to_clean = i;
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001474 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001475
1476 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001477 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001478
Yi Zou3d8fd382009-06-08 14:38:44 +00001479#ifdef IXGBE_FCOE
1480 /* include DDPed FCoE data */
1481 if (ddp_bytes > 0) {
1482 unsigned int mss;
1483
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001484 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001485 sizeof(struct fc_frame_header) -
1486 sizeof(struct fcoe_crc_eof);
1487 if (mss > 512)
1488 mss &= ~511;
1489 total_rx_bytes += ddp_bytes;
1490 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1491 }
1492#endif /* IXGBE_FCOE */
1493
Alexander Duyckc267fc12010-11-16 19:27:00 -08001494 u64_stats_update_begin(&rx_ring->syncp);
1495 rx_ring->stats.packets += total_rx_packets;
1496 rx_ring->stats.bytes += total_rx_bytes;
1497 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001498 q_vector->rx.total_packets += total_rx_packets;
1499 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001500
1501 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001502}
1503
Auke Kok9a799d72007-09-15 14:07:45 -07001504/**
1505 * ixgbe_configure_msix - Configure MSI-X hardware
1506 * @adapter: board private structure
1507 *
1508 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1509 * interrupts.
1510 **/
1511static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1512{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001513 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001514 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001515 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001516
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001517 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1518
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001519 /* Populate MSIX to EITR Select */
1520 if (adapter->num_vfs > 32) {
1521 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1522 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1523 }
1524
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001525 /*
1526 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001527 * corresponding register.
1528 */
1529 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001530 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001531 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001532
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001533 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
1534 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001535
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001536 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
1537 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001538
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001539 if (q_vector->tx.ring && !q_vector->rx.ring)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001540 /* tx only */
1541 q_vector->eitr = adapter->tx_eitr_param;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001542 else if (q_vector->rx.ring)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001543 /* rx or mixed */
1544 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001545
Alexander Duyckfe49f042009-06-04 16:00:09 +00001546 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001547 }
1548
Alexander Duyckbd508172010-11-16 19:27:03 -08001549 switch (adapter->hw.mac.type) {
1550 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001551 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001552 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001553 break;
1554 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001555 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001556 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001557 break;
1558
1559 default:
1560 break;
1561 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001562 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001563
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001564 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001565 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001566 if (adapter->num_vfs)
1567 mask &= ~(IXGBE_EIMS_OTHER |
1568 IXGBE_EIMS_MAILBOX |
1569 IXGBE_EIMS_LSC);
1570 else
1571 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001572 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001573}
1574
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001575enum latency_range {
1576 lowest_latency = 0,
1577 low_latency = 1,
1578 bulk_latency = 2,
1579 latency_invalid = 255
1580};
1581
1582/**
1583 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001584 * @q_vector: structure containing interrupt and ring information
1585 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001586 *
1587 * Stores a new ITR value based on packets and byte
1588 * counts during the last interrupt. The advantage of per interrupt
1589 * computation is faster updates and more accurate ITR for the current
1590 * traffic pattern. Constants in this function were computed
1591 * based on theoretical maximum wire speed and thresholds were set based
1592 * on testing data as well as attempting to minimize response time
1593 * while increasing bulk throughput.
1594 * this functionality is controlled by the InterruptThrottleRate module
1595 * parameter (see ixgbe_param.c)
1596 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001597static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1598 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001599{
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001600 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001601 struct ixgbe_adapter *adapter = q_vector->adapter;
1602 int bytes = ring_container->total_bytes;
1603 int packets = ring_container->total_packets;
1604 u32 timepassed_us;
1605 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001606
1607 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001608 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001609
1610 /* simple throttlerate management
1611 * 0-20MB/s lowest (100000 ints/s)
1612 * 20-100MB/s low (20000 ints/s)
1613 * 100-1249MB/s bulk (8000 ints/s)
1614 */
1615 /* what was last interrupt timeslice? */
Alexander Duyckbd198052011-06-11 01:45:08 +00001616 timepassed_us = 1000000/q_vector->eitr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001617 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1618
1619 switch (itr_setting) {
1620 case lowest_latency:
1621 if (bytes_perint > adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001622 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001623 break;
1624 case low_latency:
1625 if (bytes_perint > adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001626 itr_setting = bulk_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001627 else if (bytes_perint <= adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001628 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001629 break;
1630 case bulk_latency:
1631 if (bytes_perint <= adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001632 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001633 break;
1634 }
1635
Alexander Duyckbd198052011-06-11 01:45:08 +00001636 /* clear work counters since we have the values we need */
1637 ring_container->total_bytes = 0;
1638 ring_container->total_packets = 0;
1639
1640 /* write updated itr to ring container */
1641 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001642}
1643
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001644/**
1645 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001646 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001647 *
1648 * This function is made to be called by ethtool and by the driver
1649 * when it needs to update EITR registers at runtime. Hardware
1650 * specific quirks/differences are taken care of here.
1651 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001652void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001653{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001654 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001655 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001656 int v_idx = q_vector->v_idx;
1657 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1658
Alexander Duyckbd508172010-11-16 19:27:03 -08001659 switch (adapter->hw.mac.type) {
1660 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001661 /* must write high and low 16 bits to reset counter */
1662 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001663 break;
1664 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001665 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001666 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001667 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001668 * max interrupt rate, but there is an errata where it can
1669 * not be zero with RSC
1670 */
1671 if (itr_reg == 8 &&
1672 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1673 itr_reg = 0;
1674
1675 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001676 * set the WDIS bit to not clear the timer bits and cause an
1677 * immediate assertion of the interrupt
1678 */
1679 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001680 break;
1681 default:
1682 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001683 }
1684 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1685}
1686
Alexander Duyckbd198052011-06-11 01:45:08 +00001687static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001688{
Alexander Duyckbd198052011-06-11 01:45:08 +00001689 u32 new_itr = q_vector->eitr;
1690 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001691
Alexander Duyckbd198052011-06-11 01:45:08 +00001692 ixgbe_update_itr(q_vector, &q_vector->tx);
1693 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001694
Alexander Duyck08c88332011-06-11 01:45:03 +00001695 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001696
1697 switch (current_itr) {
1698 /* counts and packets in update_itr are dependent on these numbers */
1699 case lowest_latency:
1700 new_itr = 100000;
1701 break;
1702 case low_latency:
1703 new_itr = 20000; /* aka hwitr = ~200 */
1704 break;
1705 case bulk_latency:
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001706 new_itr = 8000;
1707 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001708 default:
1709 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001710 }
1711
1712 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001713 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001714 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001715
Alexander Duyckbd198052011-06-11 01:45:08 +00001716 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001717 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001718
1719 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001720 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001721}
1722
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001723/**
Alexander Duyckf0f97782011-04-22 04:08:09 +00001724 * ixgbe_check_overtemp_subtask - check for over tempurature
1725 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001726 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001727static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001728{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001729 struct ixgbe_hw *hw = &adapter->hw;
1730 u32 eicr = adapter->interrupt_event;
1731
Alexander Duyckf0f97782011-04-22 04:08:09 +00001732 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001733 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001734
Alexander Duyckf0f97782011-04-22 04:08:09 +00001735 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1736 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1737 return;
1738
1739 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1740
Joe Perches7ca647b2010-09-07 21:35:40 +00001741 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001742 case IXGBE_DEV_ID_82599_T3_LOM:
1743 /*
1744 * Since the warning interrupt is for both ports
1745 * we don't have to check if:
1746 * - This interrupt wasn't for our port.
1747 * - We may have missed the interrupt so always have to
1748 * check if we got a LSC
1749 */
1750 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1751 !(eicr & IXGBE_EICR_LSC))
1752 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001753
Alexander Duyckf0f97782011-04-22 04:08:09 +00001754 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1755 u32 autoneg;
1756 bool link_up = false;
1757
Joe Perches7ca647b2010-09-07 21:35:40 +00001758 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1759
Alexander Duyckf0f97782011-04-22 04:08:09 +00001760 if (link_up)
1761 return;
1762 }
1763
1764 /* Check if this is not due to overtemp */
1765 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1766 return;
1767
1768 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001769 default:
1770 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1771 return;
1772 break;
1773 }
1774 e_crit(drv,
1775 "Network adapter has been stopped because it has over heated. "
1776 "Restart the computer. If the problem persists, "
1777 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001778
1779 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001780}
1781
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001782static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1783{
1784 struct ixgbe_hw *hw = &adapter->hw;
1785
1786 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1787 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001788 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001789 /* write to clear the interrupt */
1790 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1791 }
1792}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001793
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001794static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1795{
1796 struct ixgbe_hw *hw = &adapter->hw;
1797
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001798 if (eicr & IXGBE_EICR_GPI_SDP2) {
1799 /* Clear the interrupt */
1800 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00001801 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1802 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
1803 ixgbe_service_event_schedule(adapter);
1804 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001805 }
1806
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001807 if (eicr & IXGBE_EICR_GPI_SDP1) {
1808 /* Clear the interrupt */
1809 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00001810 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1811 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
1812 ixgbe_service_event_schedule(adapter);
1813 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001814 }
1815}
1816
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001817static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1818{
1819 struct ixgbe_hw *hw = &adapter->hw;
1820
1821 adapter->lsc_int++;
1822 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1823 adapter->link_check_timeout = jiffies;
1824 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1825 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001826 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00001827 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001828 }
1829}
1830
Alexander Duyckfe49f042009-06-04 16:00:09 +00001831static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1832 u64 qmask)
1833{
1834 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001835 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001836
Alexander Duyckbd508172010-11-16 19:27:03 -08001837 switch (hw->mac.type) {
1838 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001839 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001840 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1841 break;
1842 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001843 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001844 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001845 if (mask)
1846 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001847 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001848 if (mask)
1849 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1850 break;
1851 default:
1852 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001853 }
1854 /* skip the flush */
1855}
1856
1857static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001858 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001859{
1860 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001861 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001862
Alexander Duyckbd508172010-11-16 19:27:03 -08001863 switch (hw->mac.type) {
1864 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001865 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001866 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1867 break;
1868 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001869 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001870 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001871 if (mask)
1872 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001873 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001874 if (mask)
1875 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1876 break;
1877 default:
1878 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001879 }
1880 /* skip the flush */
1881}
1882
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001883/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00001884 * ixgbe_irq_enable - Enable default interrupt generation settings
1885 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001886 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00001887static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
1888 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07001889{
Alexander Duyck2c4af692011-07-15 07:29:55 +00001890 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001891
Alexander Duyck2c4af692011-07-15 07:29:55 +00001892 /* don't reenable LSC while waiting for link */
1893 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
1894 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001895
Alexander Duyck2c4af692011-07-15 07:29:55 +00001896 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
1897 mask |= IXGBE_EIMS_GPI_SDP0;
1898 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
1899 mask |= IXGBE_EIMS_GPI_SDP1;
1900 switch (adapter->hw.mac.type) {
1901 case ixgbe_mac_82599EB:
1902 case ixgbe_mac_X540:
1903 mask |= IXGBE_EIMS_ECC;
1904 mask |= IXGBE_EIMS_GPI_SDP1;
1905 mask |= IXGBE_EIMS_GPI_SDP2;
1906 mask |= IXGBE_EIMS_MAILBOX;
1907 break;
1908 default:
1909 break;
1910 }
1911 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
1912 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
1913 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001914
Alexander Duyck2c4af692011-07-15 07:29:55 +00001915 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1916 if (queues)
1917 ixgbe_irq_enable_queues(adapter, ~0);
1918 if (flush)
1919 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07001920}
1921
Alexander Duyck2c4af692011-07-15 07:29:55 +00001922static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001923{
Alexander Duyck2c4af692011-07-15 07:29:55 +00001924 struct ixgbe_adapter *adapter = data;
1925 struct ixgbe_hw *hw = &adapter->hw;
1926 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001927
Alexander Duyck2c4af692011-07-15 07:29:55 +00001928 /*
1929 * Workaround for Silicon errata. Use clear-by-write instead
1930 * of clear-by-read. Reading with EICS will return the
1931 * interrupt causes without clearing, which later be done
1932 * with the write to EICR.
1933 */
1934 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1935 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001936
Alexander Duyck2c4af692011-07-15 07:29:55 +00001937 if (eicr & IXGBE_EICR_LSC)
1938 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001939
Alexander Duyck2c4af692011-07-15 07:29:55 +00001940 if (eicr & IXGBE_EICR_MAILBOX)
1941 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001942
Alexander Duyck2c4af692011-07-15 07:29:55 +00001943 switch (hw->mac.type) {
1944 case ixgbe_mac_82599EB:
1945 case ixgbe_mac_X540:
1946 if (eicr & IXGBE_EICR_ECC)
1947 e_info(link, "Received unrecoverable ECC Err, please "
1948 "reboot\n");
1949 /* Handle Flow Director Full threshold interrupt */
1950 if (eicr & IXGBE_EICR_FLOW_DIR) {
1951 int reinit_count = 0;
1952 int i;
1953 for (i = 0; i < adapter->num_tx_queues; i++) {
1954 struct ixgbe_ring *ring = adapter->tx_ring[i];
1955 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1956 &ring->state))
1957 reinit_count++;
1958 }
1959 if (reinit_count) {
1960 /* no more flow director interrupts until after init */
1961 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
1962 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
1963 ixgbe_service_event_schedule(adapter);
1964 }
1965 }
1966 ixgbe_check_sfp_event(adapter, eicr);
1967 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1968 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1969 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1970 adapter->interrupt_event = eicr;
1971 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1972 ixgbe_service_event_schedule(adapter);
1973 }
1974 }
1975 break;
1976 default:
1977 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001978 }
1979
Alexander Duyck2c4af692011-07-15 07:29:55 +00001980 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001981
Alexander Duyck2c4af692011-07-15 07:29:55 +00001982 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001983 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00001984 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001985
Alexander Duyck2c4af692011-07-15 07:29:55 +00001986 return IRQ_HANDLED;
1987}
1988
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001989static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001990{
1991 struct ixgbe_q_vector *q_vector = data;
1992
Auke Kok9a799d72007-09-15 14:07:45 -07001993 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001994
1995 if (q_vector->rx.ring || q_vector->tx.ring)
1996 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07001997
1998 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001999}
2000
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002001static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002002 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002003{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002004 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002005 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002006
Alexander Duyck22745432010-11-16 19:27:10 -08002007 rx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002008 rx_ring->next = q_vector->rx.ring;
2009 q_vector->rx.ring = rx_ring;
2010 q_vector->rx.count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002011}
Auke Kok9a799d72007-09-15 14:07:45 -07002012
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002013static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002014 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002015{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002016 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002017 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002018
Alexander Duyck22745432010-11-16 19:27:10 -08002019 tx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002020 tx_ring->next = q_vector->tx.ring;
2021 q_vector->tx.ring = tx_ring;
2022 q_vector->tx.count++;
Alexander Duyckbd198052011-06-11 01:45:08 +00002023 q_vector->tx.work_limit = a->tx_work_limit;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002024}
Auke Kok9a799d72007-09-15 14:07:45 -07002025
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002026/**
2027 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2028 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002029 *
2030 * This function maps descriptor rings to the queue-specific vectors
2031 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2032 * one vector per ring/queue, but on a constrained vector budget, we
2033 * group the rings as "efficiently" as possible. You would add new
2034 * mapping configurations in here.
2035 **/
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002036static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002037{
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002038 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2039 int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
2040 int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002041 int v_start = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002042
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002043 /* only one q_vector if MSI-X is disabled. */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002044 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002045 q_vectors = 1;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002046
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002047 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002048 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
2049 * group them so there are multiple queues per vector.
2050 *
2051 * Re-adjusting *qpv takes care of the remainder.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002052 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002053 for (; v_start < q_vectors && rxr_remaining; v_start++) {
2054 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
2055 for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002056 map_vector_to_rxq(adapter, v_start, rxr_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002057 }
2058
2059 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002060 * If there are not enough q_vectors for each ring to have it's own
2061 * vector then we must pair up Rx/Tx on a each vector
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002062 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002063 if ((v_start + txr_remaining) > q_vectors)
2064 v_start = 0;
2065
2066 for (; v_start < q_vectors && txr_remaining; v_start++) {
2067 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
2068 for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
2069 map_vector_to_txq(adapter, v_start, txr_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07002070 }
Auke Kok9a799d72007-09-15 14:07:45 -07002071}
2072
2073/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002074 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2075 * @adapter: board private structure
2076 *
2077 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2078 * interrupts from the kernel.
2079 **/
2080static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2081{
2082 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002083 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2084 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002085 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002086
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002087 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002088 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002089 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002090
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002091 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002092 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002093 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002094 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002095 } else if (q_vector->rx.ring) {
2096 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2097 "%s-%s-%d", netdev->name, "rx", ri++);
2098 } else if (q_vector->tx.ring) {
2099 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2100 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002101 } else {
2102 /* skip this unused q_vector */
2103 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002104 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002105 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2106 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002107 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002108 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002109 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002110 goto free_queue_irqs;
2111 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002112 /* If Flow Director is enabled, set interrupt affinity */
2113 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2114 /* assign the mask for this irq */
2115 irq_set_affinity_hint(entry->vector,
2116 q_vector->affinity_mask);
2117 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002118 }
2119
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002120 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002121 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002122 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002123 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002124 goto free_queue_irqs;
2125 }
2126
2127 return 0;
2128
2129free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002130 while (vector) {
2131 vector--;
2132 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2133 NULL);
2134 free_irq(adapter->msix_entries[vector].vector,
2135 adapter->q_vector[vector]);
2136 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002137 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2138 pci_disable_msix(adapter->pdev);
2139 kfree(adapter->msix_entries);
2140 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002141 return err;
2142}
2143
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002144/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002145 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002146 * @irq: interrupt number
2147 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002148 **/
2149static irqreturn_t ixgbe_intr(int irq, void *data)
2150{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002151 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002152 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002153 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002154 u32 eicr;
2155
Don Skidmore54037502009-02-21 15:42:56 -08002156 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002157 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002158 * before the read of EICR.
2159 */
2160 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2161
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002162 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2163 * therefore no explict interrupt disable is necessary */
2164 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002165 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002166 /*
2167 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002168 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002169 * have disabled interrupts due to EIAM
2170 * finish the workaround of silicon errata on 82598. Unmask
2171 * the interrupt that we masked before the EICR read.
2172 */
2173 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2174 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002175 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002176 }
Auke Kok9a799d72007-09-15 14:07:45 -07002177
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002178 if (eicr & IXGBE_EICR_LSC)
2179 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002180
Alexander Duyckbd508172010-11-16 19:27:03 -08002181 switch (hw->mac.type) {
2182 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002183 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002184 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2185 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002186 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2187 adapter->interrupt_event = eicr;
2188 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2189 ixgbe_service_event_schedule(adapter);
2190 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002191 }
2192 break;
2193 default:
2194 break;
2195 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002196
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002197 ixgbe_check_fan_failure(adapter, eicr);
2198
Alexander Duyck7a921c92009-05-06 10:43:28 +00002199 if (napi_schedule_prep(&(q_vector->napi))) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002200 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002201 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002202 }
2203
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002204 /*
2205 * re-enable link(maybe) and non-queue interrupts, no flush.
2206 * ixgbe_poll will re-enable the queue interrupts
2207 */
2208
2209 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2210 ixgbe_irq_enable(adapter, false, false);
2211
Auke Kok9a799d72007-09-15 14:07:45 -07002212 return IRQ_HANDLED;
2213}
2214
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002215static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2216{
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002217 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2218 int i;
2219
2220 /* legacy and MSI only use one vector */
2221 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2222 q_vectors = 1;
2223
2224 for (i = 0; i < adapter->num_rx_queues; i++) {
2225 adapter->rx_ring[i]->q_vector = NULL;
2226 adapter->rx_ring[i]->next = NULL;
2227 }
2228 for (i = 0; i < adapter->num_tx_queues; i++) {
2229 adapter->tx_ring[i]->q_vector = NULL;
2230 adapter->tx_ring[i]->next = NULL;
2231 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002232
2233 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002234 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002235 memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
2236 memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002237 }
2238}
2239
Auke Kok9a799d72007-09-15 14:07:45 -07002240/**
2241 * ixgbe_request_irq - initialize interrupts
2242 * @adapter: board private structure
2243 *
2244 * Attempts to configure interrupts using the best available
2245 * capabilities of the hardware and kernel.
2246 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002247static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002248{
2249 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002250 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002251
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002252 /* map all of the rings to the q_vectors */
2253 ixgbe_map_rings_to_vectors(adapter);
2254
2255 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002256 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002257 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002258 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002259 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002260 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002261 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002262 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002263
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002264 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002265 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002266
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002267 /* place q_vectors and rings back into a known good state */
2268 ixgbe_reset_q_vectors(adapter);
2269 }
2270
Auke Kok9a799d72007-09-15 14:07:45 -07002271 return err;
2272}
2273
2274static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2275{
Auke Kok9a799d72007-09-15 14:07:45 -07002276 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002277 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002278
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002279 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002280 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002281 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002282 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002283
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002284 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002285 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002286 if (!adapter->q_vector[i]->rx.ring &&
2287 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002288 continue;
2289
Alexander Duyck207867f2011-07-15 03:05:37 +00002290 /* clear the affinity_mask in the IRQ descriptor */
2291 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2292 NULL);
2293
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002294 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002295 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002296 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002297 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002298 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002299 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002300
2301 /* clear q_vector state information */
2302 ixgbe_reset_q_vectors(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002303}
2304
2305/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002306 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2307 * @adapter: board private structure
2308 **/
2309static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2310{
Alexander Duyckbd508172010-11-16 19:27:03 -08002311 switch (adapter->hw.mac.type) {
2312 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002313 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002314 break;
2315 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002316 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002317 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2318 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002319 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002320 break;
2321 default:
2322 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002323 }
2324 IXGBE_WRITE_FLUSH(&adapter->hw);
2325 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2326 int i;
2327 for (i = 0; i < adapter->num_msix_vectors; i++)
2328 synchronize_irq(adapter->msix_entries[i].vector);
2329 } else {
2330 synchronize_irq(adapter->pdev->irq);
2331 }
2332}
2333
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002334/**
Auke Kok9a799d72007-09-15 14:07:45 -07002335 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2336 *
2337 **/
2338static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2339{
Auke Kok9a799d72007-09-15 14:07:45 -07002340 struct ixgbe_hw *hw = &adapter->hw;
2341
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002342 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002343 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002344
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002345 ixgbe_set_ivar(adapter, 0, 0, 0);
2346 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002347
Emil Tantilov396e7992010-07-01 20:05:12 +00002348 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002349}
2350
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002351/**
2352 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2353 * @adapter: board private structure
2354 * @ring: structure containing ring specific data
2355 *
2356 * Configure the Tx descriptor ring after a reset.
2357 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002358void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2359 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002360{
2361 struct ixgbe_hw *hw = &adapter->hw;
2362 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002363 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002364 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002365 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002366
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002367 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002368 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002369 IXGBE_WRITE_FLUSH(hw);
2370
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002371 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002372 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002373 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2374 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2375 ring->count * sizeof(union ixgbe_adv_tx_desc));
2376 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2377 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002378 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002379
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002380 /*
2381 * set WTHRESH to encourage burst writeback, it should not be set
2382 * higher than 1 when ITR is 0 as it could cause false TX hangs
2383 *
2384 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2385 * to or less than the number of on chip descriptors, which is
2386 * currently 40.
2387 */
2388 if (!adapter->tx_itr_setting || !adapter->rx_itr_setting)
2389 txdctl |= (1 << 16); /* WTHRESH = 1 */
2390 else
2391 txdctl |= (8 << 16); /* WTHRESH = 8 */
2392
2393 /* PTHRESH=32 is needed to avoid a Tx hang with DFP enabled. */
2394 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2395 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002396
2397 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002398 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2399 adapter->atr_sample_rate) {
2400 ring->atr_sample_rate = adapter->atr_sample_rate;
2401 ring->atr_count = 0;
2402 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2403 } else {
2404 ring->atr_sample_rate = 0;
2405 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002406
John Fastabendc84d3242010-11-16 19:27:12 -08002407 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2408
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002409 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002410 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2411
2412 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2413 if (hw->mac.type == ixgbe_mac_82598EB &&
2414 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2415 return;
2416
2417 /* poll to verify queue is enabled */
2418 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002419 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002420 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2421 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2422 if (!wait_loop)
2423 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002424}
2425
Alexander Duyck120ff942010-08-19 13:34:50 +00002426static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2427{
2428 struct ixgbe_hw *hw = &adapter->hw;
2429 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002430 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002431 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002432
2433 if (hw->mac.type == ixgbe_mac_82598EB)
2434 return;
2435
2436 /* disable the arbiter while setting MTQC */
2437 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2438 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2439 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2440
2441 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002442 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002443 case (IXGBE_FLAG_SRIOV_ENABLED):
2444 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2445 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2446 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002447 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002448 if (!tcs)
2449 reg = IXGBE_MTQC_64Q_1PB;
2450 else if (tcs <= 4)
2451 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2452 else
2453 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2454
2455 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2456
2457 /* Enable Security TX Buffer IFG for multiple pb */
2458 if (tcs) {
2459 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2460 reg |= IXGBE_SECTX_DCB;
2461 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2462 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002463 break;
2464 }
2465
2466 /* re-enable the arbiter */
2467 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2468 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2469}
2470
Auke Kok9a799d72007-09-15 14:07:45 -07002471/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002472 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002473 * @adapter: board private structure
2474 *
2475 * Configure the Tx unit of the MAC after a reset.
2476 **/
2477static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2478{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002479 struct ixgbe_hw *hw = &adapter->hw;
2480 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002481 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002482
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002483 ixgbe_setup_mtqc(adapter);
2484
2485 if (hw->mac.type != ixgbe_mac_82598EB) {
2486 /* DMATXCTL.EN must be before Tx queues are enabled */
2487 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2488 dmatxctl |= IXGBE_DMATXCTL_TE;
2489 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2490 }
2491
Auke Kok9a799d72007-09-15 14:07:45 -07002492 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002493 for (i = 0; i < adapter->num_tx_queues; i++)
2494 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002495}
2496
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002497#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002498
Yi Zoua6616b42009-08-06 13:05:23 +00002499static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002500 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002501{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002502 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002503 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002504
Alexander Duyckbd508172010-11-16 19:27:03 -08002505 switch (adapter->hw.mac.type) {
2506 case ixgbe_mac_82598EB: {
2507 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2508 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002509 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002510 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002511 break;
2512 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002513 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002514 default:
2515 break;
2516 }
2517
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002518 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002519
2520 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2521 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002522 if (adapter->num_vfs)
2523 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002524
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002525 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2526 IXGBE_SRRCTL_BSIZEHDR_MASK;
2527
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002528 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002529#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2530 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2531#else
2532 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2533#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002534 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002535 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002536 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2537 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002538 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002539 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002540
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002541 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002542}
2543
Alexander Duyck05abb122010-08-19 13:35:41 +00002544static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002545{
Alexander Duyck05abb122010-08-19 13:35:41 +00002546 struct ixgbe_hw *hw = &adapter->hw;
2547 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002548 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2549 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002550 u32 mrqc = 0, reta = 0;
2551 u32 rxcsum;
2552 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002553 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002554 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2555
2556 if (tcs)
2557 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002558
Alexander Duyck05abb122010-08-19 13:35:41 +00002559 /* Fill out hash function seeds */
2560 for (i = 0; i < 10; i++)
2561 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002562
Alexander Duyck05abb122010-08-19 13:35:41 +00002563 /* Fill out redirection table */
2564 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002565 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002566 j = 0;
2567 /* reta = 4-byte sliding window of
2568 * 0x00..(indices-1)(indices-1)00..etc. */
2569 reta = (reta << 8) | (j * 0x11);
2570 if ((i & 3) == 3)
2571 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2572 }
2573
2574 /* Disable indicating checksum in descriptor, enables RSS hash */
2575 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2576 rxcsum |= IXGBE_RXCSUM_PCSD;
2577 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2578
John Fastabend8b1c0b22011-05-03 02:26:48 +00002579 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2580 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002581 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002582 } else {
2583 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2584 | IXGBE_FLAG_SRIOV_ENABLED);
2585
2586 switch (mask) {
2587 case (IXGBE_FLAG_RSS_ENABLED):
2588 if (!tcs)
2589 mrqc = IXGBE_MRQC_RSSEN;
2590 else if (tcs <= 4)
2591 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2592 else
2593 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2594 break;
2595 case (IXGBE_FLAG_SRIOV_ENABLED):
2596 mrqc = IXGBE_MRQC_VMDQEN;
2597 break;
2598 default:
2599 break;
2600 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002601 }
2602
Alexander Duyck05abb122010-08-19 13:35:41 +00002603 /* Perform hash on these packet types */
2604 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2605 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2606 | IXGBE_MRQC_RSS_FIELD_IPV6
2607 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2608
2609 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002610}
2611
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002612/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002613 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2614 * @adapter: address of board private structure
2615 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002616 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002617static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002618 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002619{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002620 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002621 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002622 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002623 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002624
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002625 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002626 return;
2627
2628 rx_buf_len = ring->rx_buf_len;
2629 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002630 rscctrl |= IXGBE_RSCCTL_RSCEN;
2631 /*
2632 * we must limit the number of descriptors so that the
2633 * total size of max desc * buf_len is not greater
2634 * than 65535
2635 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002636 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002637#if (MAX_SKB_FRAGS > 16)
2638 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2639#elif (MAX_SKB_FRAGS > 8)
2640 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2641#elif (MAX_SKB_FRAGS > 4)
2642 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2643#else
2644 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2645#endif
2646 } else {
Alexander Duyck919e78a2011-08-26 09:52:38 +00002647 if (rx_buf_len < IXGBE_RXBUFFER_4K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002648 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck919e78a2011-08-26 09:52:38 +00002649 else if (rx_buf_len < IXGBE_RXBUFFER_8K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002650 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2651 else
2652 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2653 }
Alexander Duyck73670962010-08-19 13:38:34 +00002654 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002655}
2656
Alexander Duyck9e10e042010-08-19 13:40:06 +00002657/**
2658 * ixgbe_set_uta - Set unicast filter table address
2659 * @adapter: board private structure
2660 *
2661 * The unicast table address is a register array of 32-bit registers.
2662 * The table is meant to be used in a way similar to how the MTA is used
2663 * however due to certain limitations in the hardware it is necessary to
2664 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2665 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2666 **/
2667static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2668{
2669 struct ixgbe_hw *hw = &adapter->hw;
2670 int i;
2671
2672 /* The UTA table only exists on 82599 hardware and newer */
2673 if (hw->mac.type < ixgbe_mac_82599EB)
2674 return;
2675
2676 /* we only need to do this if VMDq is enabled */
2677 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2678 return;
2679
2680 for (i = 0; i < 128; i++)
2681 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2682}
2683
2684#define IXGBE_MAX_RX_DESC_POLL 10
2685static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2686 struct ixgbe_ring *ring)
2687{
2688 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002689 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2690 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002691 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002692
2693 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2694 if (hw->mac.type == ixgbe_mac_82598EB &&
2695 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2696 return;
2697
2698 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002699 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002700 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2701 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2702
2703 if (!wait_loop) {
2704 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2705 "the polling period\n", reg_idx);
2706 }
2707}
2708
Yi Zou2d39d572011-01-06 14:29:56 +00002709void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2710 struct ixgbe_ring *ring)
2711{
2712 struct ixgbe_hw *hw = &adapter->hw;
2713 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2714 u32 rxdctl;
2715 u8 reg_idx = ring->reg_idx;
2716
2717 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2718 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2719
2720 /* write value back with RXDCTL.ENABLE bit cleared */
2721 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2722
2723 if (hw->mac.type == ixgbe_mac_82598EB &&
2724 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2725 return;
2726
2727 /* the hardware may take up to 100us to really disable the rx queue */
2728 do {
2729 udelay(10);
2730 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2731 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2732
2733 if (!wait_loop) {
2734 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2735 "the polling period\n", reg_idx);
2736 }
2737}
2738
Alexander Duyck84418e32010-08-19 13:40:54 +00002739void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2740 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002741{
2742 struct ixgbe_hw *hw = &adapter->hw;
2743 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002744 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002745 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002746
Alexander Duyck9e10e042010-08-19 13:40:06 +00002747 /* disable queue to avoid issues while updating state */
2748 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002749 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002750
Alexander Duyckacd37172010-08-19 13:36:05 +00002751 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2752 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2753 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2754 ring->count * sizeof(union ixgbe_adv_rx_desc));
2755 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2756 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002757 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002758
2759 ixgbe_configure_srrctl(adapter, ring);
2760 ixgbe_configure_rscctl(adapter, ring);
2761
Greg Rosee9f98072011-01-26 01:06:07 +00002762 /* If operating in IOV mode set RLPML for X540 */
2763 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2764 hw->mac.type == ixgbe_mac_X540) {
2765 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
2766 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
2767 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
2768 }
2769
Alexander Duyck9e10e042010-08-19 13:40:06 +00002770 if (hw->mac.type == ixgbe_mac_82598EB) {
2771 /*
2772 * enable cache line friendly hardware writes:
2773 * PTHRESH=32 descriptors (half the internal cache),
2774 * this also removes ugly rx_no_buffer_count increment
2775 * HTHRESH=4 descriptors (to minimize latency on fetch)
2776 * WTHRESH=8 burst writeback up to two cache lines
2777 */
2778 rxdctl &= ~0x3FFFFF;
2779 rxdctl |= 0x080420;
2780 }
2781
2782 /* enable receive descriptor ring */
2783 rxdctl |= IXGBE_RXDCTL_ENABLE;
2784 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2785
2786 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00002787 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002788}
2789
Alexander Duyck48654522010-08-19 13:36:27 +00002790static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2791{
2792 struct ixgbe_hw *hw = &adapter->hw;
2793 int p;
2794
2795 /* PSRTYPE must be initialized in non 82598 adapters */
2796 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002797 IXGBE_PSRTYPE_UDPHDR |
2798 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002799 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002800 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002801
2802 if (hw->mac.type == ixgbe_mac_82598EB)
2803 return;
2804
2805 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2806 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2807
2808 for (p = 0; p < adapter->num_rx_pools; p++)
2809 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2810 psrtype);
2811}
2812
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002813static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2814{
2815 struct ixgbe_hw *hw = &adapter->hw;
2816 u32 gcr_ext;
2817 u32 vt_reg_bits;
2818 u32 reg_offset, vf_shift;
2819 u32 vmdctl;
2820
2821 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2822 return;
2823
2824 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2825 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2826 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2827 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2828
2829 vf_shift = adapter->num_vfs % 32;
2830 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2831
2832 /* Enable only the PF's pool for Tx/Rx */
2833 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2834 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2835 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2836 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2837 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2838
2839 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2840 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2841
2842 /*
2843 * Set up VF register offsets for selected VT Mode,
2844 * i.e. 32 or 64 VFs for SR-IOV
2845 */
2846 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2847 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2848 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2849 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2850
2851 /* enable Tx loopback for VF/PF communication */
2852 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00002853 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb152011-05-13 01:33:48 +00002854 hw->mac.ops.set_mac_anti_spoofing(hw,
2855 (adapter->antispoofing_enabled =
2856 (adapter->num_vfs != 0)),
Greg Rosea985b6c32010-11-18 03:02:52 +00002857 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002858}
2859
Alexander Duyck477de6e2010-08-19 13:38:11 +00002860static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002861{
Auke Kok9a799d72007-09-15 14:07:45 -07002862 struct ixgbe_hw *hw = &adapter->hw;
2863 struct net_device *netdev = adapter->netdev;
2864 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002865 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002866 struct ixgbe_ring *rx_ring;
2867 int i;
2868 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002869
Auke Kok9a799d72007-09-15 14:07:45 -07002870 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00002871 /* On by default */
2872 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2873
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002874 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00002875 if (adapter->num_vfs)
2876 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2877
2878 /* Disable packet split due to 82599 erratum #45 */
2879 if (hw->mac.type == ixgbe_mac_82599EB)
2880 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002881
Alexander Duyck477de6e2010-08-19 13:38:11 +00002882#ifdef IXGBE_FCOE
2883 /* adjust max frame to be able to do baby jumbo for FCoE */
2884 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2885 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2886 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2887
2888#endif /* IXGBE_FCOE */
2889 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2890 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2891 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2892 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2893
2894 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002895 }
2896
Alexander Duyck919e78a2011-08-26 09:52:38 +00002897 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
2898 max_frame += VLAN_HLEN;
2899
2900 /* Set the RX buffer length according to the mode */
2901 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
2902 rx_buf_len = IXGBE_RX_HDR_SIZE;
2903 } else {
2904 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
2905 (netdev->mtu <= ETH_DATA_LEN))
2906 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
2907 /*
2908 * Make best use of allocation by using all but 1K of a
2909 * power of 2 allocation that will be used for skb->head.
2910 */
2911 else if (max_frame <= IXGBE_RXBUFFER_3K)
2912 rx_buf_len = IXGBE_RXBUFFER_3K;
2913 else if (max_frame <= IXGBE_RXBUFFER_7K)
2914 rx_buf_len = IXGBE_RXBUFFER_7K;
2915 else if (max_frame <= IXGBE_RXBUFFER_15K)
2916 rx_buf_len = IXGBE_RXBUFFER_15K;
2917 else
2918 rx_buf_len = IXGBE_MAX_RXBUFFER;
2919 }
2920
Auke Kok9a799d72007-09-15 14:07:45 -07002921 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002922 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2923 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002924 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2925
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002926 /*
2927 * Setup the HW Rx Head and Tail Descriptor Pointers and
2928 * the Base and Length of the Rx Descriptor Ring
2929 */
Auke Kok9a799d72007-09-15 14:07:45 -07002930 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002931 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002932 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002933
Yi Zou6e455b892009-08-06 13:05:44 +00002934 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002935 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002936 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002937 clear_ring_ps_enabled(rx_ring);
2938
2939 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
2940 set_ring_rsc_enabled(rx_ring);
2941 else
2942 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002943
Yi Zou63f39bd2009-05-17 12:34:35 +00002944#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002945 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002946 struct ixgbe_ring_feature *f;
2947 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002948 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002949 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00002950 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2951 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002952 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002953 } else if (!ring_is_rsc_enabled(rx_ring) &&
2954 !ring_is_ps_enabled(rx_ring)) {
2955 rx_ring->rx_buf_len =
2956 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002957 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002958 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002959#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002960 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00002961}
2962
Alexander Duyck73670962010-08-19 13:38:34 +00002963static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2964{
2965 struct ixgbe_hw *hw = &adapter->hw;
2966 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2967
2968 switch (hw->mac.type) {
2969 case ixgbe_mac_82598EB:
2970 /*
2971 * For VMDq support of different descriptor types or
2972 * buffer sizes through the use of multiple SRRCTL
2973 * registers, RDRXCTL.MVMEN must be set to 1
2974 *
2975 * also, the manual doesn't mention it clearly but DCA hints
2976 * will only use queue 0's tags unless this bit is set. Side
2977 * effects of setting this bit are only that SRRCTL must be
2978 * fully programmed [0..15]
2979 */
2980 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2981 break;
2982 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002983 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00002984 /* Disable RSC for ACK packets */
2985 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2986 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2987 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2988 /* hardware requires some bits to be set by default */
2989 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
2990 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
2991 break;
2992 default:
2993 /* We should do nothing since we don't know this hardware */
2994 return;
2995 }
2996
2997 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2998}
2999
Alexander Duyck477de6e2010-08-19 13:38:11 +00003000/**
3001 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3002 * @adapter: board private structure
3003 *
3004 * Configure the Rx unit of the MAC after a reset.
3005 **/
3006static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3007{
3008 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003009 int i;
3010 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003011
3012 /* disable receives while setting up the descriptors */
3013 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3014 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3015
3016 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003017 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003018
Alexander Duyck9e10e042010-08-19 13:40:06 +00003019 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003020 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003021
Alexander Duyck9e10e042010-08-19 13:40:06 +00003022 ixgbe_set_uta(adapter);
3023
Alexander Duyck477de6e2010-08-19 13:38:11 +00003024 /* set_rx_buffer_len must be called before ring initialization */
3025 ixgbe_set_rx_buffer_len(adapter);
3026
3027 /*
3028 * Setup the HW Rx Head and Tail Descriptor Pointers and
3029 * the Base and Length of the Rx Descriptor Ring
3030 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003031 for (i = 0; i < adapter->num_rx_queues; i++)
3032 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003033
Alexander Duyck9e10e042010-08-19 13:40:06 +00003034 /* disable drop enable for 82598 parts */
3035 if (hw->mac.type == ixgbe_mac_82598EB)
3036 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3037
3038 /* enable all receives */
3039 rxctrl |= IXGBE_RXCTRL_RXEN;
3040 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003041}
3042
Auke Kok9a799d72007-09-15 14:07:45 -07003043static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3044{
3045 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003046 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003047 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003048
3049 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003050 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003051 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003052}
3053
3054static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3055{
3056 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003057 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003058 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003059
Auke Kok9a799d72007-09-15 14:07:45 -07003060 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003061 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003062 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003063}
3064
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003065/**
3066 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3067 * @adapter: driver data
3068 */
3069static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3070{
3071 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003072 u32 vlnctrl;
3073
3074 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3075 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3076 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3077}
3078
3079/**
3080 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3081 * @adapter: driver data
3082 */
3083static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3084{
3085 struct ixgbe_hw *hw = &adapter->hw;
3086 u32 vlnctrl;
3087
3088 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3089 vlnctrl |= IXGBE_VLNCTRL_VFE;
3090 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3091 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3092}
3093
3094/**
3095 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3096 * @adapter: driver data
3097 */
3098static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3099{
3100 struct ixgbe_hw *hw = &adapter->hw;
3101 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003102 int i, j;
3103
3104 switch (hw->mac.type) {
3105 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003106 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3107 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003108 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3109 break;
3110 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003111 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003112 for (i = 0; i < adapter->num_rx_queues; i++) {
3113 j = adapter->rx_ring[i]->reg_idx;
3114 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3115 vlnctrl &= ~IXGBE_RXDCTL_VME;
3116 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3117 }
3118 break;
3119 default:
3120 break;
3121 }
3122}
3123
3124/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003125 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003126 * @adapter: driver data
3127 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003128static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003129{
3130 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003131 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003132 int i, j;
3133
3134 switch (hw->mac.type) {
3135 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003136 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3137 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003138 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3139 break;
3140 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003141 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003142 for (i = 0; i < adapter->num_rx_queues; i++) {
3143 j = adapter->rx_ring[i]->reg_idx;
3144 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3145 vlnctrl |= IXGBE_RXDCTL_VME;
3146 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3147 }
3148 break;
3149 default:
3150 break;
3151 }
3152}
3153
Auke Kok9a799d72007-09-15 14:07:45 -07003154static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3155{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003156 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003157
Jesse Grossf62bbb52010-10-20 13:56:10 +00003158 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3159
3160 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3161 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003162}
3163
3164/**
Alexander Duyck28500622010-06-15 09:25:48 +00003165 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3166 * @netdev: network interface device structure
3167 *
3168 * Writes unicast address list to the RAR table.
3169 * Returns: -ENOMEM on failure/insufficient address space
3170 * 0 on no addresses written
3171 * X on writing X addresses to the RAR table
3172 **/
3173static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3174{
3175 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3176 struct ixgbe_hw *hw = &adapter->hw;
3177 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb152011-05-13 01:33:48 +00003178 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003179 int count = 0;
3180
3181 /* return ENOMEM indicating insufficient memory for addresses */
3182 if (netdev_uc_count(netdev) > rar_entries)
3183 return -ENOMEM;
3184
3185 if (!netdev_uc_empty(netdev) && rar_entries) {
3186 struct netdev_hw_addr *ha;
3187 /* return error if we do not support writing to RAR table */
3188 if (!hw->mac.ops.set_rar)
3189 return -ENOMEM;
3190
3191 netdev_for_each_uc_addr(ha, netdev) {
3192 if (!rar_entries)
3193 break;
3194 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3195 vfn, IXGBE_RAH_AV);
3196 count++;
3197 }
3198 }
3199 /* write the addresses in reverse order to avoid write combining */
3200 for (; rar_entries > 0 ; rar_entries--)
3201 hw->mac.ops.clear_rar(hw, rar_entries);
3202
3203 return count;
3204}
3205
3206/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003207 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003208 * @netdev: network interface device structure
3209 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003210 * The set_rx_method entry point is called whenever the unicast/multicast
3211 * address list or the network interface flags are updated. This routine is
3212 * responsible for configuring the hardware for proper unicast, multicast and
3213 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003214 **/
Greg Rose7f870472010-01-09 02:25:29 +00003215void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003216{
3217 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3218 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003219 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3220 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003221
3222 /* Check for Promiscuous and All Multicast modes */
3223
3224 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3225
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003226 /* set all bits that we expect to always be set */
3227 fctrl |= IXGBE_FCTRL_BAM;
3228 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3229 fctrl |= IXGBE_FCTRL_PMCF;
3230
Alexander Duyck28500622010-06-15 09:25:48 +00003231 /* clear the bits we are changing the status of */
3232 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3233
Auke Kok9a799d72007-09-15 14:07:45 -07003234 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003235 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003236 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003237 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003238 /* don't hardware filter vlans in promisc mode */
3239 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003240 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003241 if (netdev->flags & IFF_ALLMULTI) {
3242 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003243 vmolr |= IXGBE_VMOLR_MPE;
3244 } else {
3245 /*
3246 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003247 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003248 * that we can at least receive multicast traffic
3249 */
3250 hw->mac.ops.update_mc_addr_list(hw, netdev);
3251 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003252 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003253 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003254 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003255 /*
3256 * Write addresses to available RAR registers, if there is not
3257 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003258 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003259 */
3260 count = ixgbe_write_uc_addr_list(netdev);
3261 if (count < 0) {
3262 fctrl |= IXGBE_FCTRL_UPE;
3263 vmolr |= IXGBE_VMOLR_ROPE;
3264 }
3265 }
3266
3267 if (adapter->num_vfs) {
3268 ixgbe_restore_vf_multicasts(adapter);
3269 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3270 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3271 IXGBE_VMOLR_ROPE);
3272 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003273 }
3274
3275 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003276
3277 if (netdev->features & NETIF_F_HW_VLAN_RX)
3278 ixgbe_vlan_strip_enable(adapter);
3279 else
3280 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003281}
3282
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003283static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3284{
3285 int q_idx;
3286 struct ixgbe_q_vector *q_vector;
3287 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3288
3289 /* legacy and MSI only use one vector */
3290 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3291 q_vectors = 1;
3292
3293 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003294 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003295 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003296 }
3297}
3298
3299static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3300{
3301 int q_idx;
3302 struct ixgbe_q_vector *q_vector;
3303 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3304
3305 /* legacy and MSI only use one vector */
3306 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3307 q_vectors = 1;
3308
3309 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003310 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003311 napi_disable(&q_vector->napi);
3312 }
3313}
3314
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003315#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003316/*
3317 * ixgbe_configure_dcb - Configure DCB hardware
3318 * @adapter: ixgbe adapter struct
3319 *
3320 * This is called by the driver on open to configure the DCB hardware.
3321 * This is also called by the gennetlink interface when reconfiguring
3322 * the DCB state.
3323 */
3324static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3325{
3326 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003327 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003328
Alexander Duyck67ebd792010-08-19 13:34:04 +00003329 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3330 if (hw->mac.type == ixgbe_mac_82598EB)
3331 netif_set_gso_max_size(adapter->netdev, 65536);
3332 return;
3333 }
3334
3335 if (hw->mac.type == ixgbe_mac_82598EB)
3336 netif_set_gso_max_size(adapter->netdev, 32768);
3337
Alexander Duyck2f90b862008-11-20 20:52:10 -08003338
Alexander Duyck2f90b862008-11-20 20:52:10 -08003339 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003340 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003341
Alexander Duyck2f90b862008-11-20 20:52:10 -08003342 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003343
3344 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003345 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
Alexander Duyck971060b2011-07-15 02:31:30 +00003346#ifdef IXGBE_FCOE
John Fastabendc27931d2011-02-23 05:58:25 +00003347 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3348 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3349#endif
3350 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3351 DCB_TX_CONFIG);
3352 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3353 DCB_RX_CONFIG);
3354 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3355 } else {
3356 struct net_device *dev = adapter->netdev;
3357
3358 if (adapter->ixgbe_ieee_ets)
3359 dev->dcbnl_ops->ieee_setets(dev,
3360 adapter->ixgbe_ieee_ets);
3361 if (adapter->ixgbe_ieee_pfc)
3362 dev->dcbnl_ops->ieee_setpfc(dev,
3363 adapter->ixgbe_ieee_pfc);
3364 }
John Fastabend8187cd42011-02-23 05:58:08 +00003365
3366 /* Enable RSS Hash per TC */
3367 if (hw->mac.type != ixgbe_mac_82598EB) {
3368 int i;
3369 u32 reg = 0;
3370
3371 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3372 u8 msb = 0;
3373 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3374
3375 while (cnt >>= 1)
3376 msb++;
3377
3378 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3379 }
3380 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3381 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003382}
3383
3384#endif
John Fastabend80605c652011-05-02 12:34:10 +00003385
3386static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3387{
John Fastabend80605c652011-05-02 12:34:10 +00003388 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003389 int hdrm;
3390 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003391
3392 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3393 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003394 hdrm = 32 << adapter->fdir_pballoc;
3395 else
3396 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003397
Alexander Duyckf7e10272011-07-21 00:40:35 +00003398 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend80605c652011-05-02 12:34:10 +00003399}
3400
Alexander Duycke4911d52011-05-11 07:18:52 +00003401static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3402{
3403 struct ixgbe_hw *hw = &adapter->hw;
3404 struct hlist_node *node, *node2;
3405 struct ixgbe_fdir_filter *filter;
3406
3407 spin_lock(&adapter->fdir_perfect_lock);
3408
3409 if (!hlist_empty(&adapter->fdir_filter_list))
3410 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3411
3412 hlist_for_each_entry_safe(filter, node, node2,
3413 &adapter->fdir_filter_list, fdir_node) {
3414 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003415 &filter->filter,
3416 filter->sw_idx,
3417 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3418 IXGBE_FDIR_DROP_QUEUE :
3419 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003420 }
3421
3422 spin_unlock(&adapter->fdir_perfect_lock);
3423}
3424
Auke Kok9a799d72007-09-15 14:07:45 -07003425static void ixgbe_configure(struct ixgbe_adapter *adapter)
3426{
John Fastabend80605c652011-05-02 12:34:10 +00003427 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003428#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003429 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003430#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003431
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003432 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003433 ixgbe_restore_vlan(adapter);
3434
Yi Zoueacd73f2009-05-13 13:11:06 +00003435#ifdef IXGBE_FCOE
3436 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3437 ixgbe_configure_fcoe(adapter);
3438
3439#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003440 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003441 ixgbe_init_fdir_signature_82599(&adapter->hw,
3442 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003443 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3444 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3445 adapter->fdir_pballoc);
3446 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003447 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003448
Alexander Duyck933d41f2010-09-07 21:34:29 +00003449 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003450
Auke Kok9a799d72007-09-15 14:07:45 -07003451 ixgbe_configure_tx(adapter);
3452 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003453}
3454
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003455static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3456{
3457 switch (hw->phy.type) {
3458 case ixgbe_phy_sfp_avago:
3459 case ixgbe_phy_sfp_ftl:
3460 case ixgbe_phy_sfp_intel:
3461 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003462 case ixgbe_phy_sfp_passive_tyco:
3463 case ixgbe_phy_sfp_passive_unknown:
3464 case ixgbe_phy_sfp_active_unknown:
3465 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003466 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003467 case ixgbe_phy_nl:
3468 if (hw->mac.type == ixgbe_mac_82598EB)
3469 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003470 default:
3471 return false;
3472 }
3473}
3474
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003475/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003476 * ixgbe_sfp_link_config - set up SFP+ link
3477 * @adapter: pointer to private adapter struct
3478 **/
3479static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3480{
Alexander Duyck70864002011-04-27 09:13:56 +00003481 /*
3482 * We are assuming the worst case scenerio here, and that
3483 * is that an SFP was inserted/removed after the reset
3484 * but before SFP detection was enabled. As such the best
3485 * solution is to just start searching as soon as we start
3486 */
3487 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3488 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003489
Alexander Duyck70864002011-04-27 09:13:56 +00003490 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003491}
3492
3493/**
3494 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003495 * @hw: pointer to private hardware struct
3496 *
3497 * Returns 0 on success, negative on failure
3498 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003499static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003500{
3501 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003502 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003503 u32 ret = IXGBE_ERR_LINK_SETUP;
3504
3505 if (hw->mac.ops.check_link)
3506 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3507
3508 if (ret)
3509 goto link_cfg_out;
3510
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003511 autoneg = hw->phy.autoneg_advertised;
3512 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003513 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3514 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003515 if (ret)
3516 goto link_cfg_out;
3517
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003518 if (hw->mac.ops.setup_link)
3519 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003520link_cfg_out:
3521 return ret;
3522}
3523
Alexander Duycka34bcff2010-08-19 13:39:20 +00003524static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003525{
Auke Kok9a799d72007-09-15 14:07:45 -07003526 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003527 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003528
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003529 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003530 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3531 IXGBE_GPIE_OCD;
3532 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003533 /*
3534 * use EIAM to auto-mask when MSI-X interrupt is asserted
3535 * this saves a register write for every interrupt
3536 */
3537 switch (hw->mac.type) {
3538 case ixgbe_mac_82598EB:
3539 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3540 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003541 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003542 case ixgbe_mac_X540:
3543 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003544 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3545 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3546 break;
3547 }
3548 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003549 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3550 * specifically only auto mask tx and rx interrupts */
3551 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003552 }
3553
Alexander Duycka34bcff2010-08-19 13:39:20 +00003554 /* XXX: to interrupt immediately for EICS writes, enable this */
3555 /* gpie |= IXGBE_GPIE_EIMEN; */
3556
3557 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3558 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3559 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003560 }
3561
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003562 /* Enable Thermal over heat sensor interrupt */
3563 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3564 gpie |= IXGBE_SDP0_GPIEN;
3565
Alexander Duycka34bcff2010-08-19 13:39:20 +00003566 /* Enable fan failure interrupt */
3567 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003568 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003569
Don Skidmore2698b202011-04-13 07:01:52 +00003570 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003571 gpie |= IXGBE_SDP1_GPIEN;
3572 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003573 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003574
3575 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3576}
3577
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003578static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003579{
3580 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003581 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003582 u32 ctrl_ext;
3583
3584 ixgbe_get_hw_control(adapter);
3585 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003586
Auke Kok9a799d72007-09-15 14:07:45 -07003587 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3588 ixgbe_configure_msix(adapter);
3589 else
3590 ixgbe_configure_msi_and_legacy(adapter);
3591
Don Skidmorec6ecf392010-12-03 03:31:51 +00003592 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3593 if (hw->mac.ops.enable_tx_laser &&
3594 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003595 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003596 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003597 hw->mac.ops.enable_tx_laser(hw);
3598
Auke Kok9a799d72007-09-15 14:07:45 -07003599 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003600 ixgbe_napi_enable_all(adapter);
3601
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003602 if (ixgbe_is_sfp(hw)) {
3603 ixgbe_sfp_link_config(adapter);
3604 } else {
3605 err = ixgbe_non_sfp_link_config(hw);
3606 if (err)
3607 e_err(probe, "link_config FAILED %d\n", err);
3608 }
3609
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003610 /* clear any pending interrupts, may auto mask */
3611 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003612 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003613
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003614 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003615 * If this adapter has a fan, check to see if we had a failure
3616 * before we enabled the interrupt.
3617 */
3618 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3619 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3620 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003621 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003622 }
3623
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003624 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003625 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003626
Auke Kok9a799d72007-09-15 14:07:45 -07003627 /* bring the link up in the watchdog, this could race with our first
3628 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003629 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3630 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003631 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003632
3633 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3634 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3635 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3636 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07003637}
3638
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003639void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3640{
3641 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003642 /* put off any impending NetWatchDogTimeout */
3643 adapter->netdev->trans_start = jiffies;
3644
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003645 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003646 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003647 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003648 /*
3649 * If SR-IOV enabled then wait a bit before bringing the adapter
3650 * back up to give the VFs time to respond to the reset. The
3651 * two second wait is based upon the watchdog timer cycle in
3652 * the VF driver.
3653 */
3654 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3655 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003656 ixgbe_up(adapter);
3657 clear_bit(__IXGBE_RESETTING, &adapter->state);
3658}
3659
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003660void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003661{
3662 /* hardware has been reset, we need to reload some things */
3663 ixgbe_configure(adapter);
3664
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003665 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003666}
3667
3668void ixgbe_reset(struct ixgbe_adapter *adapter)
3669{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003670 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003671 int err;
3672
Alexander Duyck70864002011-04-27 09:13:56 +00003673 /* lock SFP init bit to prevent race conditions with the watchdog */
3674 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3675 usleep_range(1000, 2000);
3676
3677 /* clear all SFP and link config related flags while holding SFP_INIT */
3678 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
3679 IXGBE_FLAG2_SFP_NEEDS_RESET);
3680 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3681
Don Skidmore8ca783a2009-05-26 20:40:47 -07003682 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003683 switch (err) {
3684 case 0:
3685 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00003686 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003687 break;
3688 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003689 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003690 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003691 case IXGBE_ERR_EEPROM_VERSION:
3692 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003693 e_dev_warn("This device is a pre-production adapter/LOM. "
3694 "Please be aware there may be issuesassociated with "
3695 "your hardware. If you are experiencing problems "
3696 "please contact your Intel or hardware "
3697 "representative who provided you with this "
3698 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003699 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003700 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003701 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003702 }
Auke Kok9a799d72007-09-15 14:07:45 -07003703
Alexander Duyck70864002011-04-27 09:13:56 +00003704 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
3705
Auke Kok9a799d72007-09-15 14:07:45 -07003706 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003707 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3708 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003709}
3710
Auke Kok9a799d72007-09-15 14:07:45 -07003711/**
3712 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003713 * @rx_ring: ring to free buffers from
3714 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003715static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003716{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003717 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003718 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003719 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003720
Alexander Duyck84418e32010-08-19 13:40:54 +00003721 /* ring already cleared, nothing to do */
3722 if (!rx_ring->rx_buffer_info)
3723 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003724
Alexander Duyck84418e32010-08-19 13:40:54 +00003725 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003726 for (i = 0; i < rx_ring->count; i++) {
3727 struct ixgbe_rx_buffer *rx_buffer_info;
3728
3729 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3730 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003731 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003732 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003733 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003734 rx_buffer_info->dma = 0;
3735 }
3736 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003737 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003738 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003739 do {
3740 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003741 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003742 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00003743 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003744 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003745 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003746 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003747 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003748 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003749 skb = skb->prev;
3750 dev_kfree_skb(this);
3751 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003752 }
3753 if (!rx_buffer_info->page)
3754 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003755 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003756 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00003757 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003758 rx_buffer_info->page_dma = 0;
3759 }
Auke Kok9a799d72007-09-15 14:07:45 -07003760 put_page(rx_buffer_info->page);
3761 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003762 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003763 }
3764
3765 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3766 memset(rx_ring->rx_buffer_info, 0, size);
3767
3768 /* Zero out the descriptor ring */
3769 memset(rx_ring->desc, 0, rx_ring->size);
3770
3771 rx_ring->next_to_clean = 0;
3772 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003773}
3774
3775/**
3776 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07003777 * @tx_ring: ring to be cleaned
3778 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003779static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003780{
3781 struct ixgbe_tx_buffer *tx_buffer_info;
3782 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003783 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003784
Alexander Duyck84418e32010-08-19 13:40:54 +00003785 /* ring already cleared, nothing to do */
3786 if (!tx_ring->tx_buffer_info)
3787 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003788
Alexander Duyck84418e32010-08-19 13:40:54 +00003789 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003790 for (i = 0; i < tx_ring->count; i++) {
3791 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003792 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07003793 }
3794
3795 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3796 memset(tx_ring->tx_buffer_info, 0, size);
3797
3798 /* Zero out the descriptor ring */
3799 memset(tx_ring->desc, 0, tx_ring->size);
3800
3801 tx_ring->next_to_use = 0;
3802 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003803}
3804
3805/**
Auke Kok9a799d72007-09-15 14:07:45 -07003806 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3807 * @adapter: board private structure
3808 **/
3809static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3810{
3811 int i;
3812
3813 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003814 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003815}
3816
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003817/**
3818 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3819 * @adapter: board private structure
3820 **/
3821static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3822{
3823 int i;
3824
3825 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003826 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003827}
3828
Alexander Duycke4911d52011-05-11 07:18:52 +00003829static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
3830{
3831 struct hlist_node *node, *node2;
3832 struct ixgbe_fdir_filter *filter;
3833
3834 spin_lock(&adapter->fdir_perfect_lock);
3835
3836 hlist_for_each_entry_safe(filter, node, node2,
3837 &adapter->fdir_filter_list, fdir_node) {
3838 hlist_del(&filter->fdir_node);
3839 kfree(filter);
3840 }
3841 adapter->fdir_filter_count = 0;
3842
3843 spin_unlock(&adapter->fdir_perfect_lock);
3844}
3845
Auke Kok9a799d72007-09-15 14:07:45 -07003846void ixgbe_down(struct ixgbe_adapter *adapter)
3847{
3848 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003849 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003850 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003851 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07003852
3853 /* signal that we are down to the interrupt handler */
3854 set_bit(__IXGBE_DOWN, &adapter->state);
3855
3856 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003857 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3858 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003859
Yi Zou2d39d572011-01-06 14:29:56 +00003860 /* disable all enabled rx queues */
3861 for (i = 0; i < adapter->num_rx_queues; i++)
3862 /* this call also flushes the previous write */
3863 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
3864
Don Skidmore032b4322011-03-18 09:32:53 +00003865 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07003866
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003867 netif_tx_stop_all_queues(netdev);
3868
Alexander Duyck70864002011-04-27 09:13:56 +00003869 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00003870 netif_carrier_off(netdev);
3871 netif_tx_disable(netdev);
3872
3873 ixgbe_irq_disable(adapter);
3874
3875 ixgbe_napi_disable_all(adapter);
3876
Alexander Duyckd034acf2011-04-27 09:25:34 +00003877 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
3878 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00003879 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
3880
3881 del_timer_sync(&adapter->service_timer);
3882
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003883 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00003884 /* Clear EITR Select mapping */
3885 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
3886
3887 /* Mark all the VFs as inactive */
3888 for (i = 0 ; i < adapter->num_vfs; i++)
3889 adapter->vfinfo[i].clear_to_send = 0;
3890
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003891 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07003892 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003893
Auke Kok9a799d72007-09-15 14:07:45 -07003894 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003895 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003896 }
3897
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003898 /* disable transmits in the hardware now that interrupts are off */
3899 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003900 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00003901 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003902 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00003903
3904 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08003905 switch (hw->mac.type) {
3906 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003907 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00003908 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003909 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3910 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08003911 break;
3912 default:
3913 break;
3914 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003915
Paul Larson6f4a0e42008-06-24 17:00:56 -07003916 if (!pci_channel_offline(adapter->pdev))
3917 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00003918
3919 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
3920 if (hw->mac.ops.disable_tx_laser &&
3921 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003922 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003923 (hw->mac.type == ixgbe_mac_82599EB))))
3924 hw->mac.ops.disable_tx_laser(hw);
3925
Auke Kok9a799d72007-09-15 14:07:45 -07003926 ixgbe_clean_all_tx_rings(adapter);
3927 ixgbe_clean_all_rx_rings(adapter);
3928
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003929#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003930 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003931 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003932#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003933}
3934
Auke Kok9a799d72007-09-15 14:07:45 -07003935/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003936 * ixgbe_poll - NAPI Rx polling callback
3937 * @napi: structure for representing this polling device
3938 * @budget: how many packets driver is allowed to clean
3939 *
3940 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003941 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003942static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003943{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003944 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00003945 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003946 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003947 struct ixgbe_ring *ring;
3948 int per_ring_budget;
3949 bool clean_complete = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003950
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003951#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08003952 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
3953 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003954#endif
3955
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003956 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
3957 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
Auke Kok9a799d72007-09-15 14:07:45 -07003958
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003959 /* attempt to distribute budget to each queue fairly, but don't allow
3960 * the budget to go below 1 because we'll exit polling */
3961 if (q_vector->rx.count > 1)
3962 per_ring_budget = max(budget/q_vector->rx.count, 1);
3963 else
3964 per_ring_budget = budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003965
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003966 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
3967 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
3968 per_ring_budget);
3969
3970 /* If all work not completed, return budget and keep polling */
3971 if (!clean_complete)
3972 return budget;
3973
3974 /* all work done, exit the polling mode */
3975 napi_complete(napi);
3976 if (adapter->rx_itr_setting & 1)
3977 ixgbe_set_itr(q_vector);
3978 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3979 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
3980
3981 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003982}
3983
3984/**
3985 * ixgbe_tx_timeout - Respond to a Tx Hang
3986 * @netdev: network interface device structure
3987 **/
3988static void ixgbe_tx_timeout(struct net_device *netdev)
3989{
3990 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3991
3992 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00003993 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003994}
3995
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003996/**
3997 * ixgbe_set_rss_queues: Allocate queues for RSS
3998 * @adapter: board private structure to initialize
3999 *
4000 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4001 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4002 *
4003 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004004static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4005{
4006 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004007 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004008
4009 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004010 f->mask = 0xF;
4011 adapter->num_rx_queues = f->indices;
4012 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004013 ret = true;
4014 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004015 ret = false;
4016 }
4017
4018 return ret;
4019}
4020
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004021/**
4022 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4023 * @adapter: board private structure to initialize
4024 *
4025 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4026 * to the original CPU that initiated the Tx session. This runs in addition
4027 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4028 * Rx load across CPUs using RSS.
4029 *
4030 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004031static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004032{
4033 bool ret = false;
4034 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4035
4036 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4037 f_fdir->mask = 0;
4038
4039 /* Flow Director must have RSS enabled */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004040 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4041 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004042 adapter->num_tx_queues = f_fdir->indices;
4043 adapter->num_rx_queues = f_fdir->indices;
4044 ret = true;
4045 } else {
4046 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004047 }
4048 return ret;
4049}
4050
Yi Zou0331a832009-05-17 12:33:52 +00004051#ifdef IXGBE_FCOE
4052/**
4053 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4054 * @adapter: board private structure to initialize
4055 *
4056 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4057 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4058 * rx queues out of the max number of rx queues, instead, it is used as the
4059 * index of the first rx queue used by FCoE.
4060 *
4061 **/
4062static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4063{
Yi Zou0331a832009-05-17 12:33:52 +00004064 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4065
John Fastabende5b64632011-03-08 03:44:52 +00004066 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4067 return false;
4068
John Fastabende901acd2011-04-26 07:26:08 +00004069 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004070
John Fastabende901acd2011-04-26 07:26:08 +00004071 adapter->num_rx_queues = 1;
4072 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004073
John Fastabende901acd2011-04-26 07:26:08 +00004074 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4075 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004076 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004077 ixgbe_set_fdir_queues(adapter);
4078 else
4079 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004080 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004081
John Fastabende901acd2011-04-26 07:26:08 +00004082 /* adding FCoE rx rings to the end */
4083 f->mask = adapter->num_rx_queues;
4084 adapter->num_rx_queues += f->indices;
4085 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004086
John Fastabende5b64632011-03-08 03:44:52 +00004087 return true;
4088}
4089#endif /* IXGBE_FCOE */
4090
John Fastabende901acd2011-04-26 07:26:08 +00004091/* Artificial max queue cap per traffic class in DCB mode */
4092#define DCB_QUEUE_CAP 8
4093
John Fastabende5b64632011-03-08 03:44:52 +00004094#ifdef CONFIG_IXGBE_DCB
4095static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4096{
John Fastabende901acd2011-04-26 07:26:08 +00004097 int per_tc_q, q, i, offset = 0;
4098 struct net_device *dev = adapter->netdev;
4099 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004100
John Fastabende901acd2011-04-26 07:26:08 +00004101 if (!tcs)
4102 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004103
John Fastabende901acd2011-04-26 07:26:08 +00004104 /* Map queue offset and counts onto allocated tx queues */
4105 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4106 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004107
John Fastabend8b1c0b22011-05-03 02:26:48 +00004108 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004109 netdev_set_prio_tc_map(dev, i, i);
4110 netdev_set_tc_queue(dev, i, q, offset);
4111 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004112 }
4113
John Fastabende901acd2011-04-26 07:26:08 +00004114 adapter->num_tx_queues = q * tcs;
4115 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004116
4117#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004118 /* FCoE enabled queues require special configuration indexed
4119 * by feature specific indices and mask. Here we map FCoE
4120 * indices onto the DCB queue pairs allowing FCoE to own
4121 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004122 */
John Fastabende901acd2011-04-26 07:26:08 +00004123 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4124 int tc;
4125 struct ixgbe_ring_feature *f =
4126 &adapter->ring_feature[RING_F_FCOE];
4127
4128 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4129 f->indices = dev->tc_to_txq[tc].count;
4130 f->mask = dev->tc_to_txq[tc].offset;
4131 }
John Fastabende5b64632011-03-08 03:44:52 +00004132#endif
4133
John Fastabende901acd2011-04-26 07:26:08 +00004134 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004135}
John Fastabende5b64632011-03-08 03:44:52 +00004136#endif
Yi Zou0331a832009-05-17 12:33:52 +00004137
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004138/**
4139 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4140 * @adapter: board private structure to initialize
4141 *
4142 * IOV doesn't actually use anything, so just NAK the
4143 * request for now and let the other queue routines
4144 * figure out what to do.
4145 */
4146static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4147{
4148 return false;
4149}
4150
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004151/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004152 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004153 * @adapter: board private structure to initialize
4154 *
4155 * This is the top level queue allocation routine. The order here is very
4156 * important, starting with the "most" number of features turned on at once,
4157 * and ending with the smallest set of features. This way large combinations
4158 * can be allocated if they're turned on, and smaller combinations are the
4159 * fallthrough conditions.
4160 *
4161 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004162static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004163{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004164 /* Start with base case */
4165 adapter->num_rx_queues = 1;
4166 adapter->num_tx_queues = 1;
4167 adapter->num_rx_pools = adapter->num_rx_queues;
4168 adapter->num_rx_queues_per_pool = 1;
4169
4170 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004171 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004172
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004173#ifdef CONFIG_IXGBE_DCB
4174 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004175 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004176
4177#endif
John Fastabende5b64632011-03-08 03:44:52 +00004178#ifdef IXGBE_FCOE
4179 if (ixgbe_set_fcoe_queues(adapter))
4180 goto done;
4181
4182#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004183 if (ixgbe_set_fdir_queues(adapter))
4184 goto done;
4185
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004186 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004187 goto done;
4188
4189 /* fallback to base case */
4190 adapter->num_rx_queues = 1;
4191 adapter->num_tx_queues = 1;
4192
4193done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004194 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004195 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004196 return netif_set_real_num_rx_queues(adapter->netdev,
4197 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004198}
4199
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004200static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004201 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004202{
4203 int err, vector_threshold;
4204
4205 /* We'll want at least 3 (vector_threshold):
4206 * 1) TxQ[0] Cleanup
4207 * 2) RxQ[0] Cleanup
4208 * 3) Other (Link Status Change, etc.)
4209 * 4) TCP Timer (optional)
4210 */
4211 vector_threshold = MIN_MSIX_COUNT;
4212
4213 /* The more we get, the more we will assign to Tx/Rx Cleanup
4214 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4215 * Right now, we simply care about how many we'll get; we'll
4216 * set them up later while requesting irq's.
4217 */
4218 while (vectors >= vector_threshold) {
4219 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004220 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004221 if (!err) /* Success in acquiring all requested vectors. */
4222 break;
4223 else if (err < 0)
4224 vectors = 0; /* Nasty failure, quit now */
4225 else /* err == number of vectors we should try again with */
4226 vectors = err;
4227 }
4228
4229 if (vectors < vector_threshold) {
4230 /* Can't allocate enough MSI-X interrupts? Oh well.
4231 * This just means we'll go with either a single MSI
4232 * vector or fall back to legacy interrupts.
4233 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004234 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4235 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004236 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4237 kfree(adapter->msix_entries);
4238 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004239 } else {
4240 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004241 /*
4242 * Adjust for only the vectors we'll use, which is minimum
4243 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4244 * vectors we were allocated.
4245 */
4246 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004247 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004248 }
4249}
4250
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004251/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004252 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004253 * @adapter: board private structure to initialize
4254 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004255 * Cache the descriptor ring offsets for RSS to the assigned rings.
4256 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004257 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004258static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004259{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004260 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004261
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004262 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4263 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004264
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004265 for (i = 0; i < adapter->num_rx_queues; i++)
4266 adapter->rx_ring[i]->reg_idx = i;
4267 for (i = 0; i < adapter->num_tx_queues; i++)
4268 adapter->tx_ring[i]->reg_idx = i;
4269
4270 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004271}
4272
4273#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004274
4275/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004276static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4277 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004278{
4279 struct net_device *dev = adapter->netdev;
4280 struct ixgbe_hw *hw = &adapter->hw;
4281 u8 num_tcs = netdev_get_num_tc(dev);
4282
4283 *tx = 0;
4284 *rx = 0;
4285
4286 switch (hw->mac.type) {
4287 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004288 *tx = tc << 2;
4289 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004290 break;
4291 case ixgbe_mac_82599EB:
4292 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004293 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004294 if (tc < 3) {
4295 *tx = tc << 5;
4296 *rx = tc << 4;
4297 } else if (tc < 5) {
4298 *tx = ((tc + 2) << 4);
4299 *rx = tc << 4;
4300 } else if (tc < num_tcs) {
4301 *tx = ((tc + 8) << 3);
4302 *rx = tc << 4;
4303 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004304 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004305 *rx = tc << 5;
4306 switch (tc) {
4307 case 0:
4308 *tx = 0;
4309 break;
4310 case 1:
4311 *tx = 64;
4312 break;
4313 case 2:
4314 *tx = 96;
4315 break;
4316 case 3:
4317 *tx = 112;
4318 break;
4319 default:
4320 break;
4321 }
4322 }
4323 break;
4324 default:
4325 break;
4326 }
4327}
4328
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004329/**
4330 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4331 * @adapter: board private structure to initialize
4332 *
4333 * Cache the descriptor ring offsets for DCB to the assigned rings.
4334 *
4335 **/
4336static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4337{
John Fastabende5b64632011-03-08 03:44:52 +00004338 struct net_device *dev = adapter->netdev;
4339 int i, j, k;
4340 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004341
John Fastabend8b1c0b22011-05-03 02:26:48 +00004342 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004343 return false;
4344
John Fastabende5b64632011-03-08 03:44:52 +00004345 for (i = 0, k = 0; i < num_tcs; i++) {
4346 unsigned int tx_s, rx_s;
4347 u16 count = dev->tc_to_txq[i].count;
4348
4349 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4350 for (j = 0; j < count; j++, k++) {
4351 adapter->tx_ring[k]->reg_idx = tx_s + j;
4352 adapter->rx_ring[k]->reg_idx = rx_s + j;
4353 adapter->tx_ring[k]->dcb_tc = i;
4354 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004355 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004356 }
John Fastabende5b64632011-03-08 03:44:52 +00004357
4358 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004359}
4360#endif
4361
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004362/**
4363 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4364 * @adapter: board private structure to initialize
4365 *
4366 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4367 *
4368 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004369static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004370{
4371 int i;
4372 bool ret = false;
4373
Alexander Duyck03ecf912011-05-20 07:36:17 +00004374 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4375 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004376 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004377 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004378 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004379 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004380 ret = true;
4381 }
4382
4383 return ret;
4384}
4385
Yi Zou0331a832009-05-17 12:33:52 +00004386#ifdef IXGBE_FCOE
4387/**
4388 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4389 * @adapter: board private structure to initialize
4390 *
4391 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4392 *
4393 */
4394static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4395{
Yi Zou0331a832009-05-17 12:33:52 +00004396 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004397 int i;
4398 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004399
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004400 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4401 return false;
4402
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004403 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004404 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004405 ixgbe_cache_ring_fdir(adapter);
4406 else
4407 ixgbe_cache_ring_rss(adapter);
4408
4409 fcoe_rx_i = f->mask;
4410 fcoe_tx_i = f->mask;
4411 }
4412 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4413 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4414 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4415 }
4416 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004417}
4418
4419#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004420/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004421 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4422 * @adapter: board private structure to initialize
4423 *
4424 * SR-IOV doesn't use any descriptor rings but changes the default if
4425 * no other mapping is used.
4426 *
4427 */
4428static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4429{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004430 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4431 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004432 if (adapter->num_vfs)
4433 return true;
4434 else
4435 return false;
4436}
4437
4438/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004439 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4440 * @adapter: board private structure to initialize
4441 *
4442 * Once we know the feature-set enabled for the device, we'll cache
4443 * the register offset the descriptor ring is assigned to.
4444 *
4445 * Note, the order the various feature calls is important. It must start with
4446 * the "most" features enabled at the same time, then trickle down to the
4447 * least amount of features turned on at once.
4448 **/
4449static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4450{
4451 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004452 adapter->rx_ring[0]->reg_idx = 0;
4453 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004454
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004455 if (ixgbe_cache_ring_sriov(adapter))
4456 return;
4457
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004458#ifdef CONFIG_IXGBE_DCB
4459 if (ixgbe_cache_ring_dcb(adapter))
4460 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004461#endif
John Fastabende5b64632011-03-08 03:44:52 +00004462
4463#ifdef IXGBE_FCOE
4464 if (ixgbe_cache_ring_fcoe(adapter))
4465 return;
4466#endif /* IXGBE_FCOE */
4467
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004468 if (ixgbe_cache_ring_fdir(adapter))
4469 return;
4470
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004471 if (ixgbe_cache_ring_rss(adapter))
4472 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004473}
4474
Auke Kok9a799d72007-09-15 14:07:45 -07004475/**
4476 * ixgbe_alloc_queues - Allocate memory for all rings
4477 * @adapter: board private structure to initialize
4478 *
4479 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004480 * number of queues at compile-time. The polling_netdev array is
4481 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004482 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004483static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004484{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004485 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004486
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004487 if (nid < 0 || !node_online(nid))
4488 nid = first_online_node;
4489
4490 for (; tx < adapter->num_tx_queues; tx++) {
4491 struct ixgbe_ring *ring;
4492
4493 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004494 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004495 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004496 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004497 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004498 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004499 ring->queue_index = tx;
4500 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004501 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004502 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004503
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004504 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004505 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004506
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004507 for (; rx < adapter->num_rx_queues; rx++) {
4508 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004509
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004510 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004511 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004512 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004513 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004514 goto err_allocation;
4515 ring->count = adapter->rx_ring_count;
4516 ring->queue_index = rx;
4517 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004518 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004519 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004520
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004521 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004522 }
4523
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004524 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004525
4526 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004527
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004528err_allocation:
4529 while (tx)
4530 kfree(adapter->tx_ring[--tx]);
4531
4532 while (rx)
4533 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004534 return -ENOMEM;
4535}
4536
4537/**
4538 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4539 * @adapter: board private structure to initialize
4540 *
4541 * Attempt to configure the interrupts using the best available
4542 * capabilities of the hardware and the kernel.
4543 **/
Al Virofeea6a52008-11-27 15:34:07 -08004544static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004545{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004546 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004547 int err = 0;
4548 int vector, v_budget;
4549
4550 /*
4551 * It's easy to be greedy for MSI-X vectors, but it really
4552 * doesn't do us much good if we have a lot more vectors
4553 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004554 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004555 */
4556 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004557 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004558
4559 /*
4560 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004561 * hw.mac->max_msix_vectors vectors. With features
4562 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4563 * descriptor queues supported by our device. Thus, we cap it off in
4564 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004565 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004566 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004567
4568 /* A failure in MSI-X entry allocation isn't fatal, but it does
4569 * mean we disable MSI-X capabilities of the adapter. */
4570 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004571 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004572 if (adapter->msix_entries) {
4573 for (vector = 0; vector < v_budget; vector++)
4574 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004575
Alexander Duyck7a921c92009-05-06 10:43:28 +00004576 ixgbe_acquire_msix_vectors(adapter, v_budget);
4577
4578 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4579 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004580 }
David S. Miller26d27842010-05-03 15:18:22 -07004581
Alexander Duyck7a921c92009-05-06 10:43:28 +00004582 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4583 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004584 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004585 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004586 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004587 "queues are disabled. Disabling Flow Director\n");
4588 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004589 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004590 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004591 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4592 ixgbe_disable_sriov(adapter);
4593
Ben Hutchings847f53f2010-09-27 08:28:56 +00004594 err = ixgbe_set_num_queues(adapter);
4595 if (err)
4596 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004597
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004598 err = pci_enable_msi(adapter->pdev);
4599 if (!err) {
4600 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4601 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004602 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4603 "Unable to allocate MSI interrupt, "
4604 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004605 /* reset err */
4606 err = 0;
4607 }
4608
4609out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004610 return err;
4611}
4612
Alexander Duyck7a921c92009-05-06 10:43:28 +00004613/**
4614 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4615 * @adapter: board private structure to initialize
4616 *
4617 * We allocate one q_vector per queue interrupt. If allocation fails we
4618 * return -ENOMEM.
4619 **/
4620static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4621{
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004622 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004623 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004624
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004625 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004626 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004627 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004628 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004629
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004630 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004631 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004632 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004633 if (!q_vector)
4634 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004635 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004636 if (!q_vector)
4637 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004638
Alexander Duyck7a921c92009-05-06 10:43:28 +00004639 q_vector->adapter = adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004640 q_vector->v_idx = v_idx;
4641
Alexander Duyck207867f2011-07-15 03:05:37 +00004642 /* Allocate the affinity_hint cpumask, configure the mask */
4643 if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
4644 goto err_out;
4645 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
4646
Alexander Duyck08c88332011-06-11 01:45:03 +00004647 if (q_vector->tx.count && !q_vector->rx.count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004648 q_vector->eitr = adapter->tx_eitr_param;
4649 else
4650 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004651
4652 netif_napi_add(adapter->netdev, &q_vector->napi,
4653 ixgbe_poll, 64);
4654 adapter->q_vector[v_idx] = q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004655 }
4656
4657 return 0;
4658
4659err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004660 while (v_idx) {
4661 v_idx--;
4662 q_vector = adapter->q_vector[v_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004663 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004664 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004665 kfree(q_vector);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004666 adapter->q_vector[v_idx] = NULL;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004667 }
4668 return -ENOMEM;
4669}
4670
4671/**
4672 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4673 * @adapter: board private structure to initialize
4674 *
4675 * This function frees the memory allocated to the q_vectors. In addition if
4676 * NAPI is enabled it will delete any references to the NAPI struct prior
4677 * to freeing the q_vector.
4678 **/
4679static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4680{
Alexander Duyck207867f2011-07-15 03:05:37 +00004681 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004682
Alexander Duyck91281fd2009-06-04 16:00:27 +00004683 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004684 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004685 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004686 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004687
Alexander Duyck207867f2011-07-15 03:05:37 +00004688 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
4689 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
4690 adapter->q_vector[v_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004691 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004692 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004693 kfree(q_vector);
4694 }
4695}
4696
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004697static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004698{
4699 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4700 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4701 pci_disable_msix(adapter->pdev);
4702 kfree(adapter->msix_entries);
4703 adapter->msix_entries = NULL;
4704 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4705 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4706 pci_disable_msi(adapter->pdev);
4707 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004708}
4709
4710/**
4711 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4712 * @adapter: board private structure to initialize
4713 *
4714 * We determine which interrupt scheme to use based on...
4715 * - Kernel support (MSI, MSI-X)
4716 * - which can be user-defined (via MODULE_PARAM)
4717 * - Hardware queue count (num_*_queues)
4718 * - defined by miscellaneous hardware support/features (RSS, etc.)
4719 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004720int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004721{
4722 int err;
4723
4724 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004725 err = ixgbe_set_num_queues(adapter);
4726 if (err)
4727 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004728
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004729 err = ixgbe_set_interrupt_capability(adapter);
4730 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004731 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004732 goto err_set_interrupt;
4733 }
4734
Alexander Duyck7a921c92009-05-06 10:43:28 +00004735 err = ixgbe_alloc_q_vectors(adapter);
4736 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004737 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004738 goto err_alloc_q_vectors;
4739 }
4740
4741 err = ixgbe_alloc_queues(adapter);
4742 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004743 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004744 goto err_alloc_queues;
4745 }
4746
Emil Tantilov849c4542010-06-03 16:53:41 +00004747 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004748 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4749 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004750
4751 set_bit(__IXGBE_DOWN, &adapter->state);
4752
4753 return 0;
4754
Alexander Duyck7a921c92009-05-06 10:43:28 +00004755err_alloc_queues:
4756 ixgbe_free_q_vectors(adapter);
4757err_alloc_q_vectors:
4758 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004759err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004760 return err;
4761}
4762
4763/**
4764 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4765 * @adapter: board private structure to clear interrupt scheme on
4766 *
4767 * We go through and clear interrupt specific resources and reset the structure
4768 * to pre-load conditions
4769 **/
4770void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4771{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004772 int i;
4773
4774 for (i = 0; i < adapter->num_tx_queues; i++) {
4775 kfree(adapter->tx_ring[i]);
4776 adapter->tx_ring[i] = NULL;
4777 }
4778 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004779 struct ixgbe_ring *ring = adapter->rx_ring[i];
4780
4781 /* ixgbe_get_stats64() might access this ring, we must wait
4782 * a grace period before freeing it.
4783 */
Lai Jiangshanbcec8b62011-03-18 11:57:21 +08004784 kfree_rcu(ring, rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004785 adapter->rx_ring[i] = NULL;
4786 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004787
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00004788 adapter->num_tx_queues = 0;
4789 adapter->num_rx_queues = 0;
4790
Alexander Duyck7a921c92009-05-06 10:43:28 +00004791 ixgbe_free_q_vectors(adapter);
4792 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004793}
4794
4795/**
4796 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4797 * @adapter: board private structure to initialize
4798 *
4799 * ixgbe_sw_init initializes the Adapter private data structure.
4800 * Fields are initialized based on PCI device information and
4801 * OS network device settings (MTU size).
4802 **/
4803static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4804{
4805 struct ixgbe_hw *hw = &adapter->hw;
4806 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004807 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004808 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004809#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004810 int j;
4811 struct tc_configuration *tc;
4812#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004813 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004814
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004815 /* PCI config space info */
4816
4817 hw->vendor_id = pdev->vendor;
4818 hw->device_id = pdev->device;
4819 hw->revision_id = pdev->revision;
4820 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4821 hw->subsystem_device_id = pdev->subsystem_device;
4822
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004823 /* Set capability flags */
4824 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4825 adapter->ring_feature[RING_F_RSS].indices = rss;
4826 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08004827 switch (hw->mac.type) {
4828 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004829 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4830 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004831 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004832 break;
4833 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004834 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004835 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004836 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4837 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004838 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4839 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004840 /* Flow Director hash filters enabled */
4841 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4842 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004843 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004844 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004845 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004846#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004847 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4848 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4849 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004850#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004851 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004852 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004853#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004854#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004855 break;
4856 default:
4857 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004858 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004859
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004860 /* n-tuple support exists, always init our spinlock */
4861 spin_lock_init(&adapter->fdir_perfect_lock);
4862
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004863#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004864 /* Configure DCB traffic classes */
4865 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4866 tc = &adapter->dcb_cfg.tc_config[j];
4867 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4868 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4869 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4870 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4871 tc->dcb_pfc = pfc_disabled;
4872 }
4873 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4874 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004875 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004876 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004877 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004878 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00004879 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004880
4881#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004882
4883 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004884 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004885 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004886#ifdef CONFIG_DCB
4887 adapter->last_lfc_mode = hw->fc.current_mode;
4888#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004889 hw->fc.high_water = FC_HIGH_WATER(max_frame);
4890 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004891 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4892 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004893 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004894
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004895 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004896 adapter->rx_itr_setting = 1;
4897 adapter->rx_eitr_param = 20000;
4898 adapter->tx_itr_setting = 1;
4899 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004900
4901 /* set defaults for eitr in MegaBytes */
4902 adapter->eitr_low = 10;
4903 adapter->eitr_high = 20;
4904
4905 /* set default ring sizes */
4906 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4907 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4908
Alexander Duyckbd198052011-06-11 01:45:08 +00004909 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004910 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004911
Auke Kok9a799d72007-09-15 14:07:45 -07004912 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004913 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004914 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004915 return -EIO;
4916 }
4917
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004918 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004919 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4920
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004921 /* get assigned NUMA node */
4922 adapter->node = dev_to_node(&pdev->dev);
4923
Auke Kok9a799d72007-09-15 14:07:45 -07004924 set_bit(__IXGBE_DOWN, &adapter->state);
4925
4926 return 0;
4927}
4928
4929/**
4930 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004931 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004932 *
4933 * Return 0 on success, negative on failure
4934 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004935int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004936{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004937 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004938 int size;
4939
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004940 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004941 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004942 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004943 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004944 if (!tx_ring->tx_buffer_info)
4945 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004946
4947 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004948 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004949 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004950
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004951 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00004952 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004953 if (!tx_ring->desc)
4954 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004955
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004956 tx_ring->next_to_use = 0;
4957 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004958 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004959
4960err:
4961 vfree(tx_ring->tx_buffer_info);
4962 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004963 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004964 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004965}
4966
4967/**
Alexander Duyck69888672008-09-11 20:05:39 -07004968 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4969 * @adapter: board private structure
4970 *
4971 * If this function returns with an error, then it's possible one or
4972 * more of the rings is populated (while the rest are not). It is the
4973 * callers duty to clean those orphaned rings.
4974 *
4975 * Return 0 on success, negative on failure
4976 **/
4977static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4978{
4979 int i, err = 0;
4980
4981 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004982 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004983 if (!err)
4984 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00004985 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07004986 break;
4987 }
4988
4989 return err;
4990}
4991
4992/**
Auke Kok9a799d72007-09-15 14:07:45 -07004993 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004994 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004995 *
4996 * Returns 0 on success, negative on failure
4997 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004998int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004999{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005000 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005001 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005002
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005003 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005004 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005005 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005006 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005007 if (!rx_ring->rx_buffer_info)
5008 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005009
Auke Kok9a799d72007-09-15 14:07:45 -07005010 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005011 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5012 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005013
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005014 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005015 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005016
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005017 if (!rx_ring->desc)
5018 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005019
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005020 rx_ring->next_to_clean = 0;
5021 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005022
5023 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005024err:
5025 vfree(rx_ring->rx_buffer_info);
5026 rx_ring->rx_buffer_info = NULL;
5027 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005028 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005029}
5030
5031/**
Alexander Duyck69888672008-09-11 20:05:39 -07005032 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5033 * @adapter: board private structure
5034 *
5035 * If this function returns with an error, then it's possible one or
5036 * more of the rings is populated (while the rest are not). It is the
5037 * callers duty to clean those orphaned rings.
5038 *
5039 * Return 0 on success, negative on failure
5040 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005041static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5042{
5043 int i, err = 0;
5044
5045 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005046 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005047 if (!err)
5048 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005049 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005050 break;
5051 }
5052
5053 return err;
5054}
5055
5056/**
Auke Kok9a799d72007-09-15 14:07:45 -07005057 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005058 * @tx_ring: Tx descriptor ring for a specific queue
5059 *
5060 * Free all transmit software resources
5061 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005062void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005063{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005064 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005065
5066 vfree(tx_ring->tx_buffer_info);
5067 tx_ring->tx_buffer_info = NULL;
5068
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005069 /* if not set, then don't free */
5070 if (!tx_ring->desc)
5071 return;
5072
5073 dma_free_coherent(tx_ring->dev, tx_ring->size,
5074 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005075
5076 tx_ring->desc = NULL;
5077}
5078
5079/**
5080 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5081 * @adapter: board private structure
5082 *
5083 * Free all transmit software resources
5084 **/
5085static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5086{
5087 int i;
5088
5089 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005090 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005091 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005092}
5093
5094/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005095 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005096 * @rx_ring: ring to clean the resources from
5097 *
5098 * Free all receive software resources
5099 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005100void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005101{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005102 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005103
5104 vfree(rx_ring->rx_buffer_info);
5105 rx_ring->rx_buffer_info = NULL;
5106
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005107 /* if not set, then don't free */
5108 if (!rx_ring->desc)
5109 return;
5110
5111 dma_free_coherent(rx_ring->dev, rx_ring->size,
5112 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005113
5114 rx_ring->desc = NULL;
5115}
5116
5117/**
5118 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5119 * @adapter: board private structure
5120 *
5121 * Free all receive software resources
5122 **/
5123static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5124{
5125 int i;
5126
5127 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005128 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005129 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005130}
5131
5132/**
Auke Kok9a799d72007-09-15 14:07:45 -07005133 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5134 * @netdev: network interface device structure
5135 * @new_mtu: new value for maximum frame size
5136 *
5137 * Returns 0 on success, negative on failure
5138 **/
5139static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5140{
5141 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005142 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005143 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5144
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005145 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005146 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5147 hw->mac.type != ixgbe_mac_X540) {
5148 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5149 return -EINVAL;
5150 } else {
5151 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5152 return -EINVAL;
5153 }
Auke Kok9a799d72007-09-15 14:07:45 -07005154
Emil Tantilov396e7992010-07-01 20:05:12 +00005155 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005156 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005157 netdev->mtu = new_mtu;
5158
John Fastabend16b61be2010-11-16 19:26:44 -08005159 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5160 hw->fc.low_water = FC_LOW_WATER(max_frame);
5161
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005162 if (netif_running(netdev))
5163 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005164
5165 return 0;
5166}
5167
5168/**
5169 * ixgbe_open - Called when a network interface is made active
5170 * @netdev: network interface device structure
5171 *
5172 * Returns 0 on success, negative value on failure
5173 *
5174 * The open entry point is called when a network interface is made
5175 * active by the system (IFF_UP). At this point all resources needed
5176 * for transmit and receive operations are allocated, the interrupt
5177 * handler is registered with the OS, the watchdog timer is started,
5178 * and the stack is notified that the interface is ready.
5179 **/
5180static int ixgbe_open(struct net_device *netdev)
5181{
5182 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5183 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005184
Auke Kok4bebfaa2008-02-11 09:26:01 -08005185 /* disallow open during test */
5186 if (test_bit(__IXGBE_TESTING, &adapter->state))
5187 return -EBUSY;
5188
Jesse Brandeburg54386462009-04-17 20:44:27 +00005189 netif_carrier_off(netdev);
5190
Auke Kok9a799d72007-09-15 14:07:45 -07005191 /* allocate transmit descriptors */
5192 err = ixgbe_setup_all_tx_resources(adapter);
5193 if (err)
5194 goto err_setup_tx;
5195
Auke Kok9a799d72007-09-15 14:07:45 -07005196 /* allocate receive descriptors */
5197 err = ixgbe_setup_all_rx_resources(adapter);
5198 if (err)
5199 goto err_setup_rx;
5200
5201 ixgbe_configure(adapter);
5202
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005203 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005204 if (err)
5205 goto err_req_irq;
5206
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005207 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005208
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005209 netif_tx_start_all_queues(netdev);
5210
Auke Kok9a799d72007-09-15 14:07:45 -07005211 return 0;
5212
Auke Kok9a799d72007-09-15 14:07:45 -07005213err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005214err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005215 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005216err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005217 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005218 ixgbe_reset(adapter);
5219
5220 return err;
5221}
5222
5223/**
5224 * ixgbe_close - Disables a network interface
5225 * @netdev: network interface device structure
5226 *
5227 * Returns 0, this is not allowed to fail
5228 *
5229 * The close entry point is called when an interface is de-activated
5230 * by the OS. The hardware is still under the drivers control, but
5231 * needs to be disabled. A global MAC reset is issued to stop the
5232 * hardware, and all transmit and receive resources are freed.
5233 **/
5234static int ixgbe_close(struct net_device *netdev)
5235{
5236 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005237
5238 ixgbe_down(adapter);
5239 ixgbe_free_irq(adapter);
5240
Alexander Duycke4911d52011-05-11 07:18:52 +00005241 ixgbe_fdir_filter_exit(adapter);
5242
Auke Kok9a799d72007-09-15 14:07:45 -07005243 ixgbe_free_all_tx_resources(adapter);
5244 ixgbe_free_all_rx_resources(adapter);
5245
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005246 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005247
5248 return 0;
5249}
5250
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005251#ifdef CONFIG_PM
5252static int ixgbe_resume(struct pci_dev *pdev)
5253{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005254 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5255 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005256 u32 err;
5257
5258 pci_set_power_state(pdev, PCI_D0);
5259 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005260 /*
5261 * pci_restore_state clears dev->state_saved so call
5262 * pci_save_state to restore it.
5263 */
5264 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005265
5266 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005267 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005268 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005269 return err;
5270 }
5271 pci_set_master(pdev);
5272
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005273 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005274
5275 err = ixgbe_init_interrupt_scheme(adapter);
5276 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005277 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005278 return err;
5279 }
5280
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005281 ixgbe_reset(adapter);
5282
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005283 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5284
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005285 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005286 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005287 if (err)
5288 return err;
5289 }
5290
5291 netif_device_attach(netdev);
5292
5293 return 0;
5294}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005295#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005296
5297static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005298{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005299 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5300 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005301 struct ixgbe_hw *hw = &adapter->hw;
5302 u32 ctrl, fctrl;
5303 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005304#ifdef CONFIG_PM
5305 int retval = 0;
5306#endif
5307
5308 netif_device_detach(netdev);
5309
5310 if (netif_running(netdev)) {
5311 ixgbe_down(adapter);
5312 ixgbe_free_irq(adapter);
5313 ixgbe_free_all_tx_resources(adapter);
5314 ixgbe_free_all_rx_resources(adapter);
5315 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005316
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005317 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005318#ifdef CONFIG_DCB
5319 kfree(adapter->ixgbe_ieee_pfc);
5320 kfree(adapter->ixgbe_ieee_ets);
5321#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005322
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005323#ifdef CONFIG_PM
5324 retval = pci_save_state(pdev);
5325 if (retval)
5326 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005327
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005328#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005329 if (wufc) {
5330 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005331
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005332 /* turn on all-multi mode if wake on multicast is enabled */
5333 if (wufc & IXGBE_WUFC_MC) {
5334 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5335 fctrl |= IXGBE_FCTRL_MPE;
5336 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5337 }
5338
5339 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5340 ctrl |= IXGBE_CTRL_GIO_DIS;
5341 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5342
5343 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5344 } else {
5345 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5346 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5347 }
5348
Alexander Duyckbd508172010-11-16 19:27:03 -08005349 switch (hw->mac.type) {
5350 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005351 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005352 break;
5353 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005354 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005355 pci_wake_from_d3(pdev, !!wufc);
5356 break;
5357 default:
5358 break;
5359 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005360
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005361 *enable_wake = !!wufc;
5362
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005363 ixgbe_release_hw_control(adapter);
5364
5365 pci_disable_device(pdev);
5366
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005367 return 0;
5368}
5369
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005370#ifdef CONFIG_PM
5371static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5372{
5373 int retval;
5374 bool wake;
5375
5376 retval = __ixgbe_shutdown(pdev, &wake);
5377 if (retval)
5378 return retval;
5379
5380 if (wake) {
5381 pci_prepare_to_sleep(pdev);
5382 } else {
5383 pci_wake_from_d3(pdev, false);
5384 pci_set_power_state(pdev, PCI_D3hot);
5385 }
5386
5387 return 0;
5388}
5389#endif /* CONFIG_PM */
5390
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005391static void ixgbe_shutdown(struct pci_dev *pdev)
5392{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005393 bool wake;
5394
5395 __ixgbe_shutdown(pdev, &wake);
5396
5397 if (system_state == SYSTEM_POWER_OFF) {
5398 pci_wake_from_d3(pdev, wake);
5399 pci_set_power_state(pdev, PCI_D3hot);
5400 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005401}
5402
5403/**
Auke Kok9a799d72007-09-15 14:07:45 -07005404 * ixgbe_update_stats - Update the board statistics counters.
5405 * @adapter: board private structure
5406 **/
5407void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5408{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005409 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005410 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005411 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005412 u64 total_mpc = 0;
5413 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005414 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5415 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5416 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005417
Don Skidmored08935c2010-06-11 13:20:29 +00005418 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5419 test_bit(__IXGBE_RESETTING, &adapter->state))
5420 return;
5421
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005422 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005423 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005424 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005425 for (i = 0; i < 16; i++)
5426 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005427 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005428 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005429 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5430 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005431 }
5432 adapter->rsc_total_count = rsc_count;
5433 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005434 }
5435
Alexander Duyck5b7da512010-11-16 19:26:50 -08005436 for (i = 0; i < adapter->num_rx_queues; i++) {
5437 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5438 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5439 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5440 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5441 bytes += rx_ring->stats.bytes;
5442 packets += rx_ring->stats.packets;
5443 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005444 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005445 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5446 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5447 netdev->stats.rx_bytes = bytes;
5448 netdev->stats.rx_packets = packets;
5449
5450 bytes = 0;
5451 packets = 0;
5452 /* gather some stats to the adapter struct that are per queue */
5453 for (i = 0; i < adapter->num_tx_queues; i++) {
5454 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5455 restart_queue += tx_ring->tx_stats.restart_queue;
5456 tx_busy += tx_ring->tx_stats.tx_busy;
5457 bytes += tx_ring->stats.bytes;
5458 packets += tx_ring->stats.packets;
5459 }
5460 adapter->restart_queue = restart_queue;
5461 adapter->tx_busy = tx_busy;
5462 netdev->stats.tx_bytes = bytes;
5463 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005464
Joe Perches7ca647b2010-09-07 21:35:40 +00005465 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005466 for (i = 0; i < 8; i++) {
5467 /* for packet buffers not used, the register should read 0 */
5468 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5469 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005470 hwstats->mpc[i] += mpc;
5471 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005472 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005473 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5474 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5475 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5476 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5477 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005478 switch (hw->mac.type) {
5479 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005480 hwstats->pxonrxc[i] +=
5481 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005482 break;
5483 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005484 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005485 hwstats->pxonrxc[i] +=
5486 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005487 break;
5488 default:
5489 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005490 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005491 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5492 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005493 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005494 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005495 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005496 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005497
John Fastabendc84d3242010-11-16 19:27:12 -08005498 ixgbe_update_xoff_received(adapter);
5499
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005500 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005501 switch (hw->mac.type) {
5502 case ixgbe_mac_82598EB:
5503 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005504 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5505 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5506 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5507 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005508 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005509 /* OS2BMC stats are X540 only*/
5510 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5511 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5512 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5513 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5514 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005515 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005516 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005517 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005518 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005519 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005520 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005521 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005522 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5523 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005524#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005525 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5526 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5527 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5528 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5529 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5530 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005531#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005532 break;
5533 default:
5534 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005535 }
Auke Kok9a799d72007-09-15 14:07:45 -07005536 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005537 hwstats->bprc += bprc;
5538 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005539 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005540 hwstats->mprc -= bprc;
5541 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5542 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5543 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5544 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5545 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5546 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5547 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5548 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005549 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005550 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005551 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005552 hwstats->lxofftxc += lxoff;
5553 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5554 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5555 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005556 /*
5557 * 82598 errata - tx of flow control packets is included in tx counters
5558 */
5559 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005560 hwstats->gptc -= xon_off_tot;
5561 hwstats->mptc -= xon_off_tot;
5562 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5563 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5564 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5565 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5566 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5567 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5568 hwstats->ptc64 -= xon_off_tot;
5569 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5570 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5571 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5572 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5573 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5574 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005575
5576 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005577 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005578
5579 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005580 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005581 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005582 netdev->stats.rx_length_errors = hwstats->rlec;
5583 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005584 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005585}
5586
5587/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005588 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5589 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005590 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005591static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005592{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005593 struct ixgbe_hw *hw = &adapter->hw;
5594 int i;
5595
Alexander Duyckd034acf2011-04-27 09:25:34 +00005596 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5597 return;
5598
5599 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5600
5601 /* if interface is down do nothing */
5602 if (test_bit(__IXGBE_DOWN, &adapter->state))
5603 return;
5604
5605 /* do nothing if we are not using signature filters */
5606 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5607 return;
5608
5609 adapter->fdir_overflow++;
5610
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005611 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5612 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005613 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005614 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005615 /* re-enable flow director interrupts */
5616 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005617 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005618 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005619 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005620 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005621}
5622
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005623/**
5624 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5625 * @adapter - pointer to the device adapter structure
5626 *
5627 * This function serves two purposes. First it strobes the interrupt lines
5628 * in order to make certain interrupts are occuring. Secondly it sets the
5629 * bits needed to check for TX hangs. As a result we should immediately
5630 * determine if a hang has occured.
5631 */
5632static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5633{
Auke Kok9a799d72007-09-15 14:07:45 -07005634 struct ixgbe_hw *hw = &adapter->hw;
5635 u64 eics = 0;
5636 int i;
5637
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005638 /* If we're down or resetting, just bail */
5639 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5640 test_bit(__IXGBE_RESETTING, &adapter->state))
5641 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005642
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005643 /* Force detection of hung controller */
5644 if (netif_carrier_ok(adapter->netdev)) {
5645 for (i = 0; i < adapter->num_tx_queues; i++)
5646 set_check_for_tx_hang(adapter->tx_ring[i]);
5647 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005648
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005649 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005650 /*
5651 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005652 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005653 * would set *both* EIMS and EICS for any bit in EIAM
5654 */
5655 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5656 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005657 } else {
5658 /* get one bit for every active tx/rx interrupt vector */
5659 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5660 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005661 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005662 eics |= ((u64)1 << i);
5663 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005664 }
5665
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005666 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005667 ixgbe_irq_rearm_queues(adapter, eics);
5668
Alexander Duyckfe49f042009-06-04 16:00:09 +00005669}
5670
5671/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005672 * ixgbe_watchdog_update_link - update the link status
5673 * @adapter - pointer to the device adapter structure
5674 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005675 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005676static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005677{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005678 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005679 u32 link_speed = adapter->link_speed;
5680 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005681 int i;
5682
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005683 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5684 return;
5685
5686 if (hw->mac.ops.check_link) {
5687 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005688 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005689 /* always assume link is up, if no check link function */
5690 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5691 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005692 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005693 if (link_up) {
5694 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5695 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5696 hw->mac.ops.fc_enable(hw, i);
5697 } else {
5698 hw->mac.ops.fc_enable(hw, 0);
5699 }
5700 }
5701
5702 if (link_up ||
5703 time_after(jiffies, (adapter->link_check_timeout +
5704 IXGBE_TRY_LINK_TIMEOUT))) {
5705 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5706 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5707 IXGBE_WRITE_FLUSH(hw);
5708 }
5709
5710 adapter->link_up = link_up;
5711 adapter->link_speed = link_speed;
5712}
5713
5714/**
5715 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5716 * print link up message
5717 * @adapter - pointer to the device adapter structure
5718 **/
5719static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5720{
5721 struct net_device *netdev = adapter->netdev;
5722 struct ixgbe_hw *hw = &adapter->hw;
5723 u32 link_speed = adapter->link_speed;
5724 bool flow_rx, flow_tx;
5725
5726 /* only continue if link was previously down */
5727 if (netif_carrier_ok(netdev))
5728 return;
5729
5730 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5731
5732 switch (hw->mac.type) {
5733 case ixgbe_mac_82598EB: {
5734 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5735 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5736 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5737 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5738 }
5739 break;
5740 case ixgbe_mac_X540:
5741 case ixgbe_mac_82599EB: {
5742 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5743 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5744 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5745 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5746 }
5747 break;
5748 default:
5749 flow_tx = false;
5750 flow_rx = false;
5751 break;
5752 }
5753 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5754 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5755 "10 Gbps" :
5756 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5757 "1 Gbps" :
5758 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5759 "100 Mbps" :
5760 "unknown speed"))),
5761 ((flow_rx && flow_tx) ? "RX/TX" :
5762 (flow_rx ? "RX" :
5763 (flow_tx ? "TX" : "None"))));
5764
5765 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005766 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005767}
5768
5769/**
5770 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5771 * print link down message
5772 * @adapter - pointer to the adapter structure
5773 **/
5774static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
5775{
5776 struct net_device *netdev = adapter->netdev;
5777 struct ixgbe_hw *hw = &adapter->hw;
5778
5779 adapter->link_up = false;
5780 adapter->link_speed = 0;
5781
5782 /* only continue if link was up previously */
5783 if (!netif_carrier_ok(netdev))
5784 return;
5785
5786 /* poll for SFP+ cable when link is down */
5787 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5788 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5789
5790 e_info(drv, "NIC Link is Down\n");
5791 netif_carrier_off(netdev);
5792}
5793
5794/**
5795 * ixgbe_watchdog_flush_tx - flush queues on link down
5796 * @adapter - pointer to the device adapter structure
5797 **/
5798static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5799{
5800 int i;
5801 int some_tx_pending = 0;
5802
5803 if (!netif_carrier_ok(adapter->netdev)) {
5804 for (i = 0; i < adapter->num_tx_queues; i++) {
5805 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5806 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5807 some_tx_pending = 1;
5808 break;
5809 }
5810 }
5811
5812 if (some_tx_pending) {
5813 /* We've lost link, so the controller stops DMA,
5814 * but we've got queued Tx work that's never going
5815 * to get done, so reset controller to flush Tx.
5816 * (Do the reset outside of interrupt context).
5817 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005818 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005819 }
5820 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005821}
5822
Greg Rosea985b6c32010-11-18 03:02:52 +00005823static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5824{
5825 u32 ssvpc;
5826
5827 /* Do not perform spoof check for 82598 */
5828 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
5829 return;
5830
5831 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5832
5833 /*
5834 * ssvpc register is cleared on read, if zero then no
5835 * spoofed packets in the last interval.
5836 */
5837 if (!ssvpc)
5838 return;
5839
5840 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
5841}
5842
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005843/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005844 * ixgbe_watchdog_subtask - check and bring link up
5845 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005846 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005847static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005848{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005849 /* if interface is down do nothing */
5850 if (test_bit(__IXGBE_DOWN, &adapter->state))
5851 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005852
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005853 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005854
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005855 if (adapter->link_up)
5856 ixgbe_watchdog_link_is_up(adapter);
5857 else
5858 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005859
Greg Rosea985b6c32010-11-18 03:02:52 +00005860 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005861 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005862
5863 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005864}
5865
Alexander Duyck70864002011-04-27 09:13:56 +00005866/**
5867 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5868 * @adapter - the ixgbe adapter structure
5869 **/
5870static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5871{
5872 struct ixgbe_hw *hw = &adapter->hw;
5873 s32 err;
5874
5875 /* not searching for SFP so there is nothing to do here */
5876 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5877 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5878 return;
5879
5880 /* someone else is in init, wait until next service event */
5881 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5882 return;
5883
5884 err = hw->phy.ops.identify_sfp(hw);
5885 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5886 goto sfp_out;
5887
5888 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5889 /* If no cable is present, then we need to reset
5890 * the next time we find a good cable. */
5891 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5892 }
5893
5894 /* exit on error */
5895 if (err)
5896 goto sfp_out;
5897
5898 /* exit if reset not needed */
5899 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5900 goto sfp_out;
5901
5902 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5903
5904 /*
5905 * A module may be identified correctly, but the EEPROM may not have
5906 * support for that module. setup_sfp() will fail in that case, so
5907 * we should not allow that module to load.
5908 */
5909 if (hw->mac.type == ixgbe_mac_82598EB)
5910 err = hw->phy.ops.reset(hw);
5911 else
5912 err = hw->mac.ops.setup_sfp(hw);
5913
5914 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5915 goto sfp_out;
5916
5917 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5918 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5919
5920sfp_out:
5921 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5922
5923 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5924 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5925 e_dev_err("failed to initialize because an unsupported "
5926 "SFP+ module type was detected.\n");
5927 e_dev_err("Reload the driver after installing a "
5928 "supported module.\n");
5929 unregister_netdev(adapter->netdev);
5930 }
5931}
5932
5933/**
5934 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5935 * @adapter - the ixgbe adapter structure
5936 **/
5937static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5938{
5939 struct ixgbe_hw *hw = &adapter->hw;
5940 u32 autoneg;
5941 bool negotiation;
5942
5943 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5944 return;
5945
5946 /* someone else is in init, wait until next service event */
5947 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5948 return;
5949
5950 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5951
5952 autoneg = hw->phy.autoneg_advertised;
5953 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5954 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5955 hw->mac.autotry_restart = false;
5956 if (hw->mac.ops.setup_link)
5957 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5958
5959 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5960 adapter->link_check_timeout = jiffies;
5961 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5962}
5963
5964/**
5965 * ixgbe_service_timer - Timer Call-back
5966 * @data: pointer to adapter cast into an unsigned long
5967 **/
5968static void ixgbe_service_timer(unsigned long data)
5969{
5970 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5971 unsigned long next_event_offset;
5972
5973 /* poll faster when waiting for link */
5974 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5975 next_event_offset = HZ / 10;
5976 else
5977 next_event_offset = HZ * 2;
5978
5979 /* Reset the timer */
5980 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5981
5982 ixgbe_service_event_schedule(adapter);
5983}
5984
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005985static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5986{
5987 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5988 return;
5989
5990 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5991
5992 /* If we're already down or resetting, just bail */
5993 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5994 test_bit(__IXGBE_RESETTING, &adapter->state))
5995 return;
5996
5997 ixgbe_dump(adapter);
5998 netdev_err(adapter->netdev, "Reset adapter\n");
5999 adapter->tx_timeout_count++;
6000
6001 ixgbe_reinit_locked(adapter);
6002}
6003
Alexander Duyck70864002011-04-27 09:13:56 +00006004/**
6005 * ixgbe_service_task - manages and runs subtasks
6006 * @work: pointer to work_struct containing our data
6007 **/
6008static void ixgbe_service_task(struct work_struct *work)
6009{
6010 struct ixgbe_adapter *adapter = container_of(work,
6011 struct ixgbe_adapter,
6012 service_task);
6013
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006014 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006015 ixgbe_sfp_detection_subtask(adapter);
6016 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006017 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006018 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006019 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006020 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006021
6022 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006023}
6024
Alexander Duyck897ab152011-05-27 05:31:47 +00006025void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6026 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006027{
6028 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006029 u16 i = tx_ring->next_to_use;
6030
6031 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6032
6033 i++;
6034 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6035
6036 /* set bits to identify this as an advanced context descriptor */
6037 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6038
6039 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6040 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6041 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6042 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6043}
6044
6045static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6046 u32 tx_flags, __be16 protocol, u8 *hdr_len)
6047{
Auke Kok9a799d72007-09-15 14:07:45 -07006048 int err;
Alexander Duyck897ab152011-05-27 05:31:47 +00006049 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006050 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006051
Alexander Duyck897ab152011-05-27 05:31:47 +00006052 if (!skb_is_gso(skb))
6053 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006054
Alexander Duyck897ab152011-05-27 05:31:47 +00006055 if (skb_header_cloned(skb)) {
6056 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6057 if (err)
6058 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006059 }
6060
Alexander Duyck897ab152011-05-27 05:31:47 +00006061 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6062 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6063
6064 if (protocol == __constant_htons(ETH_P_IP)) {
6065 struct iphdr *iph = ip_hdr(skb);
6066 iph->tot_len = 0;
6067 iph->check = 0;
6068 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6069 iph->daddr, 0,
6070 IPPROTO_TCP,
6071 0);
6072 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6073 } else if (skb_is_gso_v6(skb)) {
6074 ipv6_hdr(skb)->payload_len = 0;
6075 tcp_hdr(skb)->check =
6076 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6077 &ipv6_hdr(skb)->daddr,
6078 0, IPPROTO_TCP, 0);
6079 }
6080
6081 l4len = tcp_hdrlen(skb);
6082 *hdr_len = skb_transport_offset(skb) + l4len;
6083
6084 /* mss_l4len_id: use 1 as index for TSO */
6085 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6086 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6087 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6088
6089 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6090 vlan_macip_lens = skb_network_header_len(skb);
6091 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6092 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6093
6094 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6095 mss_l4len_idx);
6096
6097 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006098}
6099
Alexander Duyck897ab152011-05-27 05:31:47 +00006100static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006101 struct sk_buff *skb, u32 tx_flags,
6102 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006103{
Alexander Duyck897ab152011-05-27 05:31:47 +00006104 u32 vlan_macip_lens = 0;
6105 u32 mss_l4len_idx = 0;
6106 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006107
Alexander Duyck897ab152011-05-27 05:31:47 +00006108 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006109 if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6110 !(tx_flags & IXGBE_TX_FLAGS_TXSW))
Alexander Duyck897ab152011-05-27 05:31:47 +00006111 return false;
6112 } else {
6113 u8 l4_hdr = 0;
6114 switch (protocol) {
6115 case __constant_htons(ETH_P_IP):
6116 vlan_macip_lens |= skb_network_header_len(skb);
6117 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6118 l4_hdr = ip_hdr(skb)->protocol;
6119 break;
6120 case __constant_htons(ETH_P_IPV6):
6121 vlan_macip_lens |= skb_network_header_len(skb);
6122 l4_hdr = ipv6_hdr(skb)->nexthdr;
6123 break;
6124 default:
6125 if (unlikely(net_ratelimit())) {
6126 dev_warn(tx_ring->dev,
6127 "partial checksum but proto=%x!\n",
6128 skb->protocol);
6129 }
6130 break;
6131 }
Auke Kok9a799d72007-09-15 14:07:45 -07006132
Alexander Duyck897ab152011-05-27 05:31:47 +00006133 switch (l4_hdr) {
6134 case IPPROTO_TCP:
6135 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6136 mss_l4len_idx = tcp_hdrlen(skb) <<
6137 IXGBE_ADVTXD_L4LEN_SHIFT;
6138 break;
6139 case IPPROTO_SCTP:
6140 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6141 mss_l4len_idx = sizeof(struct sctphdr) <<
6142 IXGBE_ADVTXD_L4LEN_SHIFT;
6143 break;
6144 case IPPROTO_UDP:
6145 mss_l4len_idx = sizeof(struct udphdr) <<
6146 IXGBE_ADVTXD_L4LEN_SHIFT;
6147 break;
6148 default:
6149 if (unlikely(net_ratelimit())) {
6150 dev_warn(tx_ring->dev,
6151 "partial checksum but l4 proto=%x!\n",
6152 skb->protocol);
6153 }
6154 break;
6155 }
Auke Kok9a799d72007-09-15 14:07:45 -07006156 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006157
Alexander Duyck897ab152011-05-27 05:31:47 +00006158 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6159 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6160
6161 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6162 type_tucmd, mss_l4len_idx);
6163
6164 return (skb->ip_summed == CHECKSUM_PARTIAL);
Auke Kok9a799d72007-09-15 14:07:45 -07006165}
6166
Alexander Duyckd3d00232011-07-15 02:31:25 +00006167static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6168{
6169 /* set type for advanced descriptor with frame checksum insertion */
6170 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6171 IXGBE_ADVTXD_DCMD_IFCS |
6172 IXGBE_ADVTXD_DCMD_DEXT);
6173
6174 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006175 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006176 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6177
6178 /* set segmentation enable bits for TSO/FSO */
6179#ifdef IXGBE_FCOE
6180 if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
6181#else
6182 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6183#endif
6184 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6185
6186 return cmd_type;
6187}
6188
6189static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
6190{
6191 __le32 olinfo_status =
6192 cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6193
6194 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6195 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
6196 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6197 /* enble IPv4 checksum for TSO */
6198 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6199 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6200 }
6201
6202 /* enable L4 checksum for TSO and TX checksum offload */
6203 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6204 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6205
6206#ifdef IXGBE_FCOE
6207 /* use index 1 context for FCOE/FSO */
6208 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6209 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
6210 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6211
6212#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006213 /*
6214 * Check Context must be set if Tx switch is enabled, which it
6215 * always is for case where virtual functions are running
6216 */
6217 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6218 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6219
Alexander Duyckd3d00232011-07-15 02:31:25 +00006220 return olinfo_status;
6221}
6222
6223#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6224 IXGBE_TXD_CMD_RS)
6225
6226static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
6227 struct sk_buff *skb,
6228 struct ixgbe_tx_buffer *first,
6229 u32 tx_flags,
6230 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006231{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006232 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006233 struct ixgbe_tx_buffer *tx_buffer_info;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006234 union ixgbe_adv_tx_desc *tx_desc;
6235 dma_addr_t dma;
6236 __le32 cmd_type, olinfo_status;
6237 struct skb_frag_struct *frag;
6238 unsigned int f = 0;
6239 unsigned int data_len = skb->data_len;
6240 unsigned int size = skb_headlen(skb);
6241 u32 offset = 0;
6242 u32 paylen = skb->len - hdr_len;
6243 u16 i = tx_ring->next_to_use;
6244 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006245
Alexander Duyckd3d00232011-07-15 02:31:25 +00006246#ifdef IXGBE_FCOE
6247 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6248 if (data_len >= sizeof(struct fcoe_crc_eof)) {
6249 data_len -= sizeof(struct fcoe_crc_eof);
6250 } else {
6251 size -= sizeof(struct fcoe_crc_eof) - data_len;
6252 data_len = 0;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006253 }
Auke Kok9a799d72007-09-15 14:07:45 -07006254 }
6255
Alexander Duyckd3d00232011-07-15 02:31:25 +00006256#endif
6257 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
6258 if (dma_mapping_error(dev, dma))
6259 goto dma_error;
6260
6261 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6262 olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6263
6264 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6265
6266 for (;;) {
6267 while (size > IXGBE_MAX_DATA_PER_TXD) {
6268 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6269 tx_desc->read.cmd_type_len =
6270 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6271 tx_desc->read.olinfo_status = olinfo_status;
6272
6273 offset += IXGBE_MAX_DATA_PER_TXD;
6274 size -= IXGBE_MAX_DATA_PER_TXD;
6275
6276 tx_desc++;
6277 i++;
6278 if (i == tx_ring->count) {
6279 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6280 i = 0;
6281 }
6282 }
6283
6284 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6285 tx_buffer_info->length = offset + size;
6286 tx_buffer_info->tx_flags = tx_flags;
6287 tx_buffer_info->dma = dma;
6288
6289 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6290 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6291 tx_desc->read.olinfo_status = olinfo_status;
6292
6293 if (!data_len)
6294 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006295
6296 frag = &skb_shinfo(skb)->frags[f];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006297#ifdef IXGBE_FCOE
6298 size = min_t(unsigned int, data_len, frag->size);
6299#else
6300 size = frag->size;
6301#endif
6302 data_len -= size;
6303 f++;
Auke Kok9a799d72007-09-15 14:07:45 -07006304
Alexander Duyckd3d00232011-07-15 02:31:25 +00006305 offset = 0;
6306 tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006307
Ian Campbell877749b2011-08-29 23:18:26 +00006308 dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006309 if (dma_mapping_error(dev, dma))
6310 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006311
Alexander Duyckd3d00232011-07-15 02:31:25 +00006312 tx_desc++;
6313 i++;
6314 if (i == tx_ring->count) {
6315 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6316 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006317 }
6318 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006319
Alexander Duyckd3d00232011-07-15 02:31:25 +00006320 tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6321
6322 i++;
6323 if (i == tx_ring->count)
6324 i = 0;
6325
6326 tx_ring->next_to_use = i;
6327
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006328 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6329 gso_segs = skb_shinfo(skb)->gso_segs;
6330#ifdef IXGBE_FCOE
6331 /* adjust for FCoE Sequence Offload */
6332 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6333 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6334 skb_shinfo(skb)->gso_size);
6335#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006336 else
6337 gso_segs = 1;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006338
6339 /* multiply data chunks by size of headers */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006340 tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
6341 tx_buffer_info->gso_segs = gso_segs;
6342 tx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07006343
Alexander Duyckd3d00232011-07-15 02:31:25 +00006344 /* set the timestamp */
6345 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006346
6347 /*
6348 * Force memory writes to complete before letting h/w
6349 * know there are new descriptors to fetch. (Only
6350 * applicable for weak-ordered memory model archs,
6351 * such as IA-64).
6352 */
6353 wmb();
6354
Alexander Duyckd3d00232011-07-15 02:31:25 +00006355 /* set next_to_watch value indicating a packet is present */
6356 first->next_to_watch = tx_desc;
6357
6358 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006359 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006360
6361 return;
6362dma_error:
6363 dev_err(dev, "TX DMA map failed\n");
6364
6365 /* clear dma mappings for failed tx_buffer_info map */
6366 for (;;) {
6367 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6368 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
6369 if (tx_buffer_info == first)
6370 break;
6371 if (i == 0)
6372 i = tx_ring->count;
6373 i--;
6374 }
6375
6376 dev_kfree_skb_any(skb);
6377
6378 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006379}
6380
Alexander Duyck69830522011-01-06 14:29:58 +00006381static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6382 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006383{
Alexander Duyck69830522011-01-06 14:29:58 +00006384 struct ixgbe_q_vector *q_vector = ring->q_vector;
6385 union ixgbe_atr_hash_dword input = { .dword = 0 };
6386 union ixgbe_atr_hash_dword common = { .dword = 0 };
6387 union {
6388 unsigned char *network;
6389 struct iphdr *ipv4;
6390 struct ipv6hdr *ipv6;
6391 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006392 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006393 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006394
Alexander Duyck69830522011-01-06 14:29:58 +00006395 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6396 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006397 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006398
Alexander Duyck69830522011-01-06 14:29:58 +00006399 /* do nothing if sampling is disabled */
6400 if (!ring->atr_sample_rate)
6401 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006402
Alexander Duyck69830522011-01-06 14:29:58 +00006403 ring->atr_count++;
6404
6405 /* snag network header to get L4 type and address */
6406 hdr.network = skb_network_header(skb);
6407
6408 /* Currently only IPv4/IPv6 with TCP is supported */
6409 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6410 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6411 (protocol != __constant_htons(ETH_P_IP) ||
6412 hdr.ipv4->protocol != IPPROTO_TCP))
6413 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006414
6415 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006416
Alexander Duyck66f32a82011-06-29 05:43:22 +00006417 /* skip this packet since it is invalid or the socket is closing */
6418 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006419 return;
6420
6421 /* sample on all syn packets or once every atr sample count */
6422 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6423 return;
6424
6425 /* reset sample count */
6426 ring->atr_count = 0;
6427
6428 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6429
6430 /*
6431 * src and dst are inverted, think how the receiver sees them
6432 *
6433 * The input is broken into two sections, a non-compressed section
6434 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6435 * is XORed together and stored in the compressed dword.
6436 */
6437 input.formatted.vlan_id = vlan_id;
6438
6439 /*
6440 * since src port and flex bytes occupy the same word XOR them together
6441 * and write the value to source port portion of compressed dword
6442 */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006443 if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006444 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6445 else
6446 common.port.src ^= th->dest ^ protocol;
6447 common.port.dst ^= th->source;
6448
6449 if (protocol == __constant_htons(ETH_P_IP)) {
6450 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6451 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6452 } else {
6453 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6454 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6455 hdr.ipv6->saddr.s6_addr32[1] ^
6456 hdr.ipv6->saddr.s6_addr32[2] ^
6457 hdr.ipv6->saddr.s6_addr32[3] ^
6458 hdr.ipv6->daddr.s6_addr32[0] ^
6459 hdr.ipv6->daddr.s6_addr32[1] ^
6460 hdr.ipv6->daddr.s6_addr32[2] ^
6461 hdr.ipv6->daddr.s6_addr32[3];
6462 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006463
6464 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006465 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6466 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006467}
6468
Alexander Duyck63544e92011-05-27 05:31:42 +00006469static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006470{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006471 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006472 /* Herbert's original patch had:
6473 * smp_mb__after_netif_stop_queue();
6474 * but since that doesn't exist yet, just open code it. */
6475 smp_mb();
6476
6477 /* We need to check again in a case another CPU has just
6478 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006479 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006480 return -EBUSY;
6481
6482 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006483 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006484 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006485 return 0;
6486}
6487
Alexander Duyck82d4e462011-06-11 01:44:58 +00006488static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006489{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006490 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006491 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006492 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006493}
6494
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006495static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6496{
6497 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006498 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6499 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006500#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006501 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006502
John Fastabende5b64632011-03-08 03:44:52 +00006503 if (((protocol == htons(ETH_P_FCOE)) ||
6504 (protocol == htons(ETH_P_FIP))) &&
6505 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6506 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6507 txq += adapter->ring_feature[RING_F_FCOE].mask;
6508 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006509 }
6510#endif
6511
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006512 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6513 while (unlikely(txq >= dev->real_num_tx_queues))
6514 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006515 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006516 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006517
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006518 return skb_tx_hash(dev, skb);
6519}
6520
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006521netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006522 struct ixgbe_adapter *adapter,
6523 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006524{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006525 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006526 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006527 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006528#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6529 unsigned short f;
6530#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006531 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006532 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006533 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006534
Alexander Duycka535c302011-05-27 05:31:52 +00006535 /*
6536 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6537 * + 1 desc for skb_head_len/IXGBE_MAX_DATA_PER_TXD,
6538 * + 2 desc gap to keep tail from touching head,
6539 * + 1 desc for context descriptor,
6540 * otherwise try next time
6541 */
6542#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6543 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6544 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6545#else
6546 count += skb_shinfo(skb)->nr_frags;
6547#endif
6548 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6549 tx_ring->tx_stats.tx_busy++;
6550 return NETDEV_TX_BUSY;
6551 }
6552
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006553#ifdef CONFIG_PCI_IOV
6554 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6555 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6556
6557#endif
Alexander Duyck66f32a82011-06-29 05:43:22 +00006558 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006559 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006560 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6561 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6562 /* else if it is a SW VLAN check the next protocol and store the tag */
6563 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6564 struct vlan_hdr *vhdr, _vhdr;
6565 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6566 if (!vhdr)
6567 goto out_drop;
6568
6569 protocol = vhdr->h_vlan_encapsulated_proto;
6570 tx_flags |= ntohs(vhdr->h_vlan_TCI) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6571 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006572 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006573
Alexander Duyck66f32a82011-06-29 05:43:22 +00006574 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006575 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6576 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006577 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6578 tx_flags |= tx_ring->dcb_tc <<
6579 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6580 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6581 struct vlan_ethhdr *vhdr;
6582 if (skb_header_cloned(skb) &&
6583 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6584 goto out_drop;
6585 vhdr = (struct vlan_ethhdr *)skb->data;
6586 vhdr->h_vlan_TCI = htons(tx_flags >>
6587 IXGBE_TX_FLAGS_VLAN_SHIFT);
6588 } else {
6589 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6590 }
6591 }
Alexander Duycka535c302011-05-27 05:31:52 +00006592
Alexander Duycka535c302011-05-27 05:31:52 +00006593 /* record the location of the first descriptor for this packet */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006594 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
Alexander Duycka535c302011-05-27 05:31:52 +00006595
Yi Zoueacd73f2009-05-13 13:11:06 +00006596#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006597 /* setup tx offload for FCoE */
6598 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6599 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006600 tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
6601 if (tso < 0)
6602 goto out_drop;
6603 else if (tso)
Alexander Duyck66f32a82011-06-29 05:43:22 +00006604 tx_flags |= IXGBE_TX_FLAGS_FSO |
6605 IXGBE_TX_FLAGS_FCOE;
6606 else
6607 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Auke Kok9a799d72007-09-15 14:07:45 -07006608
Alexander Duyck66f32a82011-06-29 05:43:22 +00006609 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006610 }
Auke Kok9a799d72007-09-15 14:07:45 -07006611
Auke Kok9a799d72007-09-15 14:07:45 -07006612#endif /* IXGBE_FCOE */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006613 /* setup IPv4/IPv6 offloads */
6614 if (protocol == __constant_htons(ETH_P_IP))
6615 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006616
Alexander Duyck66f32a82011-06-29 05:43:22 +00006617 tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
6618 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006619 goto out_drop;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006620 else if (tso)
6621 tx_flags |= IXGBE_TX_FLAGS_TSO;
6622 else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
6623 tx_flags |= IXGBE_TX_FLAGS_CSUM;
6624
6625 /* add the ATR filter if ATR is on */
6626 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6627 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
6628
6629#ifdef IXGBE_FCOE
6630xmit_fcoe:
6631#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006632 ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);
6633
6634 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006635
6636 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006637
6638out_drop:
6639 dev_kfree_skb_any(skb);
6640 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006641}
6642
6643static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6644{
6645 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6646 struct ixgbe_ring *tx_ring;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006647
Auke Kok9a799d72007-09-15 14:07:45 -07006648 tx_ring = adapter->tx_ring[skb->queue_mapping];
6649 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6650}
6651
6652/**
6653 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006654 * @netdev: network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07006655 * @p: pointer to an address structure
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006656 *
Auke Kok9a799d72007-09-15 14:07:45 -07006657 * Returns 0 on success, negative on failure
6658 **/
6659static int ixgbe_set_mac(struct net_device *netdev, void *p)
6660{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006661 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6662 struct ixgbe_hw *hw = &adapter->hw;
6663 struct sockaddr *addr = p;
6664
6665 if (!is_valid_ether_addr(addr->sa_data))
6666 return -EADDRNOTAVAIL;
6667
6668 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6669 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6670
6671 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6672 IXGBE_RAH_AV);
6673
6674 return 0;
6675}
6676
6677static int
6678ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6679{
6680 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6681 struct ixgbe_hw *hw = &adapter->hw;
6682 u16 value;
6683 int rc;
6684
6685 if (prtad != hw->phy.mdio.prtad)
6686 return -EINVAL;
6687 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6688 if (!rc)
6689 rc = value;
6690 return rc;
6691}
6692
6693static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6694 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006695{
6696 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00006697 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006698
6699 if (prtad != hw->phy.mdio.prtad)
6700 return -EINVAL;
6701 return hw->phy.ops.write_reg(hw, addr, devad, value);
6702}
6703
6704static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6705{
6706 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6707
6708 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6709}
6710
6711/**
6712 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6713 * netdev->dev_addrs
6714 * @netdev: network interface device structure
6715 *
6716 * Returns non-zero on failure
6717 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00006718static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006719{
6720 int err = 0;
6721 struct ixgbe_adapter *adapter = netdev_priv(dev);
6722 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6723
6724 if (is_valid_ether_addr(mac->san_addr)) {
6725 rtnl_lock();
6726 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6727 rtnl_unlock();
6728 }
6729 return err;
6730}
6731
6732/**
6733 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6734 * netdev->dev_addrs
6735 * @netdev: network interface device structure
6736 *
Auke Kok9a799d72007-09-15 14:07:45 -07006737 * Returns non-zero on failure
6738 **/
6739static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6740{
6741 int err = 0;
6742 struct ixgbe_adapter *adapter = netdev_priv(dev);
6743 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6744
6745 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006746 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07006747 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006748 rtnl_unlock();
6749 }
6750 return err;
6751}
Auke Kok9a799d72007-09-15 14:07:45 -07006752
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006753#ifdef CONFIG_NET_POLL_CONTROLLER
6754/*
6755 * Polling 'interrupt' - used by things like netconsole to send skbs
6756 * without having to re-enable interrupts. It's not called while
6757 * the interrupt routine is executing.
6758 */
6759static void ixgbe_netpoll(struct net_device *netdev)
6760{
6761 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006762 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006763
6764 /* if interface is down do nothing */
6765 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006766 return;
6767
6768 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08006769 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006770 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00006771 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006772 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00006773 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006774 }
6775 } else {
6776 ixgbe_intr(adapter->pdev->irq, netdev);
6777 }
6778 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
6779}
6780#endif
6781
Eric Dumazetde1036b2010-10-20 23:00:04 +00006782static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6783 struct rtnl_link_stats64 *stats)
6784{
6785 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6786 int i;
6787
Eric Dumazet1a515022010-11-16 19:26:42 -08006788 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006789 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006790 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006791 u64 bytes, packets;
6792 unsigned int start;
6793
Eric Dumazet1a515022010-11-16 19:26:42 -08006794 if (ring) {
6795 do {
6796 start = u64_stats_fetch_begin_bh(&ring->syncp);
6797 packets = ring->stats.packets;
6798 bytes = ring->stats.bytes;
6799 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6800 stats->rx_packets += packets;
6801 stats->rx_bytes += bytes;
6802 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006803 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006804
6805 for (i = 0; i < adapter->num_tx_queues; i++) {
6806 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6807 u64 bytes, packets;
6808 unsigned int start;
6809
6810 if (ring) {
6811 do {
6812 start = u64_stats_fetch_begin_bh(&ring->syncp);
6813 packets = ring->stats.packets;
6814 bytes = ring->stats.bytes;
6815 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6816 stats->tx_packets += packets;
6817 stats->tx_bytes += bytes;
6818 }
6819 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006820 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006821 /* following stats updated by ixgbe_watchdog_task() */
6822 stats->multicast = netdev->stats.multicast;
6823 stats->rx_errors = netdev->stats.rx_errors;
6824 stats->rx_length_errors = netdev->stats.rx_length_errors;
6825 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6826 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6827 return stats;
6828}
6829
John Fastabend8b1c0b22011-05-03 02:26:48 +00006830/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6831 * #adapter: pointer to ixgbe_adapter
6832 * @tc: number of traffic classes currently enabled
6833 *
6834 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6835 * 802.1Q priority maps to a packet buffer that exists.
6836 */
6837static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6838{
6839 struct ixgbe_hw *hw = &adapter->hw;
6840 u32 reg, rsave;
6841 int i;
6842
6843 /* 82598 have a static priority to TC mapping that can not
6844 * be changed so no validation is needed.
6845 */
6846 if (hw->mac.type == ixgbe_mac_82598EB)
6847 return;
6848
6849 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6850 rsave = reg;
6851
6852 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6853 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6854
6855 /* If up2tc is out of bounds default to zero */
6856 if (up2tc > tc)
6857 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6858 }
6859
6860 if (reg != rsave)
6861 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6862
6863 return;
6864}
6865
6866
6867/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
6868 * classes.
6869 *
6870 * @netdev: net device to configure
6871 * @tc: number of traffic classes to enable
6872 */
6873int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6874{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006875 struct ixgbe_adapter *adapter = netdev_priv(dev);
6876 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006877
John Fastabende7589ea2011-07-18 22:38:36 +00006878 /* Multiple traffic classes requires multiple queues */
6879 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6880 e_err(drv, "Enable failed, needs MSI-X\n");
6881 return -EINVAL;
6882 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00006883
6884 /* Hardware supports up to 8 traffic classes */
6885 if (tc > MAX_TRAFFIC_CLASS ||
6886 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
6887 return -EINVAL;
6888
6889 /* Hardware has to reinitialize queues and interrupts to
6890 * match packet buffer alignment. Unfortunantly, the
6891 * hardware is not flexible enough to do this dynamically.
6892 */
6893 if (netif_running(dev))
6894 ixgbe_close(dev);
6895 ixgbe_clear_interrupt_scheme(adapter);
6896
John Fastabende7589ea2011-07-18 22:38:36 +00006897 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006898 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00006899 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
6900
6901 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
6902 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6903
6904 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6905 adapter->hw.fc.requested_mode = ixgbe_fc_none;
6906 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006907 netdev_reset_tc(dev);
6908
John Fastabende7589ea2011-07-18 22:38:36 +00006909 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6910
6911 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
6912 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6913
6914 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6915 adapter->dcb_cfg.pfc_mode_enable = false;
6916 }
6917
John Fastabend8b1c0b22011-05-03 02:26:48 +00006918 ixgbe_init_interrupt_scheme(adapter);
6919 ixgbe_validate_rtr(adapter, tc);
6920 if (netif_running(dev))
6921 ixgbe_open(dev);
6922
6923 return 0;
6924}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006925
Don Skidmore082757a2011-07-21 05:55:00 +00006926void ixgbe_do_reset(struct net_device *netdev)
6927{
6928 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6929
6930 if (netif_running(netdev))
6931 ixgbe_reinit_locked(adapter);
6932 else
6933 ixgbe_reset(adapter);
6934}
6935
6936static u32 ixgbe_fix_features(struct net_device *netdev, u32 data)
6937{
6938 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6939
6940#ifdef CONFIG_DCB
6941 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6942 data &= ~NETIF_F_HW_VLAN_RX;
6943#endif
6944
6945 /* return error if RXHASH is being enabled when RSS is not supported */
6946 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
6947 data &= ~NETIF_F_RXHASH;
6948
6949 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6950 if (!(data & NETIF_F_RXCSUM))
6951 data &= ~NETIF_F_LRO;
6952
6953 /* Turn off LRO if not RSC capable or invalid ITR settings */
6954 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
6955 data &= ~NETIF_F_LRO;
6956 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
6957 (adapter->rx_itr_setting != 1 &&
6958 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
6959 data &= ~NETIF_F_LRO;
6960 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
6961 }
6962
6963 return data;
6964}
6965
6966static int ixgbe_set_features(struct net_device *netdev, u32 data)
6967{
6968 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6969 bool need_reset = false;
6970
6971 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6972 if (!(data & NETIF_F_RXCSUM))
6973 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
6974 else
6975 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
6976
6977 /* Make sure RSC matches LRO, reset if change */
6978 if (!!(data & NETIF_F_LRO) !=
6979 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6980 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
6981 switch (adapter->hw.mac.type) {
6982 case ixgbe_mac_X540:
6983 case ixgbe_mac_82599EB:
6984 need_reset = true;
6985 break;
6986 default:
6987 break;
6988 }
6989 }
6990
6991 /*
6992 * Check if Flow Director n-tuple support was enabled or disabled. If
6993 * the state changed, we need to reset.
6994 */
6995 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
6996 /* turn off ATR, enable perfect filters and reset */
6997 if (data & NETIF_F_NTUPLE) {
6998 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6999 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7000 need_reset = true;
7001 }
7002 } else if (!(data & NETIF_F_NTUPLE)) {
7003 /* turn off Flow Director, set ATR and reset */
7004 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7005 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
7006 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
7007 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7008 need_reset = true;
7009 }
7010
7011 if (need_reset)
7012 ixgbe_do_reset(netdev);
7013
7014 return 0;
7015
7016}
7017
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007018static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007019 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007020 .ndo_stop = ixgbe_close,
7021 .ndo_start_xmit = ixgbe_xmit_frame,
7022 .ndo_select_queue = ixgbe_select_queue,
7023 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007024 .ndo_validate_addr = eth_validate_addr,
7025 .ndo_set_mac_address = ixgbe_set_mac,
7026 .ndo_change_mtu = ixgbe_change_mtu,
7027 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007028 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7029 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007030 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007031 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7032 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7033 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7034 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007035 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007036 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007037#ifdef CONFIG_NET_POLL_CONTROLLER
7038 .ndo_poll_controller = ixgbe_netpoll,
7039#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007040#ifdef IXGBE_FCOE
7041 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007042 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007043 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007044 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7045 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007046 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007047#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007048 .ndo_set_features = ixgbe_set_features,
7049 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007050};
7051
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007052static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7053 const struct ixgbe_info *ii)
7054{
7055#ifdef CONFIG_PCI_IOV
7056 struct ixgbe_hw *hw = &adapter->hw;
7057 int err;
Greg Rosea1cbb152011-05-13 01:33:48 +00007058 int num_vf_macvlans, i;
7059 struct vf_macvlans *mv_list;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007060
Greg Rose3377eba792010-12-07 08:16:45 +00007061 if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007062 return;
7063
7064 /* The 82599 supports up to 64 VFs per physical function
7065 * but this implementation limits allocation to 63 so that
7066 * basic networking resources are still available to the
7067 * physical function
7068 */
7069 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
7070 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
7071 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
7072 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007073 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007074 goto err_novfs;
7075 }
Greg Rosea1cbb152011-05-13 01:33:48 +00007076
7077 num_vf_macvlans = hw->mac.num_rar_entries -
7078 (IXGBE_MAX_PF_MACVLANS + 1 + adapter->num_vfs);
7079
7080 adapter->mv_list = mv_list = kcalloc(num_vf_macvlans,
7081 sizeof(struct vf_macvlans),
7082 GFP_KERNEL);
7083 if (mv_list) {
7084 /* Initialize list of VF macvlans */
7085 INIT_LIST_HEAD(&adapter->vf_mvs.l);
7086 for (i = 0; i < num_vf_macvlans; i++) {
7087 mv_list->vf = -1;
7088 mv_list->free = true;
7089 mv_list->rar_entry = hw->mac.num_rar_entries -
7090 (i + adapter->num_vfs + 1);
7091 list_add(&mv_list->l, &adapter->vf_mvs.l);
7092 mv_list++;
7093 }
7094 }
7095
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007096 /* If call to enable VFs succeeded then allocate memory
7097 * for per VF control structures.
7098 */
7099 adapter->vfinfo =
7100 kcalloc(adapter->num_vfs,
7101 sizeof(struct vf_data_storage), GFP_KERNEL);
7102 if (adapter->vfinfo) {
7103 /* Now that we're sure SR-IOV is enabled
7104 * and memory allocated set up the mailbox parameters
7105 */
7106 ixgbe_init_mbx_params_pf(hw);
7107 memcpy(&hw->mbx.ops, ii->mbx_ops,
7108 sizeof(hw->mbx.ops));
7109
7110 /* Disable RSC when in SR-IOV mode */
7111 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
7112 IXGBE_FLAG2_RSC_ENABLED);
7113 return;
7114 }
7115
7116 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00007117 e_err(probe, "Unable to allocate memory for VF Data Storage - "
7118 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007119 pci_disable_sriov(adapter->pdev);
7120
7121err_novfs:
7122 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
7123 adapter->num_vfs = 0;
7124#endif /* CONFIG_PCI_IOV */
7125}
7126
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007127/**
Auke Kok9a799d72007-09-15 14:07:45 -07007128 * ixgbe_probe - Device Initialization Routine
7129 * @pdev: PCI device information struct
7130 * @ent: entry in ixgbe_pci_tbl
7131 *
7132 * Returns 0 on success, negative on failure
7133 *
7134 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7135 * The OS initialization, configuring of the adapter private structure,
7136 * and a hardware reset occur.
7137 **/
7138static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007139 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007140{
7141 struct net_device *netdev;
7142 struct ixgbe_adapter *adapter = NULL;
7143 struct ixgbe_hw *hw;
7144 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007145 static int cards_found;
7146 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007147 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007148 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007149#ifdef IXGBE_FCOE
7150 u16 device_caps;
7151#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007152 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007153
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007154 /* Catch broken hardware that put the wrong VF device ID in
7155 * the PCIe SR-IOV capability.
7156 */
7157 if (pdev->is_virtfn) {
7158 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7159 pci_name(pdev), pdev->vendor, pdev->device);
7160 return -EINVAL;
7161 }
7162
gouji-new9ce77662009-05-06 10:44:45 +00007163 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007164 if (err)
7165 return err;
7166
Nick Nunley1b507732010-04-27 13:10:27 +00007167 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7168 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007169 pci_using_dac = 1;
7170 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007171 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007172 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007173 err = dma_set_coherent_mask(&pdev->dev,
7174 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007175 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007176 dev_err(&pdev->dev,
7177 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007178 goto err_dma;
7179 }
7180 }
7181 pci_using_dac = 0;
7182 }
7183
gouji-new9ce77662009-05-06 10:44:45 +00007184 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007185 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007186 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007187 dev_err(&pdev->dev,
7188 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007189 goto err_pci_reg;
7190 }
7191
Frans Pop19d5afd2009-10-02 10:04:12 -07007192 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007193
Auke Kok9a799d72007-09-15 14:07:45 -07007194 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007195 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007196
John Fastabende901acd2011-04-26 07:26:08 +00007197#ifdef CONFIG_IXGBE_DCB
7198 indices *= MAX_TRAFFIC_CLASS;
7199#endif
7200
John Fastabendc85a2612010-02-25 23:15:21 +00007201 if (ii->mac == ixgbe_mac_82598EB)
7202 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7203 else
7204 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7205
John Fastabende901acd2011-04-26 07:26:08 +00007206#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007207 indices += min_t(unsigned int, num_possible_cpus(),
7208 IXGBE_MAX_FCOE_INDICES);
7209#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007210 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007211 if (!netdev) {
7212 err = -ENOMEM;
7213 goto err_alloc_etherdev;
7214 }
7215
Auke Kok9a799d72007-09-15 14:07:45 -07007216 SET_NETDEV_DEV(netdev, &pdev->dev);
7217
Auke Kok9a799d72007-09-15 14:07:45 -07007218 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007219 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007220
7221 adapter->netdev = netdev;
7222 adapter->pdev = pdev;
7223 hw = &adapter->hw;
7224 hw->back = adapter;
7225 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7226
Jeff Kirsher05857982008-09-11 19:57:00 -07007227 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007228 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007229 if (!hw->hw_addr) {
7230 err = -EIO;
7231 goto err_ioremap;
7232 }
7233
7234 for (i = 1; i <= 5; i++) {
7235 if (pci_resource_len(pdev, i) == 0)
7236 continue;
7237 }
7238
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007239 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007240 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007241 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007242 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007243
Auke Kok9a799d72007-09-15 14:07:45 -07007244 adapter->bd_number = cards_found;
7245
Auke Kok9a799d72007-09-15 14:07:45 -07007246 /* Setup hw api */
7247 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007248 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007249
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007250 /* EEPROM */
7251 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7252 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7253 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7254 if (!(eec & (1 << 8)))
7255 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7256
7257 /* PHY */
7258 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007259 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007260 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7261 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7262 hw->phy.mdio.mmds = 0;
7263 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7264 hw->phy.mdio.dev = netdev;
7265 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7266 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007267
Don Skidmore8ca783a2009-05-26 20:40:47 -07007268 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007269
7270 /* setup the private structure */
7271 err = ixgbe_sw_init(adapter);
7272 if (err)
7273 goto err_sw_init;
7274
Don Skidmoree86bff02010-02-11 04:14:08 +00007275 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007276 switch (adapter->hw.mac.type) {
7277 case ixgbe_mac_82599EB:
7278 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007279 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007280 break;
7281 default:
7282 break;
7283 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007284
Don Skidmorebf069c92009-05-07 10:39:54 +00007285 /*
7286 * If there is a fan on this device and it has failed log the
7287 * failure.
7288 */
7289 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7290 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7291 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007292 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007293 }
7294
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007295 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007296 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007297 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007298 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007299 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7300 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007301 err = 0;
7302 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007303 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007304 "module type was detected.\n");
7305 e_dev_err("Reload the driver after installing a supported "
7306 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007307 goto err_sw_init;
7308 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007309 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007310 goto err_sw_init;
7311 }
7312
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007313 ixgbe_probe_vf(adapter, ii);
7314
Emil Tantilov396e7992010-07-01 20:05:12 +00007315 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007316 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007317 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007318 NETIF_F_HW_VLAN_TX |
7319 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007320 NETIF_F_HW_VLAN_FILTER |
7321 NETIF_F_TSO |
7322 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007323 NETIF_F_RXHASH |
7324 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007325
Don Skidmore082757a2011-07-21 05:55:00 +00007326 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007327
Don Skidmore58be7662011-04-12 09:42:11 +00007328 switch (adapter->hw.mac.type) {
7329 case ixgbe_mac_82599EB:
7330 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007331 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007332 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7333 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007334 break;
7335 default:
7336 break;
7337 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007338
Jeff Kirsherad31c402008-06-05 04:05:30 -07007339 netdev->vlan_features |= NETIF_F_TSO;
7340 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007341 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007342 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007343 netdev->vlan_features |= NETIF_F_SG;
7344
Jiri Pirko01789342011-08-16 06:29:00 +00007345 netdev->priv_flags |= IFF_UNICAST_FLT;
7346
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007347 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7348 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7349 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007350
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007351#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007352 netdev->dcbnl_ops = &dcbnl_ops;
7353#endif
7354
Yi Zoueacd73f2009-05-13 13:11:06 +00007355#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007356 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007357 if (hw->mac.ops.get_device_caps) {
7358 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007359 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7360 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007361 }
7362 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007363 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7364 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7365 netdev->vlan_features |= NETIF_F_FSO;
7366 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7367 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007368#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007369 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007370 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007371 netdev->vlan_features |= NETIF_F_HIGHDMA;
7372 }
Auke Kok9a799d72007-09-15 14:07:45 -07007373
Don Skidmore082757a2011-07-21 05:55:00 +00007374 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7375 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007376 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007377 netdev->features |= NETIF_F_LRO;
7378
Auke Kok9a799d72007-09-15 14:07:45 -07007379 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007380 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007381 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007382 err = -EIO;
7383 goto err_eeprom;
7384 }
7385
7386 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7387 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7388
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007389 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007390 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007391 err = -EIO;
7392 goto err_eeprom;
7393 }
7394
Don Skidmorec6ecf392010-12-03 03:31:51 +00007395 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7396 if (hw->mac.ops.disable_tx_laser &&
7397 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007398 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007399 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007400 hw->mac.ops.disable_tx_laser(hw);
7401
Alexander Duyck70864002011-04-27 09:13:56 +00007402 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7403 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007404
Alexander Duyck70864002011-04-27 09:13:56 +00007405 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7406 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007407
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007408 err = ixgbe_init_interrupt_scheme(adapter);
7409 if (err)
7410 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007411
Don Skidmore082757a2011-07-21 05:55:00 +00007412 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7413 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007414 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007415 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007416
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007417 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007418 case IXGBE_DEV_ID_82599_SFP:
7419 /* Only this subdevice supports WOL */
7420 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007421 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007422 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007423 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7424 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007425 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007426 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007427 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007428 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007429 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007430 break;
7431 default:
7432 adapter->wol = 0;
7433 break;
7434 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007435 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7436
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007437 /* pick up the PCI bus settings for reporting later */
7438 hw->mac.ops.get_bus_info(hw);
7439
Auke Kok9a799d72007-09-15 14:07:45 -07007440 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007441 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007442 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7443 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007444 "Unknown"),
7445 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7446 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7447 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7448 "Unknown"),
7449 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007450
7451 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7452 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007453 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007454 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007455 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007456 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007457 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007458 else
Don Skidmore289700db2010-12-03 03:32:58 +00007459 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7460 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007461
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007462 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007463 e_dev_warn("PCI-Express bandwidth available for this card is "
7464 "not sufficient for optimal performance.\n");
7465 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7466 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007467 }
7468
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007469 /* save off EEPROM version number */
7470 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7471
Auke Kok9a799d72007-09-15 14:07:45 -07007472 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007473 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007474
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007475 if (err == IXGBE_ERR_EEPROM_VERSION) {
7476 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007477 e_dev_warn("This device is a pre-production adapter/LOM. "
7478 "Please be aware there may be issues associated "
7479 "with your hardware. If you are experiencing "
7480 "problems please contact your Intel or hardware "
7481 "representative who provided you with this "
7482 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007483 }
Auke Kok9a799d72007-09-15 14:07:45 -07007484 strcpy(netdev->name, "eth%d");
7485 err = register_netdev(netdev);
7486 if (err)
7487 goto err_register;
7488
Jesse Brandeburg54386462009-04-17 20:44:27 +00007489 /* carrier off reporting is important to ethtool even BEFORE open */
7490 netif_carrier_off(netdev);
7491
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007492#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007493 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007494 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007495 ixgbe_setup_dca(adapter);
7496 }
7497#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007498 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007499 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007500 for (i = 0; i < adapter->num_vfs; i++)
7501 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7502 }
7503
Emil Tantilov9612de92011-05-07 07:40:20 +00007504 /* Inform firmware of driver version */
7505 if (hw->mac.ops.set_fw_drv_ver)
Don Skidmorea38a1042011-05-20 03:05:14 +00007506 hw->mac.ops.set_fw_drv_ver(hw, MAJ, MIN, BUILD,
7507 FW_CEM_UNUSED_VER);
Emil Tantilov9612de92011-05-07 07:40:20 +00007508
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007509 /* add san mac addr to netdev */
7510 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007511
Emil Tantilov849c4542010-06-03 16:53:41 +00007512 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007513 cards_found++;
7514 return 0;
7515
7516err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007517 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007518 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007519err_sw_init:
7520err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007521 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7522 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007523 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007524 iounmap(hw->hw_addr);
7525err_ioremap:
7526 free_netdev(netdev);
7527err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007528 pci_release_selected_regions(pdev,
7529 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007530err_pci_reg:
7531err_dma:
7532 pci_disable_device(pdev);
7533 return err;
7534}
7535
7536/**
7537 * ixgbe_remove - Device Removal Routine
7538 * @pdev: PCI device information struct
7539 *
7540 * ixgbe_remove is called by the PCI subsystem to alert the driver
7541 * that it should release a PCI device. The could be caused by a
7542 * Hot-Plug event, or because the driver is going to be removed from
7543 * memory.
7544 **/
7545static void __devexit ixgbe_remove(struct pci_dev *pdev)
7546{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007547 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7548 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007549
7550 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007551 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007552
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007553#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007554 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7555 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7556 dca_remove_requester(&pdev->dev);
7557 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7558 }
7559
7560#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007561#ifdef IXGBE_FCOE
7562 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7563 ixgbe_cleanup_fcoe(adapter);
7564
7565#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007566
7567 /* remove the added san mac */
7568 ixgbe_del_sanmac_netdev(netdev);
7569
Donald Skidmorec4900be2008-11-20 21:11:42 -08007570 if (netdev->reg_state == NETREG_REGISTERED)
7571 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007572
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007573 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7574 ixgbe_disable_sriov(adapter);
7575
Alexander Duyck7a921c92009-05-06 10:43:28 +00007576 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007577
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007578 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007579
7580 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007581 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007582 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007583
Emil Tantilov849c4542010-06-03 16:53:41 +00007584 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007585
Auke Kok9a799d72007-09-15 14:07:45 -07007586 free_netdev(netdev);
7587
Frans Pop19d5afd2009-10-02 10:04:12 -07007588 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007589
Auke Kok9a799d72007-09-15 14:07:45 -07007590 pci_disable_device(pdev);
7591}
7592
7593/**
7594 * ixgbe_io_error_detected - called when PCI error is detected
7595 * @pdev: Pointer to PCI device
7596 * @state: The current pci connection state
7597 *
7598 * This function is called after a PCI bus error affecting
7599 * this device has been detected.
7600 */
7601static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007602 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007603{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007604 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7605 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007606
7607 netif_device_detach(netdev);
7608
Breno Leitao3044b8d2009-05-06 10:44:26 +00007609 if (state == pci_channel_io_perm_failure)
7610 return PCI_ERS_RESULT_DISCONNECT;
7611
Auke Kok9a799d72007-09-15 14:07:45 -07007612 if (netif_running(netdev))
7613 ixgbe_down(adapter);
7614 pci_disable_device(pdev);
7615
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007616 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007617 return PCI_ERS_RESULT_NEED_RESET;
7618}
7619
7620/**
7621 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7622 * @pdev: Pointer to PCI device
7623 *
7624 * Restart the card from scratch, as if from a cold-boot.
7625 */
7626static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7627{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007628 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007629 pci_ers_result_t result;
7630 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007631
gouji-new9ce77662009-05-06 10:44:45 +00007632 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007633 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007634 result = PCI_ERS_RESULT_DISCONNECT;
7635 } else {
7636 pci_set_master(pdev);
7637 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007638 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007639
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007640 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007641
7642 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007643 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007644 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007645 }
Auke Kok9a799d72007-09-15 14:07:45 -07007646
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007647 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7648 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007649 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7650 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007651 /* non-fatal, continue */
7652 }
Auke Kok9a799d72007-09-15 14:07:45 -07007653
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007654 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007655}
7656
7657/**
7658 * ixgbe_io_resume - called when traffic can start flowing again.
7659 * @pdev: Pointer to PCI device
7660 *
7661 * This callback is called when the error recovery driver tells us that
7662 * its OK to resume normal operation.
7663 */
7664static void ixgbe_io_resume(struct pci_dev *pdev)
7665{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007666 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7667 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007668
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007669 if (netif_running(netdev))
7670 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007671
7672 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007673}
7674
7675static struct pci_error_handlers ixgbe_err_handler = {
7676 .error_detected = ixgbe_io_error_detected,
7677 .slot_reset = ixgbe_io_slot_reset,
7678 .resume = ixgbe_io_resume,
7679};
7680
7681static struct pci_driver ixgbe_driver = {
7682 .name = ixgbe_driver_name,
7683 .id_table = ixgbe_pci_tbl,
7684 .probe = ixgbe_probe,
7685 .remove = __devexit_p(ixgbe_remove),
7686#ifdef CONFIG_PM
7687 .suspend = ixgbe_suspend,
7688 .resume = ixgbe_resume,
7689#endif
7690 .shutdown = ixgbe_shutdown,
7691 .err_handler = &ixgbe_err_handler
7692};
7693
7694/**
7695 * ixgbe_init_module - Driver Registration Routine
7696 *
7697 * ixgbe_init_module is the first routine called when the driver is
7698 * loaded. All it does is register with the PCI subsystem.
7699 **/
7700static int __init ixgbe_init_module(void)
7701{
7702 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007703 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007704 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007705
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007706#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007707 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007708#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007709
Auke Kok9a799d72007-09-15 14:07:45 -07007710 ret = pci_register_driver(&ixgbe_driver);
7711 return ret;
7712}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007713
Auke Kok9a799d72007-09-15 14:07:45 -07007714module_init(ixgbe_init_module);
7715
7716/**
7717 * ixgbe_exit_module - Driver Exit Cleanup Routine
7718 *
7719 * ixgbe_exit_module is called just before the driver is removed
7720 * from memory.
7721 **/
7722static void __exit ixgbe_exit_module(void)
7723{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007724#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007725 dca_unregister_notify(&dca_notifier);
7726#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007727 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007728 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007729}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007730
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007731#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007732static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007733 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007734{
7735 int ret_val;
7736
7737 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007738 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007739
7740 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7741}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007742
Alexander Duyckb4533682009-03-31 21:32:42 +00007743#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007744
Auke Kok9a799d72007-09-15 14:07:45 -07007745module_exit(ixgbe_exit_module);
7746
7747/* ixgbe_main.c */