blob: bcf03177356867b01aea6898eb702fff50d48b7a [file] [log] [blame]
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
4 * Copyright(c) 2013 Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 *
19 * The full GNU General Public License is included in this distribution in
20 * the file called "COPYING".
21 *
22 * Contact Information:
23 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25 *
26 ******************************************************************************/
27
28#ifndef _I40E_TYPE_H_
29#define _I40E_TYPE_H_
30
31#include "i40e_status.h"
32#include "i40e_osdep.h"
33#include "i40e_register.h"
34#include "i40e_adminq.h"
35#include "i40e_hmc.h"
36#include "i40e_lan_hmc.h"
37
38/* Device IDs */
39#define I40E_SFP_XL710_DEVICE_ID 0x1572
40#define I40E_SFP_X710_DEVICE_ID 0x1573
41#define I40E_QEMU_DEVICE_ID 0x1574
42#define I40E_KX_A_DEVICE_ID 0x157F
43#define I40E_KX_B_DEVICE_ID 0x1580
44#define I40E_KX_C_DEVICE_ID 0x1581
45#define I40E_KX_D_DEVICE_ID 0x1582
46#define I40E_QSFP_A_DEVICE_ID 0x1583
47#define I40E_QSFP_B_DEVICE_ID 0x1584
48#define I40E_QSFP_C_DEVICE_ID 0x1585
49#define I40E_VF_DEVICE_ID 0x154C
50#define I40E_VF_HV_DEVICE_ID 0x1571
51
Jesse Brandeburgc9a3d472013-11-26 10:49:10 +000052#define i40e_is_40G_device(d) ((d) == I40E_QSFP_A_DEVICE_ID || \
53 (d) == I40E_QSFP_B_DEVICE_ID || \
54 (d) == I40E_QSFP_C_DEVICE_ID)
55
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +000056#define I40E_MAX_VSI_QP 16
57#define I40E_MAX_VF_VSI 3
58#define I40E_MAX_CHAINED_RX_BUFFERS 5
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +000059#define I40E_MAX_PF_UDP_OFFLOAD_PORTS 16
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +000060
61/* Max default timeout in ms, */
62#define I40E_MAX_NVM_TIMEOUT 18000
63
64/* Check whether address is multicast. This is little-endian specific check.*/
65#define I40E_IS_MULTICAST(address) \
66 (bool)(((u8 *)(address))[0] & ((u8)0x01))
67
68/* Check whether an address is broadcast. */
69#define I40E_IS_BROADCAST(address) \
70 ((((u8 *)(address))[0] == ((u8)0xff)) && \
71 (((u8 *)(address))[1] == ((u8)0xff)))
72
73/* Switch from mc to the 2usec global time (this is the GTIME resolution) */
74#define I40E_MS_TO_GTIME(time) (((time) * 1000) / 2)
75
76/* forward declaration */
77struct i40e_hw;
78typedef void (*I40E_ADMINQ_CALLBACK)(struct i40e_hw *, struct i40e_aq_desc *);
79
80#define I40E_ETH_LENGTH_OF_ADDRESS 6
81
82/* Data type manipulation macros. */
83
84#define I40E_DESC_UNUSED(R) \
85 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
86 (R)->next_to_clean - (R)->next_to_use - 1)
87
88/* bitfields for Tx queue mapping in QTX_CTL */
89#define I40E_QTX_CTL_VF_QUEUE 0x0
90#define I40E_QTX_CTL_PF_QUEUE 0x2
91
Shannon Nelson922680b2013-12-18 05:29:17 +000092/* debug masks - set these bits in hw->debug_mask to control output */
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +000093enum i40e_debug_mask {
94 I40E_DEBUG_INIT = 0x00000001,
95 I40E_DEBUG_RELEASE = 0x00000002,
96
97 I40E_DEBUG_LINK = 0x00000010,
98 I40E_DEBUG_PHY = 0x00000020,
99 I40E_DEBUG_HMC = 0x00000040,
100 I40E_DEBUG_NVM = 0x00000080,
101 I40E_DEBUG_LAN = 0x00000100,
102 I40E_DEBUG_FLOW = 0x00000200,
103 I40E_DEBUG_DCB = 0x00000400,
104 I40E_DEBUG_DIAG = 0x00000800,
105
Shannon Nelson922680b2013-12-18 05:29:17 +0000106 I40E_DEBUG_AQ_MESSAGE = 0x01000000,
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000107 I40E_DEBUG_AQ_DESCRIPTOR = 0x02000000,
108 I40E_DEBUG_AQ_DESC_BUFFER = 0x04000000,
Shannon Nelson922680b2013-12-18 05:29:17 +0000109 I40E_DEBUG_AQ_COMMAND = 0x06000000,
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000110 I40E_DEBUG_AQ = 0x0F000000,
111
112 I40E_DEBUG_USER = 0xF0000000,
113
114 I40E_DEBUG_ALL = 0xFFFFFFFF
115};
116
117/* These are structs for managing the hardware information and the operations.
118 * The structures of function pointers are filled out at init time when we
119 * know for sure exactly which hardware we're working with. This gives us the
120 * flexibility of using the same main driver code but adapting to slightly
121 * different hardware needs as new parts are developed. For this architecture,
122 * the Firmware and AdminQ are intended to insulate the driver from most of the
123 * future changes, but these structures will also do part of the job.
124 */
125enum i40e_mac_type {
126 I40E_MAC_UNKNOWN = 0,
127 I40E_MAC_X710,
128 I40E_MAC_XL710,
129 I40E_MAC_VF,
130 I40E_MAC_GENERIC,
131};
132
133enum i40e_media_type {
134 I40E_MEDIA_TYPE_UNKNOWN = 0,
135 I40E_MEDIA_TYPE_FIBER,
136 I40E_MEDIA_TYPE_BASET,
137 I40E_MEDIA_TYPE_BACKPLANE,
138 I40E_MEDIA_TYPE_CX4,
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +0000139 I40E_MEDIA_TYPE_DA,
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000140 I40E_MEDIA_TYPE_VIRTUAL
141};
142
143enum i40e_fc_mode {
144 I40E_FC_NONE = 0,
145 I40E_FC_RX_PAUSE,
146 I40E_FC_TX_PAUSE,
147 I40E_FC_FULL,
148 I40E_FC_PFC,
149 I40E_FC_DEFAULT
150};
151
152enum i40e_vsi_type {
153 I40E_VSI_MAIN = 0,
154 I40E_VSI_VMDQ1,
155 I40E_VSI_VMDQ2,
156 I40E_VSI_CTRL,
157 I40E_VSI_FCOE,
158 I40E_VSI_MIRROR,
159 I40E_VSI_SRIOV,
160 I40E_VSI_FDIR,
161 I40E_VSI_TYPE_UNKNOWN
162};
163
164enum i40e_queue_type {
165 I40E_QUEUE_TYPE_RX = 0,
166 I40E_QUEUE_TYPE_TX,
167 I40E_QUEUE_TYPE_PE_CEQ,
168 I40E_QUEUE_TYPE_UNKNOWN
169};
170
171struct i40e_link_status {
172 enum i40e_aq_phy_type phy_type;
173 enum i40e_aq_link_speed link_speed;
174 u8 link_info;
175 u8 an_info;
176 u8 ext_info;
Kamil Krawczyk639dc372013-11-20 10:03:07 +0000177 u8 loopback;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000178 /* is Link Status Event notification to SW enabled */
179 bool lse_enable;
180};
181
182struct i40e_phy_info {
183 struct i40e_link_status link_info;
184 struct i40e_link_status link_info_old;
185 u32 autoneg_advertised;
186 u32 phy_id;
187 u32 module_type;
188 bool get_link_info;
189 enum i40e_media_type media_type;
190};
191
192#define I40E_HW_CAP_MAX_GPIO 30
193/* Capabilities of a PF or a VF or the whole device */
194struct i40e_hw_capabilities {
195 u32 switch_mode;
196#define I40E_NVM_IMAGE_TYPE_EVB 0x0
197#define I40E_NVM_IMAGE_TYPE_CLOUD 0x2
198#define I40E_NVM_IMAGE_TYPE_UDP_CLOUD 0x3
199
200 u32 management_mode;
201 u32 npar_enable;
202 u32 os2bmc;
203 u32 valid_functions;
204 bool sr_iov_1_1;
205 bool vmdq;
206 bool evb_802_1_qbg; /* Edge Virtual Bridging */
207 bool evb_802_1_qbh; /* Bridge Port Extension */
208 bool dcb;
209 bool fcoe;
210 bool mfp_mode_1;
211 bool mgmt_cem;
212 bool ieee_1588;
213 bool iwarp;
214 bool fd;
215 u32 fd_filters_guaranteed;
216 u32 fd_filters_best_effort;
217 bool rss;
218 u32 rss_table_size;
219 u32 rss_table_entry_width;
220 bool led[I40E_HW_CAP_MAX_GPIO];
221 bool sdp[I40E_HW_CAP_MAX_GPIO];
222 u32 nvm_image_type;
223 u32 num_flow_director_filters;
224 u32 num_vfs;
225 u32 vf_base_id;
226 u32 num_vsis;
227 u32 num_rx_qp;
228 u32 num_tx_qp;
229 u32 base_queue;
230 u32 num_msix_vectors;
231 u32 num_msix_vectors_vf;
232 u32 led_pin_num;
233 u32 sdp_pin_num;
234 u32 mdio_port_num;
235 u32 mdio_port_mode;
236 u8 rx_buf_chain_len;
237 u32 enabled_tcmap;
238 u32 maxtc;
239};
240
241struct i40e_mac_info {
242 enum i40e_mac_type type;
243 u8 addr[I40E_ETH_LENGTH_OF_ADDRESS];
244 u8 perm_addr[I40E_ETH_LENGTH_OF_ADDRESS];
245 u8 san_addr[I40E_ETH_LENGTH_OF_ADDRESS];
246 u16 max_fcoeq;
247};
248
249enum i40e_aq_resources_ids {
250 I40E_NVM_RESOURCE_ID = 1
251};
252
253enum i40e_aq_resource_access_type {
254 I40E_RESOURCE_READ = 1,
255 I40E_RESOURCE_WRITE
256};
257
258struct i40e_nvm_info {
259 u64 hw_semaphore_timeout; /* 2usec global time (GTIME resolution) */
260 u64 hw_semaphore_wait; /* - || - */
261 u32 timeout; /* [ms] */
262 u16 sr_size; /* Shadow RAM size in words */
263 bool blank_nvm_mode; /* is NVM empty (no FW present)*/
264 u16 version; /* NVM package version */
265 u32 eetrack; /* NVM data version */
266};
267
268/* PCI bus types */
269enum i40e_bus_type {
270 i40e_bus_type_unknown = 0,
271 i40e_bus_type_pci,
272 i40e_bus_type_pcix,
273 i40e_bus_type_pci_express,
274 i40e_bus_type_reserved
275};
276
277/* PCI bus speeds */
278enum i40e_bus_speed {
279 i40e_bus_speed_unknown = 0,
280 i40e_bus_speed_33 = 33,
281 i40e_bus_speed_66 = 66,
282 i40e_bus_speed_100 = 100,
283 i40e_bus_speed_120 = 120,
284 i40e_bus_speed_133 = 133,
285 i40e_bus_speed_2500 = 2500,
286 i40e_bus_speed_5000 = 5000,
287 i40e_bus_speed_8000 = 8000,
288 i40e_bus_speed_reserved
289};
290
291/* PCI bus widths */
292enum i40e_bus_width {
293 i40e_bus_width_unknown = 0,
294 i40e_bus_width_pcie_x1 = 1,
295 i40e_bus_width_pcie_x2 = 2,
296 i40e_bus_width_pcie_x4 = 4,
297 i40e_bus_width_pcie_x8 = 8,
298 i40e_bus_width_32 = 32,
299 i40e_bus_width_64 = 64,
300 i40e_bus_width_reserved
301};
302
303/* Bus parameters */
304struct i40e_bus_info {
305 enum i40e_bus_speed speed;
306 enum i40e_bus_width width;
307 enum i40e_bus_type type;
308
309 u16 func;
310 u16 device;
311 u16 lan_id;
312};
313
314/* Flow control (FC) parameters */
315struct i40e_fc_info {
316 enum i40e_fc_mode current_mode; /* FC mode in effect */
317 enum i40e_fc_mode requested_mode; /* FC mode requested by caller */
318};
319
320#define I40E_MAX_TRAFFIC_CLASS 8
321#define I40E_MAX_USER_PRIORITY 8
322#define I40E_DCBX_MAX_APPS 32
323#define I40E_LLDPDU_SIZE 1500
324
325/* IEEE 802.1Qaz ETS Configuration data */
326struct i40e_ieee_ets_config {
327 u8 willing;
328 u8 cbs;
329 u8 maxtcs;
330 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
331 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
332 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
333};
334
335/* IEEE 802.1Qaz ETS Recommendation data */
336struct i40e_ieee_ets_recommend {
337 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
338 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
339 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
340};
341
342/* IEEE 802.1Qaz PFC Configuration data */
343struct i40e_ieee_pfc_config {
344 u8 willing;
345 u8 mbc;
346 u8 pfccap;
347 u8 pfcenable;
348};
349
350/* IEEE 802.1Qaz Application Priority data */
351struct i40e_ieee_app_priority_table {
352 u8 priority;
353 u8 selector;
354 u16 protocolid;
355};
356
357struct i40e_dcbx_config {
358 u32 numapps;
359 struct i40e_ieee_ets_config etscfg;
360 struct i40e_ieee_ets_recommend etsrec;
361 struct i40e_ieee_pfc_config pfc;
362 struct i40e_ieee_app_priority_table app[I40E_DCBX_MAX_APPS];
363};
364
365/* Port hardware description */
366struct i40e_hw {
367 u8 __iomem *hw_addr;
368 void *back;
369
370 /* function pointer structs */
371 struct i40e_phy_info phy;
372 struct i40e_mac_info mac;
373 struct i40e_bus_info bus;
374 struct i40e_nvm_info nvm;
375 struct i40e_fc_info fc;
376
377 /* pci info */
378 u16 device_id;
379 u16 vendor_id;
380 u16 subsystem_device_id;
381 u16 subsystem_vendor_id;
382 u8 revision_id;
383 u8 port;
384 bool adapter_stopped;
385
386 /* capabilities for entire device and PCI func */
387 struct i40e_hw_capabilities dev_caps;
388 struct i40e_hw_capabilities func_caps;
389
390 /* Flow Director shared filter space */
391 u16 fdir_shared_filter_count;
392
393 /* device profile info */
394 u8 pf_id;
395 u16 main_vsi_seid;
396
397 /* Closest numa node to the device */
398 u16 numa_node;
399
400 /* Admin Queue info */
401 struct i40e_adminq_info aq;
402
403 /* HMC info */
404 struct i40e_hmc_info hmc; /* HMC info struct */
405
406 /* LLDP/DCBX Status */
407 u16 dcbx_status;
408
409 /* DCBX info */
410 struct i40e_dcbx_config local_dcbx_config;
411 struct i40e_dcbx_config remote_dcbx_config;
412
413 /* debug mask */
414 u32 debug_mask;
415};
416
417struct i40e_driver_version {
418 u8 major_version;
419 u8 minor_version;
420 u8 build_version;
421 u8 subbuild_version;
422};
423
424/* RX Descriptors */
425union i40e_16byte_rx_desc {
426 struct {
427 __le64 pkt_addr; /* Packet buffer address */
428 __le64 hdr_addr; /* Header buffer address */
429 } read;
430 struct {
431 struct {
432 struct {
433 union {
434 __le16 mirroring_status;
435 __le16 fcoe_ctx_id;
436 } mirr_fcoe;
437 __le16 l2tag1;
438 } lo_dword;
439 union {
440 __le32 rss; /* RSS Hash */
441 __le32 fd_id; /* Flow director filter id */
442 __le32 fcoe_param; /* FCoE DDP Context id */
443 } hi_dword;
444 } qword0;
445 struct {
446 /* ext status/error/pktype/length */
447 __le64 status_error_len;
448 } qword1;
449 } wb; /* writeback */
450};
451
452union i40e_32byte_rx_desc {
453 struct {
454 __le64 pkt_addr; /* Packet buffer address */
455 __le64 hdr_addr; /* Header buffer address */
456 /* bit 0 of hdr_buffer_addr is DD bit */
457 __le64 rsvd1;
458 __le64 rsvd2;
459 } read;
460 struct {
461 struct {
462 struct {
463 union {
464 __le16 mirroring_status;
465 __le16 fcoe_ctx_id;
466 } mirr_fcoe;
467 __le16 l2tag1;
468 } lo_dword;
469 union {
470 __le32 rss; /* RSS Hash */
471 __le32 fcoe_param; /* FCoE DDP Context id */
472 } hi_dword;
473 } qword0;
474 struct {
475 /* status/error/pktype/length */
476 __le64 status_error_len;
477 } qword1;
478 struct {
479 __le16 ext_status; /* extended status */
480 __le16 rsvd;
481 __le16 l2tag2_1;
482 __le16 l2tag2_2;
483 } qword2;
484 struct {
485 union {
486 __le32 flex_bytes_lo;
487 __le32 pe_status;
488 } lo_dword;
489 union {
490 __le32 flex_bytes_hi;
491 __le32 fd_id;
492 } hi_dword;
493 } qword3;
494 } wb; /* writeback */
495};
496
497#define I40E_RXD_QW1_STATUS_SHIFT 0
498#define I40E_RXD_QW1_STATUS_MASK (0x7FFFUL << I40E_RXD_QW1_STATUS_SHIFT)
499
500enum i40e_rx_desc_status_bits {
501 /* Note: These are predefined bit offsets */
502 I40E_RX_DESC_STATUS_DD_SHIFT = 0,
503 I40E_RX_DESC_STATUS_EOF_SHIFT = 1,
504 I40E_RX_DESC_STATUS_L2TAG1P_SHIFT = 2,
505 I40E_RX_DESC_STATUS_L3L4P_SHIFT = 3,
506 I40E_RX_DESC_STATUS_CRCP_SHIFT = 4,
Jacob Kellerdcf8f552013-11-20 10:02:48 +0000507 I40E_RX_DESC_STATUS_TSYNINDX_SHIFT = 5, /* 2 BITS */
508 I40E_RX_DESC_STATUS_TSYNVALID_SHIFT = 7,
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000509 I40E_RX_DESC_STATUS_PIF_SHIFT = 8,
510 I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
511 I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
512 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT = 12, /* 2 BITS */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +0000513 I40E_RX_DESC_STATUS_LPBK_SHIFT = 14,
514 I40E_RX_DESC_STATUS_UDP_0_SHIFT = 16
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000515};
516
517#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
Jacob Kellerdcf8f552013-11-20 10:02:48 +0000518#define I40E_RXD_QW1_STATUS_TSYNINDX_MASK (0x3UL << \
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000519 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
520
Jacob Kellerdcf8f552013-11-20 10:02:48 +0000521#define I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT I40E_RX_DESC_STATUS_TSYNVALID_SHIFT
522#define I40E_RXD_QW1_STATUS_TSYNVALID_MASK (0x1UL << \
Shannon Nelson922680b2013-12-18 05:29:17 +0000523 I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT)
Jacob Kellerdcf8f552013-11-20 10:02:48 +0000524
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000525enum i40e_rx_desc_fltstat_values {
526 I40E_RX_DESC_FLTSTAT_NO_DATA = 0,
527 I40E_RX_DESC_FLTSTAT_RSV_FD_ID = 1, /* 16byte desc? FD_ID : RSV */
528 I40E_RX_DESC_FLTSTAT_RSV = 2,
529 I40E_RX_DESC_FLTSTAT_RSS_HASH = 3,
530};
531
532#define I40E_RXD_QW1_ERROR_SHIFT 19
533#define I40E_RXD_QW1_ERROR_MASK (0xFFUL << I40E_RXD_QW1_ERROR_SHIFT)
534
535enum i40e_rx_desc_error_bits {
536 /* Note: These are predefined bit offsets */
537 I40E_RX_DESC_ERROR_RXE_SHIFT = 0,
538 I40E_RX_DESC_ERROR_RECIPE_SHIFT = 1,
539 I40E_RX_DESC_ERROR_HBO_SHIFT = 2,
540 I40E_RX_DESC_ERROR_L3L4E_SHIFT = 3, /* 3 BITS */
541 I40E_RX_DESC_ERROR_IPE_SHIFT = 3,
542 I40E_RX_DESC_ERROR_L4E_SHIFT = 4,
543 I40E_RX_DESC_ERROR_EIPE_SHIFT = 5,
544 I40E_RX_DESC_ERROR_OVERSIZE_SHIFT = 6
545};
546
547enum i40e_rx_desc_error_l3l4e_fcoe_masks {
548 I40E_RX_DESC_ERROR_L3L4E_NONE = 0,
549 I40E_RX_DESC_ERROR_L3L4E_PROT = 1,
550 I40E_RX_DESC_ERROR_L3L4E_FC = 2,
551 I40E_RX_DESC_ERROR_L3L4E_DMAC_ERR = 3,
552 I40E_RX_DESC_ERROR_L3L4E_DMAC_WARN = 4
553};
554
555#define I40E_RXD_QW1_PTYPE_SHIFT 30
556#define I40E_RXD_QW1_PTYPE_MASK (0xFFULL << I40E_RXD_QW1_PTYPE_SHIFT)
557
558/* Packet type non-ip values */
559enum i40e_rx_l2_ptype {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +0000560 I40E_RX_PTYPE_L2_RESERVED = 0,
561 I40E_RX_PTYPE_L2_MAC_PAY2 = 1,
562 I40E_RX_PTYPE_L2_TIMESYNC_PAY2 = 2,
563 I40E_RX_PTYPE_L2_FIP_PAY2 = 3,
564 I40E_RX_PTYPE_L2_OUI_PAY2 = 4,
565 I40E_RX_PTYPE_L2_MACCNTRL_PAY2 = 5,
566 I40E_RX_PTYPE_L2_LLDP_PAY2 = 6,
567 I40E_RX_PTYPE_L2_ECP_PAY2 = 7,
568 I40E_RX_PTYPE_L2_EVB_PAY2 = 8,
569 I40E_RX_PTYPE_L2_QCN_PAY2 = 9,
570 I40E_RX_PTYPE_L2_EAPOL_PAY2 = 10,
571 I40E_RX_PTYPE_L2_ARP = 11,
572 I40E_RX_PTYPE_L2_FCOE_PAY3 = 12,
573 I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3 = 13,
574 I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3 = 14,
575 I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3 = 15,
576 I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA = 16,
577 I40E_RX_PTYPE_L2_FCOE_VFT_PAY3 = 17,
578 I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA = 18,
579 I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY = 19,
580 I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP = 20,
581 I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER = 21,
582 I40E_RX_PTYPE_GRENAT4_MAC_PAY3 = 58,
583 I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4 = 87,
584 I40E_RX_PTYPE_GRENAT6_MAC_PAY3 = 124,
585 I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4 = 153
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000586};
587
588struct i40e_rx_ptype_decoded {
589 u32 ptype:8;
590 u32 known:1;
591 u32 outer_ip:1;
592 u32 outer_ip_ver:1;
593 u32 outer_frag:1;
594 u32 tunnel_type:3;
595 u32 tunnel_end_prot:2;
596 u32 tunnel_end_frag:1;
597 u32 inner_prot:4;
598 u32 payload_layer:3;
599};
600
601enum i40e_rx_ptype_outer_ip {
602 I40E_RX_PTYPE_OUTER_L2 = 0,
603 I40E_RX_PTYPE_OUTER_IP = 1
604};
605
606enum i40e_rx_ptype_outer_ip_ver {
607 I40E_RX_PTYPE_OUTER_NONE = 0,
608 I40E_RX_PTYPE_OUTER_IPV4 = 0,
609 I40E_RX_PTYPE_OUTER_IPV6 = 1
610};
611
612enum i40e_rx_ptype_outer_fragmented {
613 I40E_RX_PTYPE_NOT_FRAG = 0,
614 I40E_RX_PTYPE_FRAG = 1
615};
616
617enum i40e_rx_ptype_tunnel_type {
618 I40E_RX_PTYPE_TUNNEL_NONE = 0,
619 I40E_RX_PTYPE_TUNNEL_IP_IP = 1,
620 I40E_RX_PTYPE_TUNNEL_IP_GRENAT = 2,
621 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC = 3,
622 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN = 4,
623};
624
625enum i40e_rx_ptype_tunnel_end_prot {
626 I40E_RX_PTYPE_TUNNEL_END_NONE = 0,
627 I40E_RX_PTYPE_TUNNEL_END_IPV4 = 1,
628 I40E_RX_PTYPE_TUNNEL_END_IPV6 = 2,
629};
630
631enum i40e_rx_ptype_inner_prot {
632 I40E_RX_PTYPE_INNER_PROT_NONE = 0,
633 I40E_RX_PTYPE_INNER_PROT_UDP = 1,
634 I40E_RX_PTYPE_INNER_PROT_TCP = 2,
635 I40E_RX_PTYPE_INNER_PROT_SCTP = 3,
636 I40E_RX_PTYPE_INNER_PROT_ICMP = 4,
637 I40E_RX_PTYPE_INNER_PROT_TIMESYNC = 5
638};
639
640enum i40e_rx_ptype_payload_layer {
641 I40E_RX_PTYPE_PAYLOAD_LAYER_NONE = 0,
642 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY2 = 1,
643 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3 = 2,
644 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4 = 3,
645};
646
647#define I40E_RXD_QW1_LENGTH_PBUF_SHIFT 38
648#define I40E_RXD_QW1_LENGTH_PBUF_MASK (0x3FFFULL << \
649 I40E_RXD_QW1_LENGTH_PBUF_SHIFT)
650
651#define I40E_RXD_QW1_LENGTH_HBUF_SHIFT 52
652#define I40E_RXD_QW1_LENGTH_HBUF_MASK (0x7FFULL << \
653 I40E_RXD_QW1_LENGTH_HBUF_SHIFT)
654
655#define I40E_RXD_QW1_LENGTH_SPH_SHIFT 63
656#define I40E_RXD_QW1_LENGTH_SPH_MASK (0x1ULL << \
657 I40E_RXD_QW1_LENGTH_SPH_SHIFT)
658
659enum i40e_rx_desc_ext_status_bits {
660 /* Note: These are predefined bit offsets */
661 I40E_RX_DESC_EXT_STATUS_L2TAG2P_SHIFT = 0,
662 I40E_RX_DESC_EXT_STATUS_L2TAG3P_SHIFT = 1,
663 I40E_RX_DESC_EXT_STATUS_FLEXBL_SHIFT = 2, /* 2 BITS */
664 I40E_RX_DESC_EXT_STATUS_FLEXBH_SHIFT = 4, /* 2 BITS */
665 I40E_RX_DESC_EXT_STATUS_FTYPE_SHIFT = 6, /* 3 BITS */
666 I40E_RX_DESC_EXT_STATUS_FDLONGB_SHIFT = 9,
667 I40E_RX_DESC_EXT_STATUS_FCOELONGB_SHIFT = 10,
668 I40E_RX_DESC_EXT_STATUS_PELONGB_SHIFT = 11,
669};
670
671enum i40e_rx_desc_pe_status_bits {
672 /* Note: These are predefined bit offsets */
673 I40E_RX_DESC_PE_STATUS_QPID_SHIFT = 0, /* 18 BITS */
674 I40E_RX_DESC_PE_STATUS_L4PORT_SHIFT = 0, /* 16 BITS */
675 I40E_RX_DESC_PE_STATUS_IPINDEX_SHIFT = 16, /* 8 BITS */
676 I40E_RX_DESC_PE_STATUS_QPIDHIT_SHIFT = 24,
677 I40E_RX_DESC_PE_STATUS_APBVTHIT_SHIFT = 25,
678 I40E_RX_DESC_PE_STATUS_PORTV_SHIFT = 26,
679 I40E_RX_DESC_PE_STATUS_URG_SHIFT = 27,
680 I40E_RX_DESC_PE_STATUS_IPFRAG_SHIFT = 28,
681 I40E_RX_DESC_PE_STATUS_IPOPT_SHIFT = 29
682};
683
684#define I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT 38
685#define I40E_RX_PROG_STATUS_DESC_LENGTH 0x2000000
686
687#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT 2
688#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK (0x7UL << \
689 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT)
690
691#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT 19
692#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK (0x3FUL << \
693 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT)
694
695enum i40e_rx_prog_status_desc_status_bits {
696 /* Note: These are predefined bit offsets */
697 I40E_RX_PROG_STATUS_DESC_DD_SHIFT = 0,
698 I40E_RX_PROG_STATUS_DESC_PROG_ID_SHIFT = 2 /* 3 BITS */
699};
700
701enum i40e_rx_prog_status_desc_prog_id_masks {
702 I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS = 1,
703 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS = 2,
704 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS = 4,
705};
706
707enum i40e_rx_prog_status_desc_error_bits {
708 /* Note: These are predefined bit offsets */
709 I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT = 0,
710 I40E_RX_PROG_STATUS_DESC_NO_FD_QUOTA_SHIFT = 1,
711 I40E_RX_PROG_STATUS_DESC_FCOE_TBL_FULL_SHIFT = 2,
712 I40E_RX_PROG_STATUS_DESC_FCOE_CONFLICT_SHIFT = 3
713};
714
715/* TX Descriptor */
716struct i40e_tx_desc {
717 __le64 buffer_addr; /* Address of descriptor's data buf */
718 __le64 cmd_type_offset_bsz;
719};
720
721#define I40E_TXD_QW1_DTYPE_SHIFT 0
722#define I40E_TXD_QW1_DTYPE_MASK (0xFUL << I40E_TXD_QW1_DTYPE_SHIFT)
723
724enum i40e_tx_desc_dtype_value {
725 I40E_TX_DESC_DTYPE_DATA = 0x0,
726 I40E_TX_DESC_DTYPE_NOP = 0x1, /* same as Context desc */
727 I40E_TX_DESC_DTYPE_CONTEXT = 0x1,
728 I40E_TX_DESC_DTYPE_FCOE_CTX = 0x2,
729 I40E_TX_DESC_DTYPE_FILTER_PROG = 0x8,
730 I40E_TX_DESC_DTYPE_DDP_CTX = 0x9,
731 I40E_TX_DESC_DTYPE_FLEX_DATA = 0xB,
732 I40E_TX_DESC_DTYPE_FLEX_CTX_1 = 0xC,
733 I40E_TX_DESC_DTYPE_FLEX_CTX_2 = 0xD,
734 I40E_TX_DESC_DTYPE_DESC_DONE = 0xF
735};
736
737#define I40E_TXD_QW1_CMD_SHIFT 4
738#define I40E_TXD_QW1_CMD_MASK (0x3FFUL << I40E_TXD_QW1_CMD_SHIFT)
739
740enum i40e_tx_desc_cmd_bits {
741 I40E_TX_DESC_CMD_EOP = 0x0001,
742 I40E_TX_DESC_CMD_RS = 0x0002,
743 I40E_TX_DESC_CMD_ICRC = 0x0004,
744 I40E_TX_DESC_CMD_IL2TAG1 = 0x0008,
745 I40E_TX_DESC_CMD_DUMMY = 0x0010,
746 I40E_TX_DESC_CMD_IIPT_NONIP = 0x0000, /* 2 BITS */
747 I40E_TX_DESC_CMD_IIPT_IPV6 = 0x0020, /* 2 BITS */
748 I40E_TX_DESC_CMD_IIPT_IPV4 = 0x0040, /* 2 BITS */
749 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM = 0x0060, /* 2 BITS */
750 I40E_TX_DESC_CMD_FCOET = 0x0080,
751 I40E_TX_DESC_CMD_L4T_EOFT_UNK = 0x0000, /* 2 BITS */
752 I40E_TX_DESC_CMD_L4T_EOFT_TCP = 0x0100, /* 2 BITS */
753 I40E_TX_DESC_CMD_L4T_EOFT_SCTP = 0x0200, /* 2 BITS */
754 I40E_TX_DESC_CMD_L4T_EOFT_UDP = 0x0300, /* 2 BITS */
755 I40E_TX_DESC_CMD_L4T_EOFT_EOF_N = 0x0000, /* 2 BITS */
756 I40E_TX_DESC_CMD_L4T_EOFT_EOF_T = 0x0100, /* 2 BITS */
757 I40E_TX_DESC_CMD_L4T_EOFT_EOF_NI = 0x0200, /* 2 BITS */
758 I40E_TX_DESC_CMD_L4T_EOFT_EOF_A = 0x0300, /* 2 BITS */
759};
760
761#define I40E_TXD_QW1_OFFSET_SHIFT 16
762#define I40E_TXD_QW1_OFFSET_MASK (0x3FFFFULL << \
763 I40E_TXD_QW1_OFFSET_SHIFT)
764
765enum i40e_tx_desc_length_fields {
766 /* Note: These are predefined bit offsets */
767 I40E_TX_DESC_LENGTH_MACLEN_SHIFT = 0, /* 7 BITS */
768 I40E_TX_DESC_LENGTH_IPLEN_SHIFT = 7, /* 7 BITS */
769 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT = 14 /* 4 BITS */
770};
771
772#define I40E_TXD_QW1_TX_BUF_SZ_SHIFT 34
773#define I40E_TXD_QW1_TX_BUF_SZ_MASK (0x3FFFULL << \
774 I40E_TXD_QW1_TX_BUF_SZ_SHIFT)
775
776#define I40E_TXD_QW1_L2TAG1_SHIFT 48
777#define I40E_TXD_QW1_L2TAG1_MASK (0xFFFFULL << I40E_TXD_QW1_L2TAG1_SHIFT)
778
779/* Context descriptors */
780struct i40e_tx_context_desc {
781 __le32 tunneling_params;
782 __le16 l2tag2;
783 __le16 rsvd;
784 __le64 type_cmd_tso_mss;
785};
786
787#define I40E_TXD_CTX_QW1_DTYPE_SHIFT 0
788#define I40E_TXD_CTX_QW1_DTYPE_MASK (0xFUL << I40E_TXD_CTX_QW1_DTYPE_SHIFT)
789
790#define I40E_TXD_CTX_QW1_CMD_SHIFT 4
791#define I40E_TXD_CTX_QW1_CMD_MASK (0xFFFFUL << I40E_TXD_CTX_QW1_CMD_SHIFT)
792
793enum i40e_tx_ctx_desc_cmd_bits {
794 I40E_TX_CTX_DESC_TSO = 0x01,
795 I40E_TX_CTX_DESC_TSYN = 0x02,
796 I40E_TX_CTX_DESC_IL2TAG2 = 0x04,
797 I40E_TX_CTX_DESC_IL2TAG2_IL2H = 0x08,
798 I40E_TX_CTX_DESC_SWTCH_NOTAG = 0x00,
799 I40E_TX_CTX_DESC_SWTCH_UPLINK = 0x10,
800 I40E_TX_CTX_DESC_SWTCH_LOCAL = 0x20,
801 I40E_TX_CTX_DESC_SWTCH_VSI = 0x30,
802 I40E_TX_CTX_DESC_SWPE = 0x40
803};
804
805#define I40E_TXD_CTX_QW1_TSO_LEN_SHIFT 30
806#define I40E_TXD_CTX_QW1_TSO_LEN_MASK (0x3FFFFULL << \
807 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT)
808
809#define I40E_TXD_CTX_QW1_MSS_SHIFT 50
810#define I40E_TXD_CTX_QW1_MSS_MASK (0x3FFFULL << \
811 I40E_TXD_CTX_QW1_MSS_SHIFT)
812
813#define I40E_TXD_CTX_QW1_VSI_SHIFT 50
814#define I40E_TXD_CTX_QW1_VSI_MASK (0x1FFULL << I40E_TXD_CTX_QW1_VSI_SHIFT)
815
816#define I40E_TXD_CTX_QW0_EXT_IP_SHIFT 0
817#define I40E_TXD_CTX_QW0_EXT_IP_MASK (0x3ULL << \
818 I40E_TXD_CTX_QW0_EXT_IP_SHIFT)
819
820enum i40e_tx_ctx_desc_eipt_offload {
821 I40E_TX_CTX_EXT_IP_NONE = 0x0,
822 I40E_TX_CTX_EXT_IP_IPV6 = 0x1,
823 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2,
824 I40E_TX_CTX_EXT_IP_IPV4 = 0x3
825};
826
827#define I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT 2
828#define I40E_TXD_CTX_QW0_EXT_IPLEN_MASK (0x3FULL << \
829 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT)
830
831#define I40E_TXD_CTX_QW0_NATT_SHIFT 9
832#define I40E_TXD_CTX_QW0_NATT_MASK (0x3ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
833
834#define I40E_TXD_CTX_UDP_TUNNELING (0x1ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
835#define I40E_TXD_CTX_GRE_TUNNELING (0x2ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
836
837#define I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT 11
838#define I40E_TXD_CTX_QW0_EIP_NOINC_MASK (0x1ULL << \
839 I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT)
840
841#define I40E_TXD_CTX_EIP_NOINC_IPID_CONST I40E_TXD_CTX_QW0_EIP_NOINC_MASK
842
843#define I40E_TXD_CTX_QW0_NATLEN_SHIFT 12
844#define I40E_TXD_CTX_QW0_NATLEN_MASK (0X7FULL << \
845 I40E_TXD_CTX_QW0_NATLEN_SHIFT)
846
847#define I40E_TXD_CTX_QW0_DECTTL_SHIFT 19
848#define I40E_TXD_CTX_QW0_DECTTL_MASK (0xFULL << \
849 I40E_TXD_CTX_QW0_DECTTL_SHIFT)
850
851struct i40e_filter_program_desc {
852 __le32 qindex_flex_ptype_vsi;
853 __le32 rsvd;
854 __le32 dtype_cmd_cntindex;
855 __le32 fd_id;
856};
857#define I40E_TXD_FLTR_QW0_QINDEX_SHIFT 0
858#define I40E_TXD_FLTR_QW0_QINDEX_MASK (0x7FFUL << \
859 I40E_TXD_FLTR_QW0_QINDEX_SHIFT)
860#define I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT 11
861#define I40E_TXD_FLTR_QW0_FLEXOFF_MASK (0x7UL << \
862 I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT)
863#define I40E_TXD_FLTR_QW0_PCTYPE_SHIFT 17
864#define I40E_TXD_FLTR_QW0_PCTYPE_MASK (0x3FUL << \
865 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT)
866
867/* Packet Classifier Types for filters */
868enum i40e_filter_pctype {
Anjali Singhai Jain91612c32013-11-16 10:00:47 +0000869 /* Note: Values 0-28 are reserved for future use */
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000870 I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP = 29,
871 I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP = 30,
872 I40E_FILTER_PCTYPE_NONF_IPV4_UDP = 31,
873 I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN = 32,
874 I40E_FILTER_PCTYPE_NONF_IPV4_TCP = 33,
875 I40E_FILTER_PCTYPE_NONF_IPV4_SCTP = 34,
876 I40E_FILTER_PCTYPE_NONF_IPV4_OTHER = 35,
877 I40E_FILTER_PCTYPE_FRAG_IPV4 = 36,
Anjali Singhai Jain91612c32013-11-16 10:00:47 +0000878 /* Note: Values 37-38 are reserved for future use */
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000879 I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP = 39,
880 I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP = 40,
881 I40E_FILTER_PCTYPE_NONF_IPV6_UDP = 41,
882 I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN = 42,
883 I40E_FILTER_PCTYPE_NONF_IPV6_TCP = 43,
884 I40E_FILTER_PCTYPE_NONF_IPV6_SCTP = 44,
885 I40E_FILTER_PCTYPE_NONF_IPV6_OTHER = 45,
886 I40E_FILTER_PCTYPE_FRAG_IPV6 = 46,
887 /* Note: Value 47 is reserved for future use */
888 I40E_FILTER_PCTYPE_FCOE_OX = 48,
889 I40E_FILTER_PCTYPE_FCOE_RX = 49,
Anjali Singhai Jain91612c32013-11-16 10:00:47 +0000890 I40E_FILTER_PCTYPE_FCOE_OTHER = 50,
891 /* Note: Values 51-62 are reserved for future use */
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000892 I40E_FILTER_PCTYPE_L2_PAYLOAD = 63,
893};
894
895enum i40e_filter_program_desc_dest {
896 I40E_FILTER_PROGRAM_DESC_DEST_DROP_PACKET = 0x0,
897 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX = 0x1,
898 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_OTHER = 0x2,
899};
900
901enum i40e_filter_program_desc_fd_status {
902 I40E_FILTER_PROGRAM_DESC_FD_STATUS_NONE = 0x0,
903 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID = 0x1,
904 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID_4FLEX_BYTES = 0x2,
905 I40E_FILTER_PROGRAM_DESC_FD_STATUS_8FLEX_BYTES = 0x3,
906};
907
908#define I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT 23
909#define I40E_TXD_FLTR_QW0_DEST_VSI_MASK (0x1FFUL << \
910 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT)
911
912#define I40E_TXD_FLTR_QW1_CMD_SHIFT 4
913#define I40E_TXD_FLTR_QW1_CMD_MASK (0xFFFFULL << \
914 I40E_TXD_FLTR_QW1_CMD_SHIFT)
915
916#define I40E_TXD_FLTR_QW1_PCMD_SHIFT (0x0ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
917#define I40E_TXD_FLTR_QW1_PCMD_MASK (0x7ULL << I40E_TXD_FLTR_QW1_PCMD_SHIFT)
918
919enum i40e_filter_program_desc_pcmd {
920 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE = 0x1,
921 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE = 0x2,
922};
923
924#define I40E_TXD_FLTR_QW1_DEST_SHIFT (0x3ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
925#define I40E_TXD_FLTR_QW1_DEST_MASK (0x3ULL << I40E_TXD_FLTR_QW1_DEST_SHIFT)
926
927#define I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT (0x7ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
928#define I40E_TXD_FLTR_QW1_CNT_ENA_MASK (0x1ULL << \
929 I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT)
930
931#define I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT (0x9ULL + \
932 I40E_TXD_FLTR_QW1_CMD_SHIFT)
933#define I40E_TXD_FLTR_QW1_FD_STATUS_MASK (0x3ULL << \
934 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT)
935
936#define I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT 20
937#define I40E_TXD_FLTR_QW1_CNTINDEX_MASK (0x1FFUL << \
938 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT)
939
940enum i40e_filter_type {
941 I40E_FLOW_DIRECTOR_FLTR = 0,
942 I40E_PE_QUAD_HASH_FLTR = 1,
943 I40E_ETHERTYPE_FLTR,
944 I40E_FCOE_CTX_FLTR,
945 I40E_MAC_VLAN_FLTR,
946 I40E_HASH_FLTR
947};
948
949struct i40e_vsi_context {
950 u16 seid;
951 u16 uplink_seid;
952 u16 vsi_number;
953 u16 vsis_allocated;
954 u16 vsis_unallocated;
955 u16 flags;
956 u8 pf_num;
957 u8 vf_num;
958 u8 connection_type;
959 struct i40e_aqc_vsi_properties_data info;
960};
961
962/* Statistics collected by each port, VSI, VEB, and S-channel */
963struct i40e_eth_stats {
964 u64 rx_bytes; /* gorc */
965 u64 rx_unicast; /* uprc */
966 u64 rx_multicast; /* mprc */
967 u64 rx_broadcast; /* bprc */
968 u64 rx_discards; /* rdpc */
969 u64 rx_errors; /* repc */
970 u64 rx_missed; /* rmpc */
971 u64 rx_unknown_protocol; /* rupp */
972 u64 tx_bytes; /* gotc */
973 u64 tx_unicast; /* uptc */
974 u64 tx_multicast; /* mptc */
975 u64 tx_broadcast; /* bptc */
976 u64 tx_discards; /* tdpc */
977 u64 tx_errors; /* tepc */
978};
979
980/* Statistics collected by the MAC */
981struct i40e_hw_port_stats {
982 /* eth stats collected by the port */
983 struct i40e_eth_stats eth;
984
985 /* additional port specific stats */
986 u64 tx_dropped_link_down; /* tdold */
987 u64 crc_errors; /* crcerrs */
988 u64 illegal_bytes; /* illerrc */
989 u64 error_bytes; /* errbc */
990 u64 mac_local_faults; /* mlfc */
991 u64 mac_remote_faults; /* mrfc */
992 u64 rx_length_errors; /* rlec */
993 u64 link_xon_rx; /* lxonrxc */
994 u64 link_xoff_rx; /* lxoffrxc */
995 u64 priority_xon_rx[8]; /* pxonrxc[8] */
996 u64 priority_xoff_rx[8]; /* pxoffrxc[8] */
997 u64 link_xon_tx; /* lxontxc */
998 u64 link_xoff_tx; /* lxofftxc */
999 u64 priority_xon_tx[8]; /* pxontxc[8] */
1000 u64 priority_xoff_tx[8]; /* pxofftxc[8] */
1001 u64 priority_xon_2_xoff[8]; /* pxon2offc[8] */
1002 u64 rx_size_64; /* prc64 */
1003 u64 rx_size_127; /* prc127 */
1004 u64 rx_size_255; /* prc255 */
1005 u64 rx_size_511; /* prc511 */
1006 u64 rx_size_1023; /* prc1023 */
1007 u64 rx_size_1522; /* prc1522 */
1008 u64 rx_size_big; /* prc9522 */
1009 u64 rx_undersize; /* ruc */
1010 u64 rx_fragments; /* rfc */
1011 u64 rx_oversize; /* roc */
1012 u64 rx_jabber; /* rjc */
1013 u64 tx_size_64; /* ptc64 */
1014 u64 tx_size_127; /* ptc127 */
1015 u64 tx_size_255; /* ptc255 */
1016 u64 tx_size_511; /* ptc511 */
1017 u64 tx_size_1023; /* ptc1023 */
1018 u64 tx_size_1522; /* ptc1522 */
1019 u64 tx_size_big; /* ptc9522 */
1020 u64 mac_short_packet_dropped; /* mspdc */
1021 u64 checksum_error; /* xec */
1022};
1023
1024/* Checksum and Shadow RAM pointers */
1025#define I40E_SR_NVM_CONTROL_WORD 0x00
1026#define I40E_SR_EMP_MODULE_PTR 0x0F
1027#define I40E_SR_NVM_IMAGE_VERSION 0x18
Shannon Nelson8e2773a2013-11-28 06:39:22 +00001028#define I40E_SR_NVM_WAKE_ON_LAN 0x19
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001029#define I40E_SR_ALTERNATE_SAN_MAC_ADDRESS_PTR 0x27
1030#define I40E_SR_NVM_EETRACK_LO 0x2D
1031#define I40E_SR_NVM_EETRACK_HI 0x2E
1032#define I40E_SR_VPD_PTR 0x2F
1033#define I40E_SR_PCIE_ALT_AUTO_LOAD_PTR 0x3E
1034#define I40E_SR_SW_CHECKSUM_WORD 0x3F
1035
1036/* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
1037#define I40E_SR_VPD_MODULE_MAX_SIZE 1024
1038#define I40E_SR_PCIE_ALT_MODULE_MAX_SIZE 1024
1039#define I40E_SR_CONTROL_WORD_1_SHIFT 0x06
1040#define I40E_SR_CONTROL_WORD_1_MASK (0x03 << I40E_SR_CONTROL_WORD_1_SHIFT)
1041
1042/* Shadow RAM related */
1043#define I40E_SR_SECTOR_SIZE_IN_WORDS 0x800
1044#define I40E_SR_WORDS_IN_1KB 512
1045/* Checksum should be calculated such that after adding all the words,
1046 * including the checksum word itself, the sum should be 0xBABA.
1047 */
1048#define I40E_SR_SW_CHECKSUM_BASE 0xBABA
1049
1050#define I40E_SRRD_SRCTL_ATTEMPTS 100000
1051
1052enum i40e_switch_element_types {
1053 I40E_SWITCH_ELEMENT_TYPE_MAC = 1,
1054 I40E_SWITCH_ELEMENT_TYPE_PF = 2,
1055 I40E_SWITCH_ELEMENT_TYPE_VF = 3,
1056 I40E_SWITCH_ELEMENT_TYPE_EMP = 4,
1057 I40E_SWITCH_ELEMENT_TYPE_BMC = 6,
1058 I40E_SWITCH_ELEMENT_TYPE_PE = 16,
1059 I40E_SWITCH_ELEMENT_TYPE_VEB = 17,
1060 I40E_SWITCH_ELEMENT_TYPE_PA = 18,
1061 I40E_SWITCH_ELEMENT_TYPE_VSI = 19,
1062};
1063
1064/* Supported EtherType filters */
1065enum i40e_ether_type_index {
1066 I40E_ETHER_TYPE_1588 = 0,
1067 I40E_ETHER_TYPE_FIP = 1,
1068 I40E_ETHER_TYPE_OUI_EXTENDED = 2,
1069 I40E_ETHER_TYPE_MAC_CONTROL = 3,
1070 I40E_ETHER_TYPE_LLDP = 4,
1071 I40E_ETHER_TYPE_EVB_PROTOCOL1 = 5,
1072 I40E_ETHER_TYPE_EVB_PROTOCOL2 = 6,
1073 I40E_ETHER_TYPE_QCN_CNM = 7,
1074 I40E_ETHER_TYPE_8021X = 8,
1075 I40E_ETHER_TYPE_ARP = 9,
1076 I40E_ETHER_TYPE_RSV1 = 10,
1077 I40E_ETHER_TYPE_RSV2 = 11,
1078};
1079
1080/* Filter context base size is 1K */
1081#define I40E_HASH_FILTER_BASE_SIZE 1024
1082/* Supported Hash filter values */
1083enum i40e_hash_filter_size {
1084 I40E_HASH_FILTER_SIZE_1K = 0,
1085 I40E_HASH_FILTER_SIZE_2K = 1,
1086 I40E_HASH_FILTER_SIZE_4K = 2,
1087 I40E_HASH_FILTER_SIZE_8K = 3,
1088 I40E_HASH_FILTER_SIZE_16K = 4,
1089 I40E_HASH_FILTER_SIZE_32K = 5,
1090 I40E_HASH_FILTER_SIZE_64K = 6,
1091 I40E_HASH_FILTER_SIZE_128K = 7,
1092 I40E_HASH_FILTER_SIZE_256K = 8,
1093 I40E_HASH_FILTER_SIZE_512K = 9,
1094 I40E_HASH_FILTER_SIZE_1M = 10,
1095};
1096
1097/* DMA context base size is 0.5K */
1098#define I40E_DMA_CNTX_BASE_SIZE 512
1099/* Supported DMA context values */
1100enum i40e_dma_cntx_size {
1101 I40E_DMA_CNTX_SIZE_512 = 0,
1102 I40E_DMA_CNTX_SIZE_1K = 1,
1103 I40E_DMA_CNTX_SIZE_2K = 2,
1104 I40E_DMA_CNTX_SIZE_4K = 3,
1105 I40E_DMA_CNTX_SIZE_8K = 4,
1106 I40E_DMA_CNTX_SIZE_16K = 5,
1107 I40E_DMA_CNTX_SIZE_32K = 6,
1108 I40E_DMA_CNTX_SIZE_64K = 7,
1109 I40E_DMA_CNTX_SIZE_128K = 8,
1110 I40E_DMA_CNTX_SIZE_256K = 9,
1111};
1112
1113/* Supported Hash look up table (LUT) sizes */
1114enum i40e_hash_lut_size {
1115 I40E_HASH_LUT_SIZE_128 = 0,
1116 I40E_HASH_LUT_SIZE_512 = 1,
1117};
1118
1119/* Structure to hold a per PF filter control settings */
1120struct i40e_filter_control_settings {
1121 /* number of PE Quad Hash filter buckets */
1122 enum i40e_hash_filter_size pe_filt_num;
1123 /* number of PE Quad Hash contexts */
1124 enum i40e_dma_cntx_size pe_cntx_num;
1125 /* number of FCoE filter buckets */
1126 enum i40e_hash_filter_size fcoe_filt_num;
1127 /* number of FCoE DDP contexts */
1128 enum i40e_dma_cntx_size fcoe_cntx_num;
1129 /* size of the Hash LUT */
1130 enum i40e_hash_lut_size hash_lut_size;
1131 /* enable FDIR filters for PF and its VFs */
1132 bool enable_fdir;
1133 /* enable Ethertype filters for PF and its VFs */
1134 bool enable_ethtype;
1135 /* enable MAC/VLAN filters for PF and its VFs */
1136 bool enable_macvlan;
1137};
1138
1139/* Structure to hold device level control filter counts */
1140struct i40e_control_filter_stats {
1141 u16 mac_etype_used; /* Used perfect match MAC/EtherType filters */
1142 u16 etype_used; /* Used perfect EtherType filters */
1143 u16 mac_etype_free; /* Un-used perfect match MAC/EtherType filters */
1144 u16 etype_free; /* Un-used perfect EtherType filters */
1145};
1146
1147enum i40e_reset_type {
1148 I40E_RESET_POR = 0,
1149 I40E_RESET_CORER = 1,
1150 I40E_RESET_GLOBR = 2,
1151 I40E_RESET_EMPR = 3,
1152};
1153
1154/* IEEE 802.1AB LLDP Agent Variables from NVM */
1155#define I40E_NVM_LLDP_CFG_PTR 0xF
1156struct i40e_lldp_variables {
1157 u16 length;
1158 u16 adminstatus;
1159 u16 msgfasttx;
1160 u16 msgtxinterval;
1161 u16 txparams;
1162 u16 timers;
1163 u16 crc8;
1164};
1165
1166#endif /* _I40E_TYPE_H_ */