blob: e948bf2b8a8e7a75005524f61e7134708ecda73c [file] [log] [blame]
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001/*
2 * Cryptographic API.
3 *
4 * Support for ATMEL AES HW acceleration.
5 *
6 * Copyright (c) 2012 Eukréa Electromatique - ATMEL
7 * Author: Nicolas Royer <nicolas@eukrea.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 *
13 * Some ideas are from omap-aes.c driver.
14 */
15
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/slab.h>
20#include <linux/err.h>
21#include <linux/clk.h>
22#include <linux/io.h>
23#include <linux/hw_random.h>
24#include <linux/platform_device.h>
25
26#include <linux/device.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020027#include <linux/init.h>
28#include <linux/errno.h>
29#include <linux/interrupt.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020030#include <linux/irq.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020031#include <linux/scatterlist.h>
32#include <linux/dma-mapping.h>
Nicolas Ferrebe943c72013-10-14 17:52:38 +020033#include <linux/of_device.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020034#include <linux/delay.h>
35#include <linux/crypto.h>
36#include <linux/cryptohash.h>
37#include <crypto/scatterwalk.h>
38#include <crypto/algapi.h>
39#include <crypto/aes.h>
40#include <crypto/hash.h>
41#include <crypto/internal/hash.h>
Nicolas Royercadc4ab2013-02-20 17:10:24 +010042#include <linux/platform_data/crypto-atmel.h>
Nicolas Ferrebe943c72013-10-14 17:52:38 +020043#include <dt-bindings/dma/at91.h>
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020044#include "atmel-aes-regs.h"
45
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +010046#define ATMEL_AES_PRIORITY 300
47
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020048#define CFB8_BLOCK_SIZE 1
49#define CFB16_BLOCK_SIZE 2
50#define CFB32_BLOCK_SIZE 4
51#define CFB64_BLOCK_SIZE 8
52
53/* AES flags */
Nicolas Royercadc4ab2013-02-20 17:10:24 +010054#define AES_FLAGS_MODE_MASK 0x03ff
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020055#define AES_FLAGS_ENCRYPT BIT(0)
56#define AES_FLAGS_CBC BIT(1)
57#define AES_FLAGS_CFB BIT(2)
58#define AES_FLAGS_CFB8 BIT(3)
59#define AES_FLAGS_CFB16 BIT(4)
60#define AES_FLAGS_CFB32 BIT(5)
61#define AES_FLAGS_CFB64 BIT(6)
Nicolas Royercadc4ab2013-02-20 17:10:24 +010062#define AES_FLAGS_CFB128 BIT(7)
63#define AES_FLAGS_OFB BIT(8)
64#define AES_FLAGS_CTR BIT(9)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020065
66#define AES_FLAGS_INIT BIT(16)
67#define AES_FLAGS_DMA BIT(17)
68#define AES_FLAGS_BUSY BIT(18)
Nicolas Royercadc4ab2013-02-20 17:10:24 +010069#define AES_FLAGS_FAST BIT(19)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020070
Nicolas Royercadc4ab2013-02-20 17:10:24 +010071#define ATMEL_AES_QUEUE_LENGTH 50
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020072
73#define ATMEL_AES_DMA_THRESHOLD 16
74
75
Nicolas Royercadc4ab2013-02-20 17:10:24 +010076struct atmel_aes_caps {
77 bool has_dualbuff;
78 bool has_cfb64;
79 u32 max_burst_size;
80};
81
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020082struct atmel_aes_dev;
83
84struct atmel_aes_ctx {
85 struct atmel_aes_dev *dd;
86
87 int keylen;
88 u32 key[AES_KEYSIZE_256 / sizeof(u32)];
Nicolas Royercadc4ab2013-02-20 17:10:24 +010089
90 u16 block_size;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +020091};
92
93struct atmel_aes_reqctx {
94 unsigned long mode;
95};
96
97struct atmel_aes_dma {
98 struct dma_chan *chan;
99 struct dma_slave_config dma_conf;
100};
101
102struct atmel_aes_dev {
103 struct list_head list;
104 unsigned long phys_base;
105 void __iomem *io_base;
106
107 struct atmel_aes_ctx *ctx;
108 struct device *dev;
109 struct clk *iclk;
110 int irq;
111
112 unsigned long flags;
113 int err;
114
115 spinlock_t lock;
116 struct crypto_queue queue;
117
118 struct tasklet_struct done_task;
119 struct tasklet_struct queue_task;
120
121 struct ablkcipher_request *req;
122 size_t total;
123
124 struct scatterlist *in_sg;
125 unsigned int nb_in_sg;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100126 size_t in_offset;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200127 struct scatterlist *out_sg;
128 unsigned int nb_out_sg;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100129 size_t out_offset;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200130
131 size_t bufcnt;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100132 size_t buflen;
133 size_t dma_size;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200134
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100135 void *buf_in;
136 int dma_in;
137 dma_addr_t dma_addr_in;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200138 struct atmel_aes_dma dma_lch_in;
139
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100140 void *buf_out;
141 int dma_out;
142 dma_addr_t dma_addr_out;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200143 struct atmel_aes_dma dma_lch_out;
144
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100145 struct atmel_aes_caps caps;
146
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200147 u32 hw_version;
148};
149
150struct atmel_aes_drv {
151 struct list_head dev_list;
152 spinlock_t lock;
153};
154
155static struct atmel_aes_drv atmel_aes = {
156 .dev_list = LIST_HEAD_INIT(atmel_aes.dev_list),
157 .lock = __SPIN_LOCK_UNLOCKED(atmel_aes.lock),
158};
159
160static int atmel_aes_sg_length(struct ablkcipher_request *req,
161 struct scatterlist *sg)
162{
163 unsigned int total = req->nbytes;
164 int sg_nb;
165 unsigned int len;
166 struct scatterlist *sg_list;
167
168 sg_nb = 0;
169 sg_list = sg;
170 total = req->nbytes;
171
172 while (total) {
173 len = min(sg_list->length, total);
174
175 sg_nb++;
176 total -= len;
177
178 sg_list = sg_next(sg_list);
179 if (!sg_list)
180 total = 0;
181 }
182
183 return sg_nb;
184}
185
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100186static int atmel_aes_sg_copy(struct scatterlist **sg, size_t *offset,
187 void *buf, size_t buflen, size_t total, int out)
188{
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100189 size_t count, off = 0;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100190
191 while (buflen && total) {
192 count = min((*sg)->length - *offset, total);
193 count = min(count, buflen);
194
195 if (!count)
196 return off;
197
198 scatterwalk_map_and_copy(buf + off, *sg, *offset, count, out);
199
200 off += count;
201 buflen -= count;
202 *offset += count;
203 total -= count;
204
205 if (*offset == (*sg)->length) {
206 *sg = sg_next(*sg);
207 if (*sg)
208 *offset = 0;
209 else
210 total = 0;
211 }
212 }
213
214 return off;
215}
216
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200217static inline u32 atmel_aes_read(struct atmel_aes_dev *dd, u32 offset)
218{
219 return readl_relaxed(dd->io_base + offset);
220}
221
222static inline void atmel_aes_write(struct atmel_aes_dev *dd,
223 u32 offset, u32 value)
224{
225 writel_relaxed(value, dd->io_base + offset);
226}
227
228static void atmel_aes_read_n(struct atmel_aes_dev *dd, u32 offset,
229 u32 *value, int count)
230{
231 for (; count--; value++, offset += 4)
232 *value = atmel_aes_read(dd, offset);
233}
234
235static void atmel_aes_write_n(struct atmel_aes_dev *dd, u32 offset,
Cyrille Pitchenc0b28d82015-12-17 17:48:33 +0100236 const u32 *value, int count)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200237{
238 for (; count--; value++, offset += 4)
239 atmel_aes_write(dd, offset, *value);
240}
241
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200242static struct atmel_aes_dev *atmel_aes_find_dev(struct atmel_aes_ctx *ctx)
243{
244 struct atmel_aes_dev *aes_dd = NULL;
245 struct atmel_aes_dev *tmp;
246
247 spin_lock_bh(&atmel_aes.lock);
248 if (!ctx->dd) {
249 list_for_each_entry(tmp, &atmel_aes.dev_list, list) {
250 aes_dd = tmp;
251 break;
252 }
253 ctx->dd = aes_dd;
254 } else {
255 aes_dd = ctx->dd;
256 }
257
258 spin_unlock_bh(&atmel_aes.lock);
259
260 return aes_dd;
261}
262
263static int atmel_aes_hw_init(struct atmel_aes_dev *dd)
264{
LABBE Corentin9d83d292015-10-02 14:12:58 +0200265 int err;
266
267 err = clk_prepare_enable(dd->iclk);
268 if (err)
269 return err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200270
271 if (!(dd->flags & AES_FLAGS_INIT)) {
272 atmel_aes_write(dd, AES_CR, AES_CR_SWRST);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100273 atmel_aes_write(dd, AES_MR, 0xE << AES_MR_CKEY_OFFSET);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200274 dd->flags |= AES_FLAGS_INIT;
275 dd->err = 0;
276 }
277
278 return 0;
279}
280
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100281static inline unsigned int atmel_aes_get_version(struct atmel_aes_dev *dd)
282{
283 return atmel_aes_read(dd, AES_HW_VERSION) & 0x00000fff;
284}
285
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200286static void atmel_aes_hw_version_init(struct atmel_aes_dev *dd)
287{
288 atmel_aes_hw_init(dd);
289
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100290 dd->hw_version = atmel_aes_get_version(dd);
291
292 dev_info(dd->dev,
293 "version: 0x%x\n", dd->hw_version);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200294
295 clk_disable_unprepare(dd->iclk);
296}
297
298static void atmel_aes_finish_req(struct atmel_aes_dev *dd, int err)
299{
300 struct ablkcipher_request *req = dd->req;
301
302 clk_disable_unprepare(dd->iclk);
303 dd->flags &= ~AES_FLAGS_BUSY;
304
305 req->base.complete(&req->base, err);
306}
307
308static void atmel_aes_dma_callback(void *data)
309{
310 struct atmel_aes_dev *dd = data;
311
312 /* dma_lch_out - completed */
313 tasklet_schedule(&dd->done_task);
314}
315
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100316static int atmel_aes_crypt_dma(struct atmel_aes_dev *dd,
317 dma_addr_t dma_addr_in, dma_addr_t dma_addr_out, int length)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200318{
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100319 struct scatterlist sg[2];
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200320 struct dma_async_tx_descriptor *in_desc, *out_desc;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200321
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100322 dd->dma_size = length;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200323
Leilei Zhao289b2622015-04-07 17:45:10 +0800324 dma_sync_single_for_device(dd->dev, dma_addr_in, length,
325 DMA_TO_DEVICE);
326 dma_sync_single_for_device(dd->dev, dma_addr_out, length,
327 DMA_FROM_DEVICE);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200328
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100329 if (dd->flags & AES_FLAGS_CFB8) {
330 dd->dma_lch_in.dma_conf.dst_addr_width =
331 DMA_SLAVE_BUSWIDTH_1_BYTE;
332 dd->dma_lch_out.dma_conf.src_addr_width =
333 DMA_SLAVE_BUSWIDTH_1_BYTE;
334 } else if (dd->flags & AES_FLAGS_CFB16) {
335 dd->dma_lch_in.dma_conf.dst_addr_width =
336 DMA_SLAVE_BUSWIDTH_2_BYTES;
337 dd->dma_lch_out.dma_conf.src_addr_width =
338 DMA_SLAVE_BUSWIDTH_2_BYTES;
339 } else {
340 dd->dma_lch_in.dma_conf.dst_addr_width =
341 DMA_SLAVE_BUSWIDTH_4_BYTES;
342 dd->dma_lch_out.dma_conf.src_addr_width =
343 DMA_SLAVE_BUSWIDTH_4_BYTES;
344 }
345
346 if (dd->flags & (AES_FLAGS_CFB8 | AES_FLAGS_CFB16 |
347 AES_FLAGS_CFB32 | AES_FLAGS_CFB64)) {
348 dd->dma_lch_in.dma_conf.src_maxburst = 1;
349 dd->dma_lch_in.dma_conf.dst_maxburst = 1;
350 dd->dma_lch_out.dma_conf.src_maxburst = 1;
351 dd->dma_lch_out.dma_conf.dst_maxburst = 1;
352 } else {
353 dd->dma_lch_in.dma_conf.src_maxburst = dd->caps.max_burst_size;
354 dd->dma_lch_in.dma_conf.dst_maxburst = dd->caps.max_burst_size;
355 dd->dma_lch_out.dma_conf.src_maxburst = dd->caps.max_burst_size;
356 dd->dma_lch_out.dma_conf.dst_maxburst = dd->caps.max_burst_size;
357 }
358
359 dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
360 dmaengine_slave_config(dd->dma_lch_out.chan, &dd->dma_lch_out.dma_conf);
361
362 dd->flags |= AES_FLAGS_DMA;
363
364 sg_init_table(&sg[0], 1);
365 sg_dma_address(&sg[0]) = dma_addr_in;
366 sg_dma_len(&sg[0]) = length;
367
368 sg_init_table(&sg[1], 1);
369 sg_dma_address(&sg[1]) = dma_addr_out;
370 sg_dma_len(&sg[1]) = length;
371
372 in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, &sg[0],
373 1, DMA_MEM_TO_DEV,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200374 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200375 if (!in_desc)
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100376 return -EINVAL;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200377
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100378 out_desc = dmaengine_prep_slave_sg(dd->dma_lch_out.chan, &sg[1],
379 1, DMA_DEV_TO_MEM,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200380 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200381 if (!out_desc)
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100382 return -EINVAL;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200383
384 out_desc->callback = atmel_aes_dma_callback;
385 out_desc->callback_param = dd;
386
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200387 dmaengine_submit(out_desc);
388 dma_async_issue_pending(dd->dma_lch_out.chan);
389
390 dmaengine_submit(in_desc);
391 dma_async_issue_pending(dd->dma_lch_in.chan);
392
393 return 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200394}
395
396static int atmel_aes_crypt_cpu_start(struct atmel_aes_dev *dd)
397{
398 dd->flags &= ~AES_FLAGS_DMA;
399
Leilei Zhao289b2622015-04-07 17:45:10 +0800400 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_in,
401 dd->dma_size, DMA_TO_DEVICE);
402 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_out,
403 dd->dma_size, DMA_FROM_DEVICE);
404
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200405 /* use cache buffers */
406 dd->nb_in_sg = atmel_aes_sg_length(dd->req, dd->in_sg);
407 if (!dd->nb_in_sg)
408 return -EINVAL;
409
410 dd->nb_out_sg = atmel_aes_sg_length(dd->req, dd->out_sg);
Julia Lawall7b5c253c2013-01-21 14:02:51 +0100411 if (!dd->nb_out_sg)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200412 return -EINVAL;
413
414 dd->bufcnt = sg_copy_to_buffer(dd->in_sg, dd->nb_in_sg,
415 dd->buf_in, dd->total);
416
417 if (!dd->bufcnt)
418 return -EINVAL;
419
420 dd->total -= dd->bufcnt;
421
422 atmel_aes_write(dd, AES_IER, AES_INT_DATARDY);
423 atmel_aes_write_n(dd, AES_IDATAR(0), (u32 *) dd->buf_in,
424 dd->bufcnt >> 2);
425
426 return 0;
427}
428
429static int atmel_aes_crypt_dma_start(struct atmel_aes_dev *dd)
430{
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100431 int err, fast = 0, in, out;
432 size_t count;
433 dma_addr_t addr_in, addr_out;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200434
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100435 if ((!dd->in_offset) && (!dd->out_offset)) {
436 /* check for alignment */
437 in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32)) &&
438 IS_ALIGNED(dd->in_sg->length, dd->ctx->block_size);
439 out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32)) &&
440 IS_ALIGNED(dd->out_sg->length, dd->ctx->block_size);
441 fast = in && out;
442
443 if (sg_dma_len(dd->in_sg) != sg_dma_len(dd->out_sg))
444 fast = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200445 }
446
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200447
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100448 if (fast) {
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100449 count = min_t(size_t, dd->total, sg_dma_len(dd->in_sg));
450 count = min_t(size_t, count, sg_dma_len(dd->out_sg));
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100451
452 err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
453 if (!err) {
454 dev_err(dd->dev, "dma_map_sg() error\n");
455 return -EINVAL;
456 }
457
458 err = dma_map_sg(dd->dev, dd->out_sg, 1,
459 DMA_FROM_DEVICE);
460 if (!err) {
461 dev_err(dd->dev, "dma_map_sg() error\n");
462 dma_unmap_sg(dd->dev, dd->in_sg, 1,
463 DMA_TO_DEVICE);
464 return -EINVAL;
465 }
466
467 addr_in = sg_dma_address(dd->in_sg);
468 addr_out = sg_dma_address(dd->out_sg);
469
470 dd->flags |= AES_FLAGS_FAST;
471
472 } else {
Leilei Zhao289b2622015-04-07 17:45:10 +0800473 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_in,
474 dd->dma_size, DMA_TO_DEVICE);
475
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100476 /* use cache buffers */
477 count = atmel_aes_sg_copy(&dd->in_sg, &dd->in_offset,
478 dd->buf_in, dd->buflen, dd->total, 0);
479
480 addr_in = dd->dma_addr_in;
481 addr_out = dd->dma_addr_out;
482
483 dd->flags &= ~AES_FLAGS_FAST;
484 }
485
486 dd->total -= count;
487
488 err = atmel_aes_crypt_dma(dd, addr_in, addr_out, count);
489
490 if (err && (dd->flags & AES_FLAGS_FAST)) {
491 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
492 dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
493 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200494
495 return err;
496}
497
498static int atmel_aes_write_ctrl(struct atmel_aes_dev *dd)
499{
500 int err;
501 u32 valcr = 0, valmr = 0;
502
503 err = atmel_aes_hw_init(dd);
504
505 if (err)
506 return err;
507
508 /* MR register must be set before IV registers */
509 if (dd->ctx->keylen == AES_KEYSIZE_128)
510 valmr |= AES_MR_KEYSIZE_128;
511 else if (dd->ctx->keylen == AES_KEYSIZE_192)
512 valmr |= AES_MR_KEYSIZE_192;
513 else
514 valmr |= AES_MR_KEYSIZE_256;
515
516 if (dd->flags & AES_FLAGS_CBC) {
517 valmr |= AES_MR_OPMOD_CBC;
518 } else if (dd->flags & AES_FLAGS_CFB) {
519 valmr |= AES_MR_OPMOD_CFB;
520 if (dd->flags & AES_FLAGS_CFB8)
521 valmr |= AES_MR_CFBS_8b;
522 else if (dd->flags & AES_FLAGS_CFB16)
523 valmr |= AES_MR_CFBS_16b;
524 else if (dd->flags & AES_FLAGS_CFB32)
525 valmr |= AES_MR_CFBS_32b;
526 else if (dd->flags & AES_FLAGS_CFB64)
527 valmr |= AES_MR_CFBS_64b;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100528 else if (dd->flags & AES_FLAGS_CFB128)
529 valmr |= AES_MR_CFBS_128b;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200530 } else if (dd->flags & AES_FLAGS_OFB) {
531 valmr |= AES_MR_OPMOD_OFB;
532 } else if (dd->flags & AES_FLAGS_CTR) {
533 valmr |= AES_MR_OPMOD_CTR;
534 } else {
535 valmr |= AES_MR_OPMOD_ECB;
536 }
537
538 if (dd->flags & AES_FLAGS_ENCRYPT)
539 valmr |= AES_MR_CYPHER_ENC;
540
541 if (dd->total > ATMEL_AES_DMA_THRESHOLD) {
542 valmr |= AES_MR_SMOD_IDATAR0;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100543 if (dd->caps.has_dualbuff)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200544 valmr |= AES_MR_DUALBUFF;
545 } else {
546 valmr |= AES_MR_SMOD_AUTO;
547 }
548
549 atmel_aes_write(dd, AES_CR, valcr);
550 atmel_aes_write(dd, AES_MR, valmr);
551
552 atmel_aes_write_n(dd, AES_KEYWR(0), dd->ctx->key,
553 dd->ctx->keylen >> 2);
554
555 if (((dd->flags & AES_FLAGS_CBC) || (dd->flags & AES_FLAGS_CFB) ||
556 (dd->flags & AES_FLAGS_OFB) || (dd->flags & AES_FLAGS_CTR)) &&
557 dd->req->info) {
558 atmel_aes_write_n(dd, AES_IVR(0), dd->req->info, 4);
559 }
560
561 return 0;
562}
563
564static int atmel_aes_handle_queue(struct atmel_aes_dev *dd,
565 struct ablkcipher_request *req)
566{
567 struct crypto_async_request *async_req, *backlog;
568 struct atmel_aes_ctx *ctx;
569 struct atmel_aes_reqctx *rctx;
570 unsigned long flags;
571 int err, ret = 0;
572
573 spin_lock_irqsave(&dd->lock, flags);
574 if (req)
575 ret = ablkcipher_enqueue_request(&dd->queue, req);
576 if (dd->flags & AES_FLAGS_BUSY) {
577 spin_unlock_irqrestore(&dd->lock, flags);
578 return ret;
579 }
580 backlog = crypto_get_backlog(&dd->queue);
581 async_req = crypto_dequeue_request(&dd->queue);
582 if (async_req)
583 dd->flags |= AES_FLAGS_BUSY;
584 spin_unlock_irqrestore(&dd->lock, flags);
585
586 if (!async_req)
587 return ret;
588
589 if (backlog)
590 backlog->complete(backlog, -EINPROGRESS);
591
592 req = ablkcipher_request_cast(async_req);
593
594 /* assign new request to device */
595 dd->req = req;
596 dd->total = req->nbytes;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100597 dd->in_offset = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200598 dd->in_sg = req->src;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100599 dd->out_offset = 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200600 dd->out_sg = req->dst;
601
602 rctx = ablkcipher_request_ctx(req);
603 ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
604 rctx->mode &= AES_FLAGS_MODE_MASK;
605 dd->flags = (dd->flags & ~AES_FLAGS_MODE_MASK) | rctx->mode;
606 dd->ctx = ctx;
607 ctx->dd = dd;
608
609 err = atmel_aes_write_ctrl(dd);
610 if (!err) {
611 if (dd->total > ATMEL_AES_DMA_THRESHOLD)
612 err = atmel_aes_crypt_dma_start(dd);
613 else
614 err = atmel_aes_crypt_cpu_start(dd);
615 }
616 if (err) {
617 /* aes_task will not finish it, so do it here */
618 atmel_aes_finish_req(dd, err);
619 tasklet_schedule(&dd->queue_task);
620 }
621
622 return ret;
623}
624
625static int atmel_aes_crypt_dma_stop(struct atmel_aes_dev *dd)
626{
627 int err = -EINVAL;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100628 size_t count;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200629
630 if (dd->flags & AES_FLAGS_DMA) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200631 err = 0;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100632 if (dd->flags & AES_FLAGS_FAST) {
633 dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
634 dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
635 } else {
Leilei Zhao9cd22322015-04-07 17:45:11 +0800636 dma_sync_single_for_cpu(dd->dev, dd->dma_addr_out,
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100637 dd->dma_size, DMA_FROM_DEVICE);
638
639 /* copy data */
640 count = atmel_aes_sg_copy(&dd->out_sg, &dd->out_offset,
641 dd->buf_out, dd->buflen, dd->dma_size, 1);
642 if (count != dd->dma_size) {
643 err = -EINVAL;
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100644 pr_err("not all data converted: %zu\n", count);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100645 }
646 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200647 }
648
649 return err;
650}
651
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100652
653static int atmel_aes_buff_init(struct atmel_aes_dev *dd)
654{
655 int err = -ENOMEM;
656
657 dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, 0);
658 dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, 0);
659 dd->buflen = PAGE_SIZE;
660 dd->buflen &= ~(AES_BLOCK_SIZE - 1);
661
662 if (!dd->buf_in || !dd->buf_out) {
663 dev_err(dd->dev, "unable to alloc pages.\n");
664 goto err_alloc;
665 }
666
667 /* MAP here */
668 dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in,
669 dd->buflen, DMA_TO_DEVICE);
670 if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100671 dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100672 err = -EINVAL;
673 goto err_map_in;
674 }
675
676 dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out,
677 dd->buflen, DMA_FROM_DEVICE);
678 if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
Arnd Bergmann20ecae72015-11-17 10:22:06 +0100679 dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100680 err = -EINVAL;
681 goto err_map_out;
682 }
683
684 return 0;
685
686err_map_out:
687 dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
688 DMA_TO_DEVICE);
689err_map_in:
Christophe Jaillet088f6282015-01-20 08:15:52 +0100690err_alloc:
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100691 free_page((unsigned long)dd->buf_out);
692 free_page((unsigned long)dd->buf_in);
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100693 if (err)
694 pr_err("error: %d\n", err);
695 return err;
696}
697
698static void atmel_aes_buff_cleanup(struct atmel_aes_dev *dd)
699{
700 dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
701 DMA_FROM_DEVICE);
702 dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
703 DMA_TO_DEVICE);
704 free_page((unsigned long)dd->buf_out);
705 free_page((unsigned long)dd->buf_in);
706}
707
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200708static int atmel_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
709{
710 struct atmel_aes_ctx *ctx = crypto_ablkcipher_ctx(
711 crypto_ablkcipher_reqtfm(req));
712 struct atmel_aes_reqctx *rctx = ablkcipher_request_ctx(req);
713 struct atmel_aes_dev *dd;
714
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100715 if (mode & AES_FLAGS_CFB8) {
716 if (!IS_ALIGNED(req->nbytes, CFB8_BLOCK_SIZE)) {
717 pr_err("request size is not exact amount of CFB8 blocks\n");
718 return -EINVAL;
719 }
720 ctx->block_size = CFB8_BLOCK_SIZE;
721 } else if (mode & AES_FLAGS_CFB16) {
722 if (!IS_ALIGNED(req->nbytes, CFB16_BLOCK_SIZE)) {
723 pr_err("request size is not exact amount of CFB16 blocks\n");
724 return -EINVAL;
725 }
726 ctx->block_size = CFB16_BLOCK_SIZE;
727 } else if (mode & AES_FLAGS_CFB32) {
728 if (!IS_ALIGNED(req->nbytes, CFB32_BLOCK_SIZE)) {
729 pr_err("request size is not exact amount of CFB32 blocks\n");
730 return -EINVAL;
731 }
732 ctx->block_size = CFB32_BLOCK_SIZE;
Leilei Zhao9f849512014-04-22 15:23:24 +0800733 } else if (mode & AES_FLAGS_CFB64) {
734 if (!IS_ALIGNED(req->nbytes, CFB64_BLOCK_SIZE)) {
735 pr_err("request size is not exact amount of CFB64 blocks\n");
736 return -EINVAL;
737 }
738 ctx->block_size = CFB64_BLOCK_SIZE;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100739 } else {
740 if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
741 pr_err("request size is not exact amount of AES blocks\n");
742 return -EINVAL;
743 }
744 ctx->block_size = AES_BLOCK_SIZE;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200745 }
746
747 dd = atmel_aes_find_dev(ctx);
748 if (!dd)
749 return -ENODEV;
750
751 rctx->mode = mode;
752
753 return atmel_aes_handle_queue(dd, req);
754}
755
756static bool atmel_aes_filter(struct dma_chan *chan, void *slave)
757{
758 struct at_dma_slave *sl = slave;
759
760 if (sl && sl->dma_dev == chan->device->dev) {
761 chan->private = sl;
762 return true;
763 } else {
764 return false;
765 }
766}
767
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100768static int atmel_aes_dma_init(struct atmel_aes_dev *dd,
769 struct crypto_platform_data *pdata)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200770{
771 int err = -ENOMEM;
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200772 dma_cap_mask_t mask;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200773
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200774 dma_cap_zero(mask);
775 dma_cap_set(DMA_SLAVE, mask);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200776
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200777 /* Try to grab 2 DMA channels */
778 dd->dma_lch_in.chan = dma_request_slave_channel_compat(mask,
779 atmel_aes_filter, &pdata->dma_slave->rxdata, dd->dev, "tx");
780 if (!dd->dma_lch_in.chan)
781 goto err_dma_in;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200782
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200783 dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
784 dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
785 AES_IDATAR(0);
786 dd->dma_lch_in.dma_conf.src_maxburst = dd->caps.max_burst_size;
787 dd->dma_lch_in.dma_conf.src_addr_width =
788 DMA_SLAVE_BUSWIDTH_4_BYTES;
789 dd->dma_lch_in.dma_conf.dst_maxburst = dd->caps.max_burst_size;
790 dd->dma_lch_in.dma_conf.dst_addr_width =
791 DMA_SLAVE_BUSWIDTH_4_BYTES;
792 dd->dma_lch_in.dma_conf.device_fc = false;
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100793
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200794 dd->dma_lch_out.chan = dma_request_slave_channel_compat(mask,
795 atmel_aes_filter, &pdata->dma_slave->txdata, dd->dev, "rx");
796 if (!dd->dma_lch_out.chan)
797 goto err_dma_out;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200798
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200799 dd->dma_lch_out.dma_conf.direction = DMA_DEV_TO_MEM;
800 dd->dma_lch_out.dma_conf.src_addr = dd->phys_base +
801 AES_ODATAR(0);
802 dd->dma_lch_out.dma_conf.src_maxburst = dd->caps.max_burst_size;
803 dd->dma_lch_out.dma_conf.src_addr_width =
804 DMA_SLAVE_BUSWIDTH_4_BYTES;
805 dd->dma_lch_out.dma_conf.dst_maxburst = dd->caps.max_burst_size;
806 dd->dma_lch_out.dma_conf.dst_addr_width =
807 DMA_SLAVE_BUSWIDTH_4_BYTES;
808 dd->dma_lch_out.dma_conf.device_fc = false;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200809
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200810 return 0;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200811
812err_dma_out:
813 dma_release_channel(dd->dma_lch_in.chan);
814err_dma_in:
Nicolas Ferrebe943c72013-10-14 17:52:38 +0200815 dev_warn(dd->dev, "no DMA channel available\n");
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200816 return err;
817}
818
819static void atmel_aes_dma_cleanup(struct atmel_aes_dev *dd)
820{
821 dma_release_channel(dd->dma_lch_in.chan);
822 dma_release_channel(dd->dma_lch_out.chan);
823}
824
825static int atmel_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
826 unsigned int keylen)
827{
828 struct atmel_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
829
830 if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
831 keylen != AES_KEYSIZE_256) {
832 crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
833 return -EINVAL;
834 }
835
836 memcpy(ctx->key, key, keylen);
837 ctx->keylen = keylen;
838
839 return 0;
840}
841
842static int atmel_aes_ecb_encrypt(struct ablkcipher_request *req)
843{
844 return atmel_aes_crypt(req,
845 AES_FLAGS_ENCRYPT);
846}
847
848static int atmel_aes_ecb_decrypt(struct ablkcipher_request *req)
849{
850 return atmel_aes_crypt(req,
851 0);
852}
853
854static int atmel_aes_cbc_encrypt(struct ablkcipher_request *req)
855{
856 return atmel_aes_crypt(req,
857 AES_FLAGS_ENCRYPT | AES_FLAGS_CBC);
858}
859
860static int atmel_aes_cbc_decrypt(struct ablkcipher_request *req)
861{
862 return atmel_aes_crypt(req,
863 AES_FLAGS_CBC);
864}
865
866static int atmel_aes_ofb_encrypt(struct ablkcipher_request *req)
867{
868 return atmel_aes_crypt(req,
869 AES_FLAGS_ENCRYPT | AES_FLAGS_OFB);
870}
871
872static int atmel_aes_ofb_decrypt(struct ablkcipher_request *req)
873{
874 return atmel_aes_crypt(req,
875 AES_FLAGS_OFB);
876}
877
878static int atmel_aes_cfb_encrypt(struct ablkcipher_request *req)
879{
880 return atmel_aes_crypt(req,
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100881 AES_FLAGS_ENCRYPT | AES_FLAGS_CFB | AES_FLAGS_CFB128);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200882}
883
884static int atmel_aes_cfb_decrypt(struct ablkcipher_request *req)
885{
886 return atmel_aes_crypt(req,
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100887 AES_FLAGS_CFB | AES_FLAGS_CFB128);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200888}
889
890static int atmel_aes_cfb64_encrypt(struct ablkcipher_request *req)
891{
892 return atmel_aes_crypt(req,
893 AES_FLAGS_ENCRYPT | AES_FLAGS_CFB | AES_FLAGS_CFB64);
894}
895
896static int atmel_aes_cfb64_decrypt(struct ablkcipher_request *req)
897{
898 return atmel_aes_crypt(req,
899 AES_FLAGS_CFB | AES_FLAGS_CFB64);
900}
901
902static int atmel_aes_cfb32_encrypt(struct ablkcipher_request *req)
903{
904 return atmel_aes_crypt(req,
905 AES_FLAGS_ENCRYPT | AES_FLAGS_CFB | AES_FLAGS_CFB32);
906}
907
908static int atmel_aes_cfb32_decrypt(struct ablkcipher_request *req)
909{
910 return atmel_aes_crypt(req,
911 AES_FLAGS_CFB | AES_FLAGS_CFB32);
912}
913
914static int atmel_aes_cfb16_encrypt(struct ablkcipher_request *req)
915{
916 return atmel_aes_crypt(req,
917 AES_FLAGS_ENCRYPT | AES_FLAGS_CFB | AES_FLAGS_CFB16);
918}
919
920static int atmel_aes_cfb16_decrypt(struct ablkcipher_request *req)
921{
922 return atmel_aes_crypt(req,
923 AES_FLAGS_CFB | AES_FLAGS_CFB16);
924}
925
926static int atmel_aes_cfb8_encrypt(struct ablkcipher_request *req)
927{
928 return atmel_aes_crypt(req,
929 AES_FLAGS_ENCRYPT | AES_FLAGS_CFB | AES_FLAGS_CFB8);
930}
931
932static int atmel_aes_cfb8_decrypt(struct ablkcipher_request *req)
933{
934 return atmel_aes_crypt(req,
935 AES_FLAGS_CFB | AES_FLAGS_CFB8);
936}
937
938static int atmel_aes_ctr_encrypt(struct ablkcipher_request *req)
939{
940 return atmel_aes_crypt(req,
941 AES_FLAGS_ENCRYPT | AES_FLAGS_CTR);
942}
943
944static int atmel_aes_ctr_decrypt(struct ablkcipher_request *req)
945{
946 return atmel_aes_crypt(req,
947 AES_FLAGS_CTR);
948}
949
950static int atmel_aes_cra_init(struct crypto_tfm *tfm)
951{
952 tfm->crt_ablkcipher.reqsize = sizeof(struct atmel_aes_reqctx);
953
954 return 0;
955}
956
957static void atmel_aes_cra_exit(struct crypto_tfm *tfm)
958{
959}
960
961static struct crypto_alg aes_algs[] = {
962{
963 .cra_name = "ecb(aes)",
964 .cra_driver_name = "atmel-ecb-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +0100965 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200966 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
967 .cra_blocksize = AES_BLOCK_SIZE,
968 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100969 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200970 .cra_type = &crypto_ablkcipher_type,
971 .cra_module = THIS_MODULE,
972 .cra_init = atmel_aes_cra_init,
973 .cra_exit = atmel_aes_cra_exit,
974 .cra_u.ablkcipher = {
975 .min_keysize = AES_MIN_KEY_SIZE,
976 .max_keysize = AES_MAX_KEY_SIZE,
977 .setkey = atmel_aes_setkey,
978 .encrypt = atmel_aes_ecb_encrypt,
979 .decrypt = atmel_aes_ecb_decrypt,
980 }
981},
982{
983 .cra_name = "cbc(aes)",
984 .cra_driver_name = "atmel-cbc-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +0100985 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200986 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
987 .cra_blocksize = AES_BLOCK_SIZE,
988 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +0100989 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +0200990 .cra_type = &crypto_ablkcipher_type,
991 .cra_module = THIS_MODULE,
992 .cra_init = atmel_aes_cra_init,
993 .cra_exit = atmel_aes_cra_exit,
994 .cra_u.ablkcipher = {
995 .min_keysize = AES_MIN_KEY_SIZE,
996 .max_keysize = AES_MAX_KEY_SIZE,
997 .ivsize = AES_BLOCK_SIZE,
998 .setkey = atmel_aes_setkey,
999 .encrypt = atmel_aes_cbc_encrypt,
1000 .decrypt = atmel_aes_cbc_decrypt,
1001 }
1002},
1003{
1004 .cra_name = "ofb(aes)",
1005 .cra_driver_name = "atmel-ofb-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001006 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001007 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1008 .cra_blocksize = AES_BLOCK_SIZE,
1009 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001010 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001011 .cra_type = &crypto_ablkcipher_type,
1012 .cra_module = THIS_MODULE,
1013 .cra_init = atmel_aes_cra_init,
1014 .cra_exit = atmel_aes_cra_exit,
1015 .cra_u.ablkcipher = {
1016 .min_keysize = AES_MIN_KEY_SIZE,
1017 .max_keysize = AES_MAX_KEY_SIZE,
1018 .ivsize = AES_BLOCK_SIZE,
1019 .setkey = atmel_aes_setkey,
1020 .encrypt = atmel_aes_ofb_encrypt,
1021 .decrypt = atmel_aes_ofb_decrypt,
1022 }
1023},
1024{
1025 .cra_name = "cfb(aes)",
1026 .cra_driver_name = "atmel-cfb-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001027 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001028 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1029 .cra_blocksize = AES_BLOCK_SIZE,
1030 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001031 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001032 .cra_type = &crypto_ablkcipher_type,
1033 .cra_module = THIS_MODULE,
1034 .cra_init = atmel_aes_cra_init,
1035 .cra_exit = atmel_aes_cra_exit,
1036 .cra_u.ablkcipher = {
1037 .min_keysize = AES_MIN_KEY_SIZE,
1038 .max_keysize = AES_MAX_KEY_SIZE,
1039 .ivsize = AES_BLOCK_SIZE,
1040 .setkey = atmel_aes_setkey,
1041 .encrypt = atmel_aes_cfb_encrypt,
1042 .decrypt = atmel_aes_cfb_decrypt,
1043 }
1044},
1045{
1046 .cra_name = "cfb32(aes)",
1047 .cra_driver_name = "atmel-cfb32-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001048 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001049 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1050 .cra_blocksize = CFB32_BLOCK_SIZE,
1051 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001052 .cra_alignmask = 0x3,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001053 .cra_type = &crypto_ablkcipher_type,
1054 .cra_module = THIS_MODULE,
1055 .cra_init = atmel_aes_cra_init,
1056 .cra_exit = atmel_aes_cra_exit,
1057 .cra_u.ablkcipher = {
1058 .min_keysize = AES_MIN_KEY_SIZE,
1059 .max_keysize = AES_MAX_KEY_SIZE,
1060 .ivsize = AES_BLOCK_SIZE,
1061 .setkey = atmel_aes_setkey,
1062 .encrypt = atmel_aes_cfb32_encrypt,
1063 .decrypt = atmel_aes_cfb32_decrypt,
1064 }
1065},
1066{
1067 .cra_name = "cfb16(aes)",
1068 .cra_driver_name = "atmel-cfb16-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001069 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001070 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1071 .cra_blocksize = CFB16_BLOCK_SIZE,
1072 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001073 .cra_alignmask = 0x1,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001074 .cra_type = &crypto_ablkcipher_type,
1075 .cra_module = THIS_MODULE,
1076 .cra_init = atmel_aes_cra_init,
1077 .cra_exit = atmel_aes_cra_exit,
1078 .cra_u.ablkcipher = {
1079 .min_keysize = AES_MIN_KEY_SIZE,
1080 .max_keysize = AES_MAX_KEY_SIZE,
1081 .ivsize = AES_BLOCK_SIZE,
1082 .setkey = atmel_aes_setkey,
1083 .encrypt = atmel_aes_cfb16_encrypt,
1084 .decrypt = atmel_aes_cfb16_decrypt,
1085 }
1086},
1087{
1088 .cra_name = "cfb8(aes)",
1089 .cra_driver_name = "atmel-cfb8-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001090 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001091 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
Leilei Zhaoe5d8c962014-04-22 15:23:23 +08001092 .cra_blocksize = CFB8_BLOCK_SIZE,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001093 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
1094 .cra_alignmask = 0x0,
1095 .cra_type = &crypto_ablkcipher_type,
1096 .cra_module = THIS_MODULE,
1097 .cra_init = atmel_aes_cra_init,
1098 .cra_exit = atmel_aes_cra_exit,
1099 .cra_u.ablkcipher = {
1100 .min_keysize = AES_MIN_KEY_SIZE,
1101 .max_keysize = AES_MAX_KEY_SIZE,
1102 .ivsize = AES_BLOCK_SIZE,
1103 .setkey = atmel_aes_setkey,
1104 .encrypt = atmel_aes_cfb8_encrypt,
1105 .decrypt = atmel_aes_cfb8_decrypt,
1106 }
1107},
1108{
1109 .cra_name = "ctr(aes)",
1110 .cra_driver_name = "atmel-ctr-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001111 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001112 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1113 .cra_blocksize = AES_BLOCK_SIZE,
1114 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001115 .cra_alignmask = 0xf,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001116 .cra_type = &crypto_ablkcipher_type,
1117 .cra_module = THIS_MODULE,
1118 .cra_init = atmel_aes_cra_init,
1119 .cra_exit = atmel_aes_cra_exit,
1120 .cra_u.ablkcipher = {
1121 .min_keysize = AES_MIN_KEY_SIZE,
1122 .max_keysize = AES_MAX_KEY_SIZE,
1123 .ivsize = AES_BLOCK_SIZE,
1124 .setkey = atmel_aes_setkey,
1125 .encrypt = atmel_aes_ctr_encrypt,
1126 .decrypt = atmel_aes_ctr_decrypt,
1127 }
1128},
1129};
1130
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001131static struct crypto_alg aes_cfb64_alg = {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001132 .cra_name = "cfb64(aes)",
1133 .cra_driver_name = "atmel-cfb64-aes",
Cyrille Pitchen88efd9a2015-12-17 17:48:34 +01001134 .cra_priority = ATMEL_AES_PRIORITY,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001135 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
1136 .cra_blocksize = CFB64_BLOCK_SIZE,
1137 .cra_ctxsize = sizeof(struct atmel_aes_ctx),
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001138 .cra_alignmask = 0x7,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001139 .cra_type = &crypto_ablkcipher_type,
1140 .cra_module = THIS_MODULE,
1141 .cra_init = atmel_aes_cra_init,
1142 .cra_exit = atmel_aes_cra_exit,
1143 .cra_u.ablkcipher = {
1144 .min_keysize = AES_MIN_KEY_SIZE,
1145 .max_keysize = AES_MAX_KEY_SIZE,
1146 .ivsize = AES_BLOCK_SIZE,
1147 .setkey = atmel_aes_setkey,
1148 .encrypt = atmel_aes_cfb64_encrypt,
1149 .decrypt = atmel_aes_cfb64_decrypt,
1150 }
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001151};
1152
1153static void atmel_aes_queue_task(unsigned long data)
1154{
1155 struct atmel_aes_dev *dd = (struct atmel_aes_dev *)data;
1156
1157 atmel_aes_handle_queue(dd, NULL);
1158}
1159
1160static void atmel_aes_done_task(unsigned long data)
1161{
1162 struct atmel_aes_dev *dd = (struct atmel_aes_dev *) data;
1163 int err;
1164
1165 if (!(dd->flags & AES_FLAGS_DMA)) {
1166 atmel_aes_read_n(dd, AES_ODATAR(0), (u32 *) dd->buf_out,
1167 dd->bufcnt >> 2);
1168
1169 if (sg_copy_from_buffer(dd->out_sg, dd->nb_out_sg,
1170 dd->buf_out, dd->bufcnt))
1171 err = 0;
1172 else
1173 err = -EINVAL;
1174
1175 goto cpu_end;
1176 }
1177
1178 err = atmel_aes_crypt_dma_stop(dd);
1179
1180 err = dd->err ? : err;
1181
1182 if (dd->total && !err) {
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001183 if (dd->flags & AES_FLAGS_FAST) {
1184 dd->in_sg = sg_next(dd->in_sg);
1185 dd->out_sg = sg_next(dd->out_sg);
1186 if (!dd->in_sg || !dd->out_sg)
1187 err = -EINVAL;
1188 }
1189 if (!err)
1190 err = atmel_aes_crypt_dma_start(dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001191 if (!err)
1192 return; /* DMA started. Not fininishing. */
1193 }
1194
1195cpu_end:
1196 atmel_aes_finish_req(dd, err);
1197 atmel_aes_handle_queue(dd, NULL);
1198}
1199
1200static irqreturn_t atmel_aes_irq(int irq, void *dev_id)
1201{
1202 struct atmel_aes_dev *aes_dd = dev_id;
1203 u32 reg;
1204
1205 reg = atmel_aes_read(aes_dd, AES_ISR);
1206 if (reg & atmel_aes_read(aes_dd, AES_IMR)) {
1207 atmel_aes_write(aes_dd, AES_IDR, reg);
1208 if (AES_FLAGS_BUSY & aes_dd->flags)
1209 tasklet_schedule(&aes_dd->done_task);
1210 else
1211 dev_warn(aes_dd->dev, "AES interrupt when no active requests.\n");
1212 return IRQ_HANDLED;
1213 }
1214
1215 return IRQ_NONE;
1216}
1217
1218static void atmel_aes_unregister_algs(struct atmel_aes_dev *dd)
1219{
1220 int i;
1221
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001222 if (dd->caps.has_cfb64)
1223 crypto_unregister_alg(&aes_cfb64_alg);
Cyrille Pitchen924a8bc2015-12-17 17:48:35 +01001224
1225 for (i = 0; i < ARRAY_SIZE(aes_algs); i++)
1226 crypto_unregister_alg(&aes_algs[i]);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001227}
1228
1229static int atmel_aes_register_algs(struct atmel_aes_dev *dd)
1230{
1231 int err, i, j;
1232
1233 for (i = 0; i < ARRAY_SIZE(aes_algs); i++) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001234 err = crypto_register_alg(&aes_algs[i]);
1235 if (err)
1236 goto err_aes_algs;
1237 }
1238
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001239 if (dd->caps.has_cfb64) {
1240 err = crypto_register_alg(&aes_cfb64_alg);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001241 if (err)
1242 goto err_aes_cfb64_alg;
1243 }
1244
1245 return 0;
1246
1247err_aes_cfb64_alg:
1248 i = ARRAY_SIZE(aes_algs);
1249err_aes_algs:
1250 for (j = 0; j < i; j++)
1251 crypto_unregister_alg(&aes_algs[j]);
1252
1253 return err;
1254}
1255
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001256static void atmel_aes_get_cap(struct atmel_aes_dev *dd)
1257{
1258 dd->caps.has_dualbuff = 0;
1259 dd->caps.has_cfb64 = 0;
1260 dd->caps.max_burst_size = 1;
1261
1262 /* keep only major version number */
1263 switch (dd->hw_version & 0xff0) {
Leilei Zhao973e2092015-12-17 17:48:32 +01001264 case 0x500:
1265 dd->caps.has_dualbuff = 1;
1266 dd->caps.has_cfb64 = 1;
1267 dd->caps.max_burst_size = 4;
1268 break;
Leilei Zhaocf1f0d12015-04-07 17:45:02 +08001269 case 0x200:
1270 dd->caps.has_dualbuff = 1;
1271 dd->caps.has_cfb64 = 1;
1272 dd->caps.max_burst_size = 4;
1273 break;
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001274 case 0x130:
1275 dd->caps.has_dualbuff = 1;
1276 dd->caps.has_cfb64 = 1;
1277 dd->caps.max_burst_size = 4;
1278 break;
1279 case 0x120:
1280 break;
1281 default:
1282 dev_warn(dd->dev,
1283 "Unmanaged aes version, set minimum capabilities\n");
1284 break;
1285 }
1286}
1287
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001288#if defined(CONFIG_OF)
1289static const struct of_device_id atmel_aes_dt_ids[] = {
1290 { .compatible = "atmel,at91sam9g46-aes" },
1291 { /* sentinel */ }
1292};
1293MODULE_DEVICE_TABLE(of, atmel_aes_dt_ids);
1294
1295static struct crypto_platform_data *atmel_aes_of_init(struct platform_device *pdev)
1296{
1297 struct device_node *np = pdev->dev.of_node;
1298 struct crypto_platform_data *pdata;
1299
1300 if (!np) {
1301 dev_err(&pdev->dev, "device node not found\n");
1302 return ERR_PTR(-EINVAL);
1303 }
1304
1305 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1306 if (!pdata) {
1307 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
1308 return ERR_PTR(-ENOMEM);
1309 }
1310
1311 pdata->dma_slave = devm_kzalloc(&pdev->dev,
1312 sizeof(*(pdata->dma_slave)),
1313 GFP_KERNEL);
1314 if (!pdata->dma_slave) {
1315 dev_err(&pdev->dev, "could not allocate memory for dma_slave\n");
1316 devm_kfree(&pdev->dev, pdata);
1317 return ERR_PTR(-ENOMEM);
1318 }
1319
1320 return pdata;
1321}
1322#else
1323static inline struct crypto_platform_data *atmel_aes_of_init(struct platform_device *pdev)
1324{
1325 return ERR_PTR(-EINVAL);
1326}
1327#endif
1328
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001329static int atmel_aes_probe(struct platform_device *pdev)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001330{
1331 struct atmel_aes_dev *aes_dd;
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001332 struct crypto_platform_data *pdata;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001333 struct device *dev = &pdev->dev;
1334 struct resource *aes_res;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001335 int err;
1336
1337 pdata = pdev->dev.platform_data;
1338 if (!pdata) {
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001339 pdata = atmel_aes_of_init(pdev);
1340 if (IS_ERR(pdata)) {
1341 err = PTR_ERR(pdata);
1342 goto aes_dd_err;
1343 }
1344 }
1345
1346 if (!pdata->dma_slave) {
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001347 err = -ENXIO;
1348 goto aes_dd_err;
1349 }
1350
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001351 aes_dd = devm_kzalloc(&pdev->dev, sizeof(*aes_dd), GFP_KERNEL);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001352 if (aes_dd == NULL) {
1353 dev_err(dev, "unable to alloc data struct.\n");
1354 err = -ENOMEM;
1355 goto aes_dd_err;
1356 }
1357
1358 aes_dd->dev = dev;
1359
1360 platform_set_drvdata(pdev, aes_dd);
1361
1362 INIT_LIST_HEAD(&aes_dd->list);
Leilei Zhao8a10eb82015-04-07 17:45:09 +08001363 spin_lock_init(&aes_dd->lock);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001364
1365 tasklet_init(&aes_dd->done_task, atmel_aes_done_task,
1366 (unsigned long)aes_dd);
1367 tasklet_init(&aes_dd->queue_task, atmel_aes_queue_task,
1368 (unsigned long)aes_dd);
1369
1370 crypto_init_queue(&aes_dd->queue, ATMEL_AES_QUEUE_LENGTH);
1371
1372 aes_dd->irq = -1;
1373
1374 /* Get the base address */
1375 aes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1376 if (!aes_res) {
1377 dev_err(dev, "no MEM resource info\n");
1378 err = -ENODEV;
1379 goto res_err;
1380 }
1381 aes_dd->phys_base = aes_res->start;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001382
1383 /* Get the IRQ */
1384 aes_dd->irq = platform_get_irq(pdev, 0);
1385 if (aes_dd->irq < 0) {
1386 dev_err(dev, "no IRQ resource info\n");
1387 err = aes_dd->irq;
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001388 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001389 }
1390
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001391 err = devm_request_irq(&pdev->dev, aes_dd->irq, atmel_aes_irq,
1392 IRQF_SHARED, "atmel-aes", aes_dd);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001393 if (err) {
1394 dev_err(dev, "unable to request aes irq.\n");
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001395 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001396 }
1397
1398 /* Initializing the clock */
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001399 aes_dd->iclk = devm_clk_get(&pdev->dev, "aes_clk");
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001400 if (IS_ERR(aes_dd->iclk)) {
Colin Ian Kingbe208352015-02-28 20:40:10 +00001401 dev_err(dev, "clock initialization failed.\n");
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001402 err = PTR_ERR(aes_dd->iclk);
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001403 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001404 }
1405
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001406 aes_dd->io_base = devm_ioremap_resource(&pdev->dev, aes_res);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001407 if (!aes_dd->io_base) {
1408 dev_err(dev, "can't ioremap\n");
1409 err = -ENOMEM;
LABBE Corentinb0e8b342015-10-12 19:47:03 +02001410 goto res_err;
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001411 }
1412
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001413 atmel_aes_hw_version_init(aes_dd);
1414
1415 atmel_aes_get_cap(aes_dd);
1416
1417 err = atmel_aes_buff_init(aes_dd);
1418 if (err)
1419 goto err_aes_buff;
1420
1421 err = atmel_aes_dma_init(aes_dd, pdata);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001422 if (err)
1423 goto err_aes_dma;
1424
1425 spin_lock(&atmel_aes.lock);
1426 list_add_tail(&aes_dd->list, &atmel_aes.dev_list);
1427 spin_unlock(&atmel_aes.lock);
1428
1429 err = atmel_aes_register_algs(aes_dd);
1430 if (err)
1431 goto err_algs;
1432
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001433 dev_info(dev, "Atmel AES - Using %s, %s for DMA transfers\n",
1434 dma_chan_name(aes_dd->dma_lch_in.chan),
1435 dma_chan_name(aes_dd->dma_lch_out.chan));
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001436
1437 return 0;
1438
1439err_algs:
1440 spin_lock(&atmel_aes.lock);
1441 list_del(&aes_dd->list);
1442 spin_unlock(&atmel_aes.lock);
1443 atmel_aes_dma_cleanup(aes_dd);
1444err_aes_dma:
Nicolas Royercadc4ab2013-02-20 17:10:24 +01001445 atmel_aes_buff_cleanup(aes_dd);
1446err_aes_buff:
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001447res_err:
1448 tasklet_kill(&aes_dd->done_task);
1449 tasklet_kill(&aes_dd->queue_task);
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001450aes_dd_err:
1451 dev_err(dev, "initialization failed.\n");
1452
1453 return err;
1454}
1455
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001456static int atmel_aes_remove(struct platform_device *pdev)
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001457{
1458 static struct atmel_aes_dev *aes_dd;
1459
1460 aes_dd = platform_get_drvdata(pdev);
1461 if (!aes_dd)
1462 return -ENODEV;
1463 spin_lock(&atmel_aes.lock);
1464 list_del(&aes_dd->list);
1465 spin_unlock(&atmel_aes.lock);
1466
1467 atmel_aes_unregister_algs(aes_dd);
1468
1469 tasklet_kill(&aes_dd->done_task);
1470 tasklet_kill(&aes_dd->queue_task);
1471
1472 atmel_aes_dma_cleanup(aes_dd);
1473
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001474 return 0;
1475}
1476
1477static struct platform_driver atmel_aes_driver = {
1478 .probe = atmel_aes_probe,
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08001479 .remove = atmel_aes_remove,
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001480 .driver = {
1481 .name = "atmel_aes",
Nicolas Ferrebe943c72013-10-14 17:52:38 +02001482 .of_match_table = of_match_ptr(atmel_aes_dt_ids),
Nicolas Royerbd3c7b52012-07-01 19:19:44 +02001483 },
1484};
1485
1486module_platform_driver(atmel_aes_driver);
1487
1488MODULE_DESCRIPTION("Atmel AES hw acceleration support.");
1489MODULE_LICENSE("GPL v2");
1490MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");