blob: 6f95992f37c6996de34a102800b8a1bd23c2bd7a [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070018#include <linux/memblock.h>
Santosh Shilimkar926fd452012-07-04 17:57:34 +053019#include <linux/of.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070020
21#include <asm/hardware/gic.h>
22#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070023#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000024#include <asm/memblock.h>
R Sricharanc4082d42012-06-05 16:31:06 +053025#include <linux/of_irq.h>
26#include <linux/of_platform.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070027
Tony Lindgren741e3a82011-05-17 03:51:26 -070028#include <plat/irqs.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070029#include <plat/sram.h>
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053030#include <plat/omap-secure.h>
Balaji T K1ee47b02012-04-25 17:27:46 +053031#include <plat/mmc.h>
Tony Lindgren741e3a82011-05-17 03:51:26 -070032
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070033#include <mach/hardware.h>
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053034#include <mach/omap-wakeupgen.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010035
36#include "common.h"
Balaji T K1ee47b02012-04-25 17:27:46 +053037#include "hsmmc.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053038#include "omap4-sar-layout.h"
R Sricharancc4ad902012-03-02 16:31:18 +053039#include <linux/export.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070040
41#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053042static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070043#endif
44
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053045static void __iomem *sar_ram_base;
46
Santosh Shilimkar137d1052011-06-25 18:04:31 -070047#ifdef CONFIG_OMAP4_ERRATA_I688
48/* Used to implement memory barrier on DRAM path */
49#define OMAP4_DRAM_BARRIER_VA 0xfe600000
50
51void __iomem *dram_sync, *sram_sync;
52
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053053static phys_addr_t paddr;
54static u32 size;
55
Santosh Shilimkar137d1052011-06-25 18:04:31 -070056void omap_bus_sync(void)
57{
58 if (dram_sync && sram_sync) {
59 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
60 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
61 isb();
62 }
63}
R Sricharancc4ad902012-03-02 16:31:18 +053064EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070065
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053066/* Steal one page physical memory for barrier implementation */
67int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070068{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070069
70 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000071 paddr = arm_memblock_steal(size, SZ_1M);
72
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053073 return 0;
74}
75
76void __init omap_barriers_init(void)
77{
78 struct map_desc dram_io_desc[1];
79
Santosh Shilimkar137d1052011-06-25 18:04:31 -070080 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
81 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
82 dram_io_desc[0].length = size;
83 dram_io_desc[0].type = MT_MEMORY_SO;
84 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
85 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
86 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
87
88 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
89 (long long) paddr, dram_io_desc[0].virtual);
90
Santosh Shilimkar137d1052011-06-25 18:04:31 -070091}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053092#else
93void __init omap_barriers_init(void)
94{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -070095#endif
96
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070097void __init gic_init_irq(void)
98{
Marc Zyngierab65be22011-11-15 17:22:45 +000099 void __iomem *omap_irq_base;
100 void __iomem *gic_dist_base_addr;
101
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700102 /* Static mapping, never released */
103 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
104 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700105
106 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700107 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
108 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000109
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530110 omap_wakeupgen_init();
111
Tony Lindgren741e3a82011-05-17 03:51:26 -0700112 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700113}
114
115#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530116
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530117void __iomem *omap4_get_l2cache_base(void)
118{
119 return l2cache_base;
120}
121
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530122static void omap4_l2x0_disable(void)
123{
124 /* Disable PL310 L2 Cache controller */
125 omap_smc1(0x102, 0x0);
126}
127
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100128static void omap4_l2x0_set_debug(unsigned long val)
129{
130 /* Program PL310 L2 Cache controller debug register */
131 omap_smc1(0x100, val);
132}
133
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700134static int __init omap_l2_cache_init(void)
135{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530136 u32 aux_ctrl = 0;
137
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700138 /*
139 * To avoid code running on other OMAPs in
140 * multi-omap builds
141 */
142 if (!cpu_is_omap44xx())
143 return -ENODEV;
144
145 /* Static mapping, never released */
146 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530147 if (WARN_ON(!l2cache_base))
148 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700149
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700150 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530151 * 16-way associativity, parity disabled
152 * Way size - 32KB (es1.0)
153 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700154 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530155 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
156 (0x1 << 25) |
157 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
158 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
159
Mans Rullgard11e02642010-11-19 23:01:04 +0530160 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530161 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530162 } else {
163 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530164 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530165 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530166 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
167 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530168 }
169 if (omap_rev() != OMAP4430_REV_ES1_0)
170 omap_smc1(0x109, aux_ctrl);
171
172 /* Enable PL310 L2 Cache controller */
173 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530174
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530175 if (of_have_populated_dt())
176 l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
177 else
178 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700179
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530180 /*
181 * Override default outer_cache.disable with a OMAP4
182 * specific one
183 */
184 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100185 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530186
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700187 return 0;
188}
189early_initcall(omap_l2_cache_init);
190#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530191
192void __iomem *omap4_get_sar_ram_base(void)
193{
194 return sar_ram_base;
195}
196
197/*
198 * SAR RAM used to save and restore the HW
199 * context in low power modes
200 */
201static int __init omap4_sar_ram_init(void)
202{
203 /*
204 * To avoid code running on other OMAPs in
205 * multi-omap builds
206 */
207 if (!cpu_is_omap44xx())
208 return -ENOMEM;
209
210 /* Static mapping, never released */
211 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
212 if (WARN_ON(!sar_ram_base))
213 return -ENOMEM;
214
215 return 0;
216}
217early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530218
R Sricharanc4082d42012-06-05 16:31:06 +0530219static struct of_device_id irq_match[] __initdata = {
220 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
R Sricharan0c1b6fa2012-05-09 23:34:56 +0530221 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
R Sricharanc4082d42012-06-05 16:31:06 +0530222 { }
223};
224
225void __init omap_gic_of_init(void)
226{
227 omap_wakeupgen_init();
228 of_irq_init(irq_match);
229}
230
Balaji T K1ee47b02012-04-25 17:27:46 +0530231#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
232static int omap4_twl6030_hsmmc_late_init(struct device *dev)
233{
234 int irq = 0;
235 struct platform_device *pdev = container_of(dev,
236 struct platform_device, dev);
237 struct omap_mmc_platform_data *pdata = dev->platform_data;
238
239 /* Setting MMC1 Card detect Irq */
240 if (pdev->id == 0) {
241 irq = twl6030_mmc_card_detect_config();
242 if (irq < 0) {
243 dev_err(dev, "%s: Error card detect config(%d)\n",
244 __func__, irq);
245 return irq;
246 }
247 pdata->slots[0].card_detect_irq = irq;
248 pdata->slots[0].card_detect = twl6030_mmc_card_detect;
249 }
250 return 0;
251}
252
253static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
254{
255 struct omap_mmc_platform_data *pdata;
256
257 /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
258 if (!dev) {
259 pr_err("Failed %s\n", __func__);
260 return;
261 }
262 pdata = dev->platform_data;
263 pdata->init = omap4_twl6030_hsmmc_late_init;
264}
265
266int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
267{
268 struct omap2_hsmmc_info *c;
269
270 omap_hsmmc_init(controllers);
271 for (c = controllers; c->mmc; c++) {
272 /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
273 if (!c->pdev)
274 continue;
275 omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
276 }
277
278 return 0;
279}
280#else
281int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
282{
283 return 0;
284}
285#endif