blob: dbbf8ee3f592369fdd5aa968148e7aa307246580 [file] [log] [blame]
Uwe Kleine-König8e005932010-09-28 16:37:20 +02001/*
2 * Copyright 2009-2010 Pengutronix
3 * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
4 *
5 * loosely based on an earlier driver that has
6 * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
7 *
8 * This program is free software; you can redistribute it and/or modify it under
9 * the terms of the GNU General Public License version 2 as published by the
10 * Free Software Foundation.
11 */
Uwe Kleine-König8e005932010-09-28 16:37:20 +020012
13#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/platform_device.h>
16#include <linux/mutex.h>
17#include <linux/interrupt.h>
Uwe Kleine-König8e005932010-09-28 16:37:20 +020018#include <linux/mfd/core.h>
19#include <linux/mfd/mc13xxx.h>
Shawn Guo876989d2011-12-12 18:52:57 +010020#include <linux/of.h>
21#include <linux/of_device.h>
22#include <linux/of_gpio.h>
Uwe Kleine-König8e005932010-09-28 16:37:20 +020023
Marc Reillya0c7c1d2012-04-01 16:41:38 +100024#include "mc13xxx.h"
Uwe Kleine-König8e005932010-09-28 16:37:20 +020025
Uwe Kleine-König8e005932010-09-28 16:37:20 +020026#define MC13XXX_IRQSTAT0 0
27#define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
28#define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
29#define MC13XXX_IRQSTAT0_TSI (1 << 2)
30#define MC13783_IRQSTAT0_WHIGHI (1 << 3)
31#define MC13783_IRQSTAT0_WLOWI (1 << 4)
32#define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
33#define MC13783_IRQSTAT0_CHGOVI (1 << 7)
34#define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
35#define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
36#define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
37#define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
38#define MC13XXX_IRQSTAT0_BPONI (1 << 12)
39#define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
40#define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
41#define MC13783_IRQSTAT0_UDPI (1 << 15)
42#define MC13783_IRQSTAT0_USBI (1 << 16)
43#define MC13783_IRQSTAT0_IDI (1 << 19)
44#define MC13783_IRQSTAT0_SE1I (1 << 21)
45#define MC13783_IRQSTAT0_CKDETI (1 << 22)
46#define MC13783_IRQSTAT0_UDMI (1 << 23)
47
48#define MC13XXX_IRQMASK0 1
49#define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
50#define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
51#define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
52#define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
53#define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
54#define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
55#define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
56#define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
57#define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
58#define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
59#define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
60#define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
61#define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
62#define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
63#define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
64#define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
65#define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
66#define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
67#define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
68#define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
69
70#define MC13XXX_IRQSTAT1 3
71#define MC13XXX_IRQSTAT1_1HZI (1 << 0)
72#define MC13XXX_IRQSTAT1_TODAI (1 << 1)
73#define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
74#define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
75#define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
76#define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
77#define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
78#define MC13XXX_IRQSTAT1_PCI (1 << 8)
79#define MC13XXX_IRQSTAT1_WARMI (1 << 9)
80#define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
81#define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
82#define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
83#define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
84#define MC13XXX_IRQSTAT1_CLKI (1 << 14)
85#define MC13783_IRQSTAT1_SEMAFI (1 << 15)
86#define MC13783_IRQSTAT1_MC2BI (1 << 17)
87#define MC13783_IRQSTAT1_HSDETI (1 << 18)
88#define MC13783_IRQSTAT1_HSLI (1 << 19)
89#define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
90#define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
91
92#define MC13XXX_IRQMASK1 4
93#define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
94#define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
95#define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
96#define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
97#define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
98#define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
99#define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
100#define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
101#define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
102#define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
103#define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
104#define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
105#define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
106#define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
107#define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
108#define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
109#define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
110#define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
111#define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
112#define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
113
114#define MC13XXX_REVISION 7
115#define MC13XXX_REVISION_REVMETAL (0x07 << 0)
116#define MC13XXX_REVISION_REVFULL (0x03 << 3)
117#define MC13XXX_REVISION_ICID (0x07 << 6)
118#define MC13XXX_REVISION_FIN (0x03 << 9)
119#define MC13XXX_REVISION_FAB (0x03 << 11)
120#define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
121
Uwe Kleine-König0312e022012-07-12 09:57:53 +0000122#define MC34708_REVISION_REVMETAL (0x07 << 0)
123#define MC34708_REVISION_REVFULL (0x07 << 3)
124#define MC34708_REVISION_FIN (0x07 << 6)
125#define MC34708_REVISION_FAB (0x07 << 9)
126
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200127#define MC13XXX_ADC1 44
128#define MC13XXX_ADC1_ADEN (1 << 0)
129#define MC13XXX_ADC1_RAND (1 << 1)
130#define MC13XXX_ADC1_ADSEL (1 << 3)
131#define MC13XXX_ADC1_ASC (1 << 20)
132#define MC13XXX_ADC1_ADTRIGIGN (1 << 21)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200133
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200134#define MC13XXX_ADC2 45
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200135
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200136void mc13xxx_lock(struct mc13xxx *mc13xxx)
137{
138 if (!mutex_trylock(&mc13xxx->lock)) {
Marc Reilly5006fe52012-05-01 12:26:46 +0200139 dev_dbg(mc13xxx->dev, "wait for %s from %pf\n",
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200140 __func__, __builtin_return_address(0));
141
142 mutex_lock(&mc13xxx->lock);
143 }
Marc Reilly5006fe52012-05-01 12:26:46 +0200144 dev_dbg(mc13xxx->dev, "%s from %pf\n",
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200145 __func__, __builtin_return_address(0));
146}
147EXPORT_SYMBOL(mc13xxx_lock);
148
149void mc13xxx_unlock(struct mc13xxx *mc13xxx)
150{
Marc Reilly5006fe52012-05-01 12:26:46 +0200151 dev_dbg(mc13xxx->dev, "%s from %pf\n",
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200152 __func__, __builtin_return_address(0));
153 mutex_unlock(&mc13xxx->lock);
154}
155EXPORT_SYMBOL(mc13xxx_unlock);
156
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200157int mc13xxx_reg_read(struct mc13xxx *mc13xxx, unsigned int offset, u32 *val)
158{
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200159 int ret;
160
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200161 if (offset > MC13XXX_NUMREGS)
162 return -EINVAL;
163
Marc Reilly91b5e742012-04-01 16:41:37 +1000164 ret = regmap_read(mc13xxx->regmap, offset, val);
Marc Reilly5006fe52012-05-01 12:26:46 +0200165 dev_vdbg(mc13xxx->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200166
Marc Reilly5006fe52012-05-01 12:26:46 +0200167 return ret;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200168}
169EXPORT_SYMBOL(mc13xxx_reg_read);
170
171int mc13xxx_reg_write(struct mc13xxx *mc13xxx, unsigned int offset, u32 val)
172{
Marc Reilly5006fe52012-05-01 12:26:46 +0200173 dev_vdbg(mc13xxx->dev, "[0x%02x] <- 0x%06x\n", offset, val);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200174
175 if (offset > MC13XXX_NUMREGS || val > 0xffffff)
176 return -EINVAL;
177
Marc Reilly91b5e742012-04-01 16:41:37 +1000178 return regmap_write(mc13xxx->regmap, offset, val);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200179}
180EXPORT_SYMBOL(mc13xxx_reg_write);
181
182int mc13xxx_reg_rmw(struct mc13xxx *mc13xxx, unsigned int offset,
183 u32 mask, u32 val)
184{
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200185 BUG_ON(val & ~mask);
Marc Reilly91b5e742012-04-01 16:41:37 +1000186 dev_vdbg(mc13xxx->dev, "[0x%02x] <- 0x%06x (mask: 0x%06x)\n",
187 offset, val, mask);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200188
Marc Reilly91b5e742012-04-01 16:41:37 +1000189 return regmap_update_bits(mc13xxx->regmap, offset, mask, val);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200190}
191EXPORT_SYMBOL(mc13xxx_reg_rmw);
192
193int mc13xxx_irq_mask(struct mc13xxx *mc13xxx, int irq)
194{
195 int ret;
196 unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
197 u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
198 u32 mask;
199
200 if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
201 return -EINVAL;
202
203 ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
204 if (ret)
205 return ret;
206
207 if (mask & irqbit)
208 /* already masked */
209 return 0;
210
211 return mc13xxx_reg_write(mc13xxx, offmask, mask | irqbit);
212}
213EXPORT_SYMBOL(mc13xxx_irq_mask);
214
215int mc13xxx_irq_unmask(struct mc13xxx *mc13xxx, int irq)
216{
217 int ret;
218 unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
219 u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
220 u32 mask;
221
222 if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
223 return -EINVAL;
224
225 ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
226 if (ret)
227 return ret;
228
229 if (!(mask & irqbit))
230 /* already unmasked */
231 return 0;
232
233 return mc13xxx_reg_write(mc13xxx, offmask, mask & ~irqbit);
234}
235EXPORT_SYMBOL(mc13xxx_irq_unmask);
236
237int mc13xxx_irq_status(struct mc13xxx *mc13xxx, int irq,
238 int *enabled, int *pending)
239{
240 int ret;
241 unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
242 unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
243 u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
244
245 if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
246 return -EINVAL;
247
248 if (enabled) {
249 u32 mask;
250
251 ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
252 if (ret)
253 return ret;
254
255 *enabled = mask & irqbit;
256 }
257
258 if (pending) {
259 u32 stat;
260
261 ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
262 if (ret)
263 return ret;
264
265 *pending = stat & irqbit;
266 }
267
268 return 0;
269}
270EXPORT_SYMBOL(mc13xxx_irq_status);
271
272int mc13xxx_irq_ack(struct mc13xxx *mc13xxx, int irq)
273{
274 unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
275 unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
276
277 BUG_ON(irq < 0 || irq >= MC13XXX_NUM_IRQ);
278
279 return mc13xxx_reg_write(mc13xxx, offstat, val);
280}
281EXPORT_SYMBOL(mc13xxx_irq_ack);
282
283int mc13xxx_irq_request_nounmask(struct mc13xxx *mc13xxx, int irq,
284 irq_handler_t handler, const char *name, void *dev)
285{
286 BUG_ON(!mutex_is_locked(&mc13xxx->lock));
287 BUG_ON(!handler);
288
289 if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
290 return -EINVAL;
291
292 if (mc13xxx->irqhandler[irq])
293 return -EBUSY;
294
295 mc13xxx->irqhandler[irq] = handler;
296 mc13xxx->irqdata[irq] = dev;
297
298 return 0;
299}
300EXPORT_SYMBOL(mc13xxx_irq_request_nounmask);
301
302int mc13xxx_irq_request(struct mc13xxx *mc13xxx, int irq,
303 irq_handler_t handler, const char *name, void *dev)
304{
305 int ret;
306
307 ret = mc13xxx_irq_request_nounmask(mc13xxx, irq, handler, name, dev);
308 if (ret)
309 return ret;
310
311 ret = mc13xxx_irq_unmask(mc13xxx, irq);
312 if (ret) {
313 mc13xxx->irqhandler[irq] = NULL;
314 mc13xxx->irqdata[irq] = NULL;
315 return ret;
316 }
317
318 return 0;
319}
320EXPORT_SYMBOL(mc13xxx_irq_request);
321
322int mc13xxx_irq_free(struct mc13xxx *mc13xxx, int irq, void *dev)
323{
324 int ret;
325 BUG_ON(!mutex_is_locked(&mc13xxx->lock));
326
327 if (irq < 0 || irq >= MC13XXX_NUM_IRQ || !mc13xxx->irqhandler[irq] ||
328 mc13xxx->irqdata[irq] != dev)
329 return -EINVAL;
330
331 ret = mc13xxx_irq_mask(mc13xxx, irq);
332 if (ret)
333 return ret;
334
335 mc13xxx->irqhandler[irq] = NULL;
336 mc13xxx->irqdata[irq] = NULL;
337
338 return 0;
339}
340EXPORT_SYMBOL(mc13xxx_irq_free);
341
342static inline irqreturn_t mc13xxx_irqhandler(struct mc13xxx *mc13xxx, int irq)
343{
344 return mc13xxx->irqhandler[irq](irq, mc13xxx->irqdata[irq]);
345}
346
347/*
348 * returns: number of handled irqs or negative error
349 * locking: holds mc13xxx->lock
350 */
351static int mc13xxx_irq_handle(struct mc13xxx *mc13xxx,
352 unsigned int offstat, unsigned int offmask, int baseirq)
353{
354 u32 stat, mask;
355 int ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
356 int num_handled = 0;
357
358 if (ret)
359 return ret;
360
361 ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
362 if (ret)
363 return ret;
364
365 while (stat & ~mask) {
366 int irq = __ffs(stat & ~mask);
367
368 stat &= ~(1 << irq);
369
370 if (likely(mc13xxx->irqhandler[baseirq + irq])) {
371 irqreturn_t handled;
372
373 handled = mc13xxx_irqhandler(mc13xxx, baseirq + irq);
374 if (handled == IRQ_HANDLED)
375 num_handled++;
376 } else {
Marc Reilly5006fe52012-05-01 12:26:46 +0200377 dev_err(mc13xxx->dev,
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200378 "BUG: irq %u but no handler\n",
379 baseirq + irq);
380
381 mask |= 1 << irq;
382
383 ret = mc13xxx_reg_write(mc13xxx, offmask, mask);
384 }
385 }
386
387 return num_handled;
388}
389
390static irqreturn_t mc13xxx_irq_thread(int irq, void *data)
391{
392 struct mc13xxx *mc13xxx = data;
393 irqreturn_t ret;
394 int handled = 0;
395
396 mc13xxx_lock(mc13xxx);
397
398 ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT0,
399 MC13XXX_IRQMASK0, 0);
400 if (ret > 0)
401 handled = 1;
402
403 ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT1,
404 MC13XXX_IRQMASK1, 24);
405 if (ret > 0)
406 handled = 1;
407
408 mc13xxx_unlock(mc13xxx);
409
410 return IRQ_RETVAL(handled);
411}
412
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200413#define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000414static void mc13xxx_print_revision(struct mc13xxx *mc13xxx, u32 revision)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200415{
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000416 dev_info(mc13xxx->dev, "%s: rev: %d.%d, "
417 "fin: %d, fab: %d, icid: %d/%d\n",
418 mc13xxx->variant->name,
419 maskval(revision, MC13XXX_REVISION_REVFULL),
420 maskval(revision, MC13XXX_REVISION_REVMETAL),
421 maskval(revision, MC13XXX_REVISION_FIN),
422 maskval(revision, MC13XXX_REVISION_FAB),
423 maskval(revision, MC13XXX_REVISION_ICID),
424 maskval(revision, MC13XXX_REVISION_ICIDCODE));
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200425}
426
Uwe Kleine-König0312e022012-07-12 09:57:53 +0000427static void mc34708_print_revision(struct mc13xxx *mc13xxx, u32 revision)
428{
429 dev_info(mc13xxx->dev, "%s: rev %d.%d, fin: %d, fab: %d\n",
430 mc13xxx->variant->name,
431 maskval(revision, MC34708_REVISION_REVFULL),
432 maskval(revision, MC34708_REVISION_REVMETAL),
433 maskval(revision, MC34708_REVISION_FIN),
434 maskval(revision, MC34708_REVISION_FAB));
435}
436
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000437/* These are only exported for mc13xxx-i2c and mc13xxx-spi */
438struct mc13xxx_variant mc13xxx_variant_mc13783 = {
439 .name = "mc13783",
440 .print_revision = mc13xxx_print_revision,
441};
442EXPORT_SYMBOL_GPL(mc13xxx_variant_mc13783);
443
444struct mc13xxx_variant mc13xxx_variant_mc13892 = {
445 .name = "mc13892",
446 .print_revision = mc13xxx_print_revision,
447};
448EXPORT_SYMBOL_GPL(mc13xxx_variant_mc13892);
449
Uwe Kleine-König0312e022012-07-12 09:57:53 +0000450struct mc13xxx_variant mc13xxx_variant_mc34708 = {
451 .name = "mc34708",
452 .print_revision = mc34708_print_revision,
453};
454EXPORT_SYMBOL_GPL(mc13xxx_variant_mc34708);
455
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200456static const char *mc13xxx_get_chipname(struct mc13xxx *mc13xxx)
457{
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000458 return mc13xxx->variant->name;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200459}
460
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200461int mc13xxx_get_flags(struct mc13xxx *mc13xxx)
462{
Shawn Guo876989d2011-12-12 18:52:57 +0100463 return mc13xxx->flags;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200464}
465EXPORT_SYMBOL(mc13xxx_get_flags);
466
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200467#define MC13XXX_ADC1_CHAN0_SHIFT 5
468#define MC13XXX_ADC1_CHAN1_SHIFT 8
Michael Thalmeier1039d762012-02-20 12:18:13 +0100469#define MC13783_ADC1_ATO_SHIFT 11
470#define MC13783_ADC1_ATOX (1 << 19)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200471
472struct mc13xxx_adcdone_data {
473 struct mc13xxx *mc13xxx;
474 struct completion done;
475};
476
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200477static irqreturn_t mc13xxx_handler_adcdone(int irq, void *data)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200478{
479 struct mc13xxx_adcdone_data *adcdone_data = data;
480
481 mc13xxx_irq_ack(adcdone_data->mc13xxx, irq);
482
483 complete_all(&adcdone_data->done);
484
485 return IRQ_HANDLED;
486}
487
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200488#define MC13XXX_ADC_WORKING (1 << 0)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200489
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200490int mc13xxx_adc_do_conversion(struct mc13xxx *mc13xxx, unsigned int mode,
Michael Thalmeier1039d762012-02-20 12:18:13 +0100491 unsigned int channel, u8 ato, bool atox,
492 unsigned int *sample)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200493{
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200494 u32 adc0, adc1, old_adc0;
495 int i, ret;
496 struct mc13xxx_adcdone_data adcdone_data = {
497 .mc13xxx = mc13xxx,
498 };
499 init_completion(&adcdone_data.done);
500
Marc Reilly5006fe52012-05-01 12:26:46 +0200501 dev_dbg(mc13xxx->dev, "%s\n", __func__);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200502
503 mc13xxx_lock(mc13xxx);
504
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200505 if (mc13xxx->adcflags & MC13XXX_ADC_WORKING) {
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200506 ret = -EBUSY;
507 goto out;
508 }
509
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200510 mc13xxx->adcflags |= MC13XXX_ADC_WORKING;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200511
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200512 mc13xxx_reg_read(mc13xxx, MC13XXX_ADC0, &old_adc0);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200513
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200514 adc0 = MC13XXX_ADC0_ADINC1 | MC13XXX_ADC0_ADINC2;
515 adc1 = MC13XXX_ADC1_ADEN | MC13XXX_ADC1_ADTRIGIGN | MC13XXX_ADC1_ASC;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200516
517 if (channel > 7)
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200518 adc1 |= MC13XXX_ADC1_ADSEL;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200519
520 switch (mode) {
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200521 case MC13XXX_ADC_MODE_TS:
522 adc0 |= MC13XXX_ADC0_ADREFEN | MC13XXX_ADC0_TSMOD0 |
523 MC13XXX_ADC0_TSMOD1;
524 adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200525 break;
526
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200527 case MC13XXX_ADC_MODE_SINGLE_CHAN:
Robin van der Gracht21618912011-11-29 12:09:03 +0100528 adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200529 adc1 |= (channel & 0x7) << MC13XXX_ADC1_CHAN0_SHIFT;
530 adc1 |= MC13XXX_ADC1_RAND;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200531 break;
532
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200533 case MC13XXX_ADC_MODE_MULT_CHAN:
Robin van der Gracht21618912011-11-29 12:09:03 +0100534 adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200535 adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200536 break;
537
538 default:
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200539 mc13xxx_unlock(mc13xxx);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200540 return -EINVAL;
541 }
542
Michael Thalmeier1039d762012-02-20 12:18:13 +0100543 adc1 |= ato << MC13783_ADC1_ATO_SHIFT;
544 if (atox)
545 adc1 |= MC13783_ADC1_ATOX;
Marc Reilly5006fe52012-05-01 12:26:46 +0200546
547 dev_dbg(mc13xxx->dev, "%s: request irq\n", __func__);
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200548 mc13xxx_irq_request(mc13xxx, MC13XXX_IRQ_ADCDONE,
549 mc13xxx_handler_adcdone, __func__, &adcdone_data);
550 mc13xxx_irq_ack(mc13xxx, MC13XXX_IRQ_ADCDONE);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200551
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200552 mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, adc0);
553 mc13xxx_reg_write(mc13xxx, MC13XXX_ADC1, adc1);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200554
555 mc13xxx_unlock(mc13xxx);
556
557 ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
558
559 if (!ret)
560 ret = -ETIMEDOUT;
561
562 mc13xxx_lock(mc13xxx);
563
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200564 mc13xxx_irq_free(mc13xxx, MC13XXX_IRQ_ADCDONE, &adcdone_data);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200565
566 if (ret > 0)
567 for (i = 0; i < 4; ++i) {
568 ret = mc13xxx_reg_read(mc13xxx,
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200569 MC13XXX_ADC2, &sample[i]);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200570 if (ret)
571 break;
572 }
573
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200574 if (mode == MC13XXX_ADC_MODE_TS)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200575 /* restore TSMOD */
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200576 mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, old_adc0);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200577
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200578 mc13xxx->adcflags &= ~MC13XXX_ADC_WORKING;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200579out:
580 mc13xxx_unlock(mc13xxx);
581
582 return ret;
583}
Uwe Kleine-Königfec316d2011-08-24 15:28:21 +0200584EXPORT_SYMBOL_GPL(mc13xxx_adc_do_conversion);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200585
586static int mc13xxx_add_subdevice_pdata(struct mc13xxx *mc13xxx,
Samuel Ortizc8a03c962011-04-08 01:55:01 +0200587 const char *format, void *pdata, size_t pdata_size)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200588{
589 char buf[30];
590 const char *name = mc13xxx_get_chipname(mc13xxx);
591
592 struct mfd_cell cell = {
Samuel Ortizc8a03c962011-04-08 01:55:01 +0200593 .platform_data = pdata,
594 .pdata_size = pdata_size,
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200595 };
596
597 /* there is no asnprintf in the kernel :-( */
598 if (snprintf(buf, sizeof(buf), format, name) > sizeof(buf))
599 return -E2BIG;
600
601 cell.name = kmemdup(buf, strlen(buf) + 1, GFP_KERNEL);
602 if (!cell.name)
603 return -ENOMEM;
604
Mark Brown55692af2012-09-11 15:16:36 +0800605 return mfd_add_devices(mc13xxx->dev, -1, &cell, 1, NULL, 0, NULL);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200606}
607
608static int mc13xxx_add_subdevice(struct mc13xxx *mc13xxx, const char *format)
609{
Samuel Ortizc8a03c962011-04-08 01:55:01 +0200610 return mc13xxx_add_subdevice_pdata(mc13xxx, format, NULL, 0);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200611}
612
Shawn Guo876989d2011-12-12 18:52:57 +0100613#ifdef CONFIG_OF
614static int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
615{
Marc Reilly91b5e742012-04-01 16:41:37 +1000616 struct device_node *np = mc13xxx->dev->of_node;
Shawn Guo876989d2011-12-12 18:52:57 +0100617
618 if (!np)
619 return -ENODEV;
620
621 if (of_get_property(np, "fsl,mc13xxx-uses-adc", NULL))
622 mc13xxx->flags |= MC13XXX_USE_ADC;
623
624 if (of_get_property(np, "fsl,mc13xxx-uses-codec", NULL))
625 mc13xxx->flags |= MC13XXX_USE_CODEC;
626
627 if (of_get_property(np, "fsl,mc13xxx-uses-rtc", NULL))
628 mc13xxx->flags |= MC13XXX_USE_RTC;
629
630 if (of_get_property(np, "fsl,mc13xxx-uses-touch", NULL))
631 mc13xxx->flags |= MC13XXX_USE_TOUCHSCREEN;
632
633 return 0;
634}
635#else
636static inline int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
637{
638 return -ENODEV;
639}
640#endif
641
Marc Reillya0c7c1d2012-04-01 16:41:38 +1000642int mc13xxx_common_init(struct mc13xxx *mc13xxx,
Marc Reilly5006fe52012-05-01 12:26:46 +0200643 struct mc13xxx_platform_data *pdata, int irq)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200644{
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200645 int ret;
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000646 u32 revision;
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200647
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200648 mc13xxx_lock(mc13xxx);
649
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000650 ret = mc13xxx_reg_read(mc13xxx, MC13XXX_REVISION, &revision);
Marc Reilly5006fe52012-05-01 12:26:46 +0200651 if (ret)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200652 goto err_revision;
653
Uwe Kleine-Königcd0f34b2012-07-12 09:57:52 +0000654 mc13xxx->variant->print_revision(mc13xxx, revision);
655
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200656 /* mask all irqs */
657 ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK0, 0x00ffffff);
658 if (ret)
659 goto err_mask;
660
661 ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK1, 0x00ffffff);
662 if (ret)
663 goto err_mask;
664
Marc Reilly5006fe52012-05-01 12:26:46 +0200665 ret = request_threaded_irq(irq, NULL, mc13xxx_irq_thread,
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200666 IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13xxx", mc13xxx);
667
668 if (ret) {
669err_mask:
670err_revision:
Uwe Kleine-Könige1b88eb2010-11-11 16:47:50 +0100671 mc13xxx_unlock(mc13xxx);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200672 return ret;
673 }
674
Marc Reilly5006fe52012-05-01 12:26:46 +0200675 mc13xxx->irq = irq;
676
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200677 mc13xxx_unlock(mc13xxx);
678
Shawn Guo876989d2011-12-12 18:52:57 +0100679 if (mc13xxx_probe_flags_dt(mc13xxx) < 0 && pdata)
680 mc13xxx->flags = pdata->flags;
681
682 if (mc13xxx->flags & MC13XXX_USE_ADC)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200683 mc13xxx_add_subdevice(mc13xxx, "%s-adc");
684
Shawn Guo876989d2011-12-12 18:52:57 +0100685 if (mc13xxx->flags & MC13XXX_USE_CODEC)
Philippe Rétornaze3a08712012-05-15 13:53:49 +0200686 mc13xxx_add_subdevice_pdata(mc13xxx, "%s-codec",
687 pdata->codec, sizeof(*pdata->codec));
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200688
Shawn Guo876989d2011-12-12 18:52:57 +0100689 if (mc13xxx->flags & MC13XXX_USE_RTC)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200690 mc13xxx_add_subdevice(mc13xxx, "%s-rtc");
691
Shawn Guo876989d2011-12-12 18:52:57 +0100692 if (mc13xxx->flags & MC13XXX_USE_TOUCHSCREEN)
Michael Thalmeier1039d762012-02-20 12:18:13 +0100693 mc13xxx_add_subdevice_pdata(mc13xxx, "%s-ts",
694 &pdata->touch, sizeof(pdata->touch));
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200695
Shawn Guo876989d2011-12-12 18:52:57 +0100696 if (pdata) {
697 mc13xxx_add_subdevice_pdata(mc13xxx, "%s-regulator",
698 &pdata->regulators, sizeof(pdata->regulators));
Samuel Ortizc8a03c962011-04-08 01:55:01 +0200699 mc13xxx_add_subdevice_pdata(mc13xxx, "%s-led",
700 pdata->leds, sizeof(*pdata->leds));
Philippe Rétornaz30fc7ac2011-09-18 18:10:53 +0200701 mc13xxx_add_subdevice_pdata(mc13xxx, "%s-pwrbutton",
702 pdata->buttons, sizeof(*pdata->buttons));
Shawn Guo876989d2011-12-12 18:52:57 +0100703 } else {
704 mc13xxx_add_subdevice(mc13xxx, "%s-regulator");
705 mc13xxx_add_subdevice(mc13xxx, "%s-led");
706 mc13xxx_add_subdevice(mc13xxx, "%s-pwrbutton");
707 }
Philippe Rétornaz30fc7ac2011-09-18 18:10:53 +0200708
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200709 return 0;
710}
Marc Reillya0c7c1d2012-04-01 16:41:38 +1000711EXPORT_SYMBOL_GPL(mc13xxx_common_init);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200712
Marc Reillya0c7c1d2012-04-01 16:41:38 +1000713void mc13xxx_common_cleanup(struct mc13xxx *mc13xxx)
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200714{
Marc Reilly5006fe52012-05-01 12:26:46 +0200715 free_irq(mc13xxx->irq, mc13xxx);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200716
Marc Reilly5006fe52012-05-01 12:26:46 +0200717 mfd_remove_devices(mc13xxx->dev);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200718}
Marc Reillya0c7c1d2012-04-01 16:41:38 +1000719EXPORT_SYMBOL_GPL(mc13xxx_common_cleanup);
Uwe Kleine-König8e005932010-09-28 16:37:20 +0200720
721MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
722MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
723MODULE_LICENSE("GPL v2");