blob: c0b3e28f91df91c7177d29487e278ddcc6944233 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/***************************************************************************/
2
3/*
Greg Ungererece9ae62014-08-19 11:55:24 +10004 * m527x.c -- platform support for ColdFire 527x based boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006 * Sub-architcture dependent initialization code for the Freescale
Greg Ungererece9ae62014-08-19 11:55:24 +10007 * 5270/5271 and 5274/5275 CPUs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Copyright (C) 1999-2004, Greg Ungerer (gerg@snapgear.com)
10 * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com)
11 */
12
13/***************************************************************************/
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/param.h>
17#include <linux/init.h>
Greg Ungerere206da02008-02-01 17:34:40 +100018#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/machdep.h>
20#include <asm/coldfire.h>
21#include <asm/mcfsim.h>
Greg Ungerere206da02008-02-01 17:34:40 +100022#include <asm/mcfuart.h>
Greg Ungerera3d8eb02012-07-13 16:03:52 +100023#include <asm/mcfclk.h>
24
25/***************************************************************************/
26
27DEFINE_CLK(pll, "pll.0", MCF_CLK);
28DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
29DEFINE_CLK(mcfpit0, "mcfpit.0", MCF_CLK);
30DEFINE_CLK(mcfpit1, "mcfpit.1", MCF_CLK);
31DEFINE_CLK(mcfpit2, "mcfpit.2", MCF_CLK);
32DEFINE_CLK(mcfpit3, "mcfpit.3", MCF_CLK);
33DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
34DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
35DEFINE_CLK(mcfuart2, "mcfuart.2", MCF_BUSCLK);
Steven King74859522014-05-14 10:06:29 -070036DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
Greg Ungerera3d8eb02012-07-13 16:03:52 +100037DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
38DEFINE_CLK(fec1, "fec.1", MCF_BUSCLK);
39
40struct clk *mcf_clks[] = {
41 &clk_pll,
42 &clk_sys,
43 &clk_mcfpit0,
44 &clk_mcfpit1,
45 &clk_mcfpit2,
46 &clk_mcfpit3,
47 &clk_mcfuart0,
48 &clk_mcfuart1,
49 &clk_mcfuart2,
Steven King74859522014-05-14 10:06:29 -070050 &clk_mcfqspi0,
Greg Ungerera3d8eb02012-07-13 16:03:52 +100051 &clk_fec0,
52 &clk_fec1,
53 NULL
54};
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
56/***************************************************************************/
57
Steven King91d60412010-01-22 12:43:03 -080058static void __init m527x_qspi_init(void)
59{
Steven King151d14f2014-05-14 10:07:55 -070060#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
Steven King91d60412010-01-22 12:43:03 -080061#if defined(CONFIG_M5271)
62 u16 par;
63
64 /* setup QSPS pins for QSPI with gpio CS control */
65 writeb(0x1f, MCFGPIO_PAR_QSPI);
66 /* and CS2 & CS3 as gpio */
67 par = readw(MCFGPIO_PAR_TIMER);
68 par &= 0x3f3f;
69 writew(par, MCFGPIO_PAR_TIMER);
70#elif defined(CONFIG_M5275)
71 /* setup QSPS pins for QSPI with gpio CS control */
72 writew(0x003e, MCFGPIO_PAR_QSPI);
73#endif
Steven King83ca6002012-05-06 12:22:53 -070074#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
Steven King151d14f2014-05-14 10:07:55 -070075}
Greg Ungerere206da02008-02-01 17:34:40 +100076
77/***************************************************************************/
78
Greg Ungerer1eb13912011-12-24 00:59:03 +100079static void __init m527x_uarts_init(void)
Greg Ungerere206da02008-02-01 17:34:40 +100080{
81 u16 sepmask;
Greg Ungerere206da02008-02-01 17:34:40 +100082
Greg Ungerere206da02008-02-01 17:34:40 +100083 /*
84 * External Pin Mask Setting & Enable External Pin for Interface
85 */
Greg Ungererf821e342012-09-17 12:07:21 +100086 sepmask = readw(MCFGPIO_PAR_UART);
Greg Ungerer1eb13912011-12-24 00:59:03 +100087 sepmask |= UART0_ENABLE_MASK | UART1_ENABLE_MASK | UART2_ENABLE_MASK;
Greg Ungererf821e342012-09-17 12:07:21 +100088 writew(sepmask, MCFGPIO_PAR_UART);
Greg Ungerere206da02008-02-01 17:34:40 +100089}
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/***************************************************************************/
92
Greg Ungererffba3f42009-02-26 22:40:38 -080093static void __init m527x_fec_init(void)
94{
Greg Ungererffba3f42009-02-26 22:40:38 -080095 u8 v;
96
Greg Ungererffba3f42009-02-26 22:40:38 -080097 /* Set multi-function pins to ethernet mode for fec0 */
Richard Retanubun592578a2009-04-08 11:51:27 +100098#if defined(CONFIG_M5271)
Greg Ungererf821e342012-09-17 12:07:21 +100099 v = readb(MCFGPIO_PAR_FECI2C);
100 writeb(v | 0xf0, MCFGPIO_PAR_FECI2C);
Richard Retanubun592578a2009-04-08 11:51:27 +1000101#else
Greg Ungerer6e420612015-03-24 11:08:22 +1000102 u16 par;
103
Greg Ungererf821e342012-09-17 12:07:21 +1000104 par = readw(MCFGPIO_PAR_FECI2C);
105 writew(par | 0xf00, MCFGPIO_PAR_FECI2C);
106 v = readb(MCFGPIO_PAR_FEC0HL);
107 writeb(v | 0xc0, MCFGPIO_PAR_FEC0HL);
Greg Ungererffba3f42009-02-26 22:40:38 -0800108
Greg Ungererffba3f42009-02-26 22:40:38 -0800109 /* Set multi-function pins to ethernet mode for fec1 */
Greg Ungererf821e342012-09-17 12:07:21 +1000110 par = readw(MCFGPIO_PAR_FECI2C);
111 writew(par | 0xa0, MCFGPIO_PAR_FECI2C);
112 v = readb(MCFGPIO_PAR_FEC1HL);
113 writeb(v | 0xc0, MCFGPIO_PAR_FEC1HL);
Greg Ungererffba3f42009-02-26 22:40:38 -0800114#endif
115}
116
117/***************************************************************************/
118
Greg Ungerere206da02008-02-01 17:34:40 +1000119void __init config_BSP(char *commandp, int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120{
Greg Ungerer35aefb22012-01-23 15:34:58 +1000121 mach_sched_init = hw_timer_init;
Greg Ungererffba3f42009-02-26 22:40:38 -0800122 m527x_uarts_init();
123 m527x_fec_init();
Steven King91d60412010-01-22 12:43:03 -0800124 m527x_qspi_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125}
126
127/***************************************************************************/