blob: f7a7fa81740e8f7e7f1daa0c6d6e48d344496ceb [file] [log] [blame]
Thomas Petazzonia3464ed2014-04-15 17:00:03 +02001/*
2 * AHCI glue platform driver for Marvell EBU SOCs
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Marcin Wojtas <mw@semihalf.com>
8 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
14#include <linux/ahci_platform.h>
15#include <linux/kernel.h>
16#include <linux/mbus.h>
17#include <linux/module.h>
18#include <linux/of_device.h>
19#include <linux/platform_device.h>
20#include "ahci.h"
21
Akinobu Mita018d5ef2015-01-29 08:30:29 +090022#define DRV_NAME "ahci-mvebu"
23
Thomas Petazzonia3464ed2014-04-15 17:00:03 +020024#define AHCI_VENDOR_SPECIFIC_0_ADDR 0xa0
25#define AHCI_VENDOR_SPECIFIC_0_DATA 0xa4
26
27#define AHCI_WINDOW_CTRL(win) (0x60 + ((win) << 4))
28#define AHCI_WINDOW_BASE(win) (0x64 + ((win) << 4))
29#define AHCI_WINDOW_SIZE(win) (0x68 + ((win) << 4))
30
31static void ahci_mvebu_mbus_config(struct ahci_host_priv *hpriv,
32 const struct mbus_dram_target_info *dram)
33{
34 int i;
35
36 for (i = 0; i < 4; i++) {
37 writel(0, hpriv->mmio + AHCI_WINDOW_CTRL(i));
38 writel(0, hpriv->mmio + AHCI_WINDOW_BASE(i));
39 writel(0, hpriv->mmio + AHCI_WINDOW_SIZE(i));
40 }
41
42 for (i = 0; i < dram->num_cs; i++) {
43 const struct mbus_dram_window *cs = dram->cs + i;
44
45 writel((cs->mbus_attr << 8) |
46 (dram->mbus_dram_target_id << 4) | 1,
47 hpriv->mmio + AHCI_WINDOW_CTRL(i));
Nadav Haklaie96998f2015-05-26 18:47:23 +020048 writel(cs->base >> 16, hpriv->mmio + AHCI_WINDOW_BASE(i));
Thomas Petazzonia3464ed2014-04-15 17:00:03 +020049 writel(((cs->size - 1) & 0xffff0000),
50 hpriv->mmio + AHCI_WINDOW_SIZE(i));
51 }
52}
53
54static void ahci_mvebu_regret_option(struct ahci_host_priv *hpriv)
55{
56 /*
57 * Enable the regret bit to allow the SATA unit to regret a
58 * request that didn't receive an acknowlegde and avoid a
59 * deadlock
60 */
61 writel(0x4, hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_ADDR);
62 writel(0x80, hpriv->mmio + AHCI_VENDOR_SPECIFIC_0_DATA);
63}
64
Arnd Bergmann4f1dd972015-11-19 15:16:30 +010065#ifdef CONFIG_PM_SLEEP
Thomas Petazzonid6ecf152015-06-17 14:11:01 +020066static int ahci_mvebu_suspend(struct platform_device *pdev, pm_message_t state)
67{
68 return ahci_platform_suspend_host(&pdev->dev);
69}
70
71static int ahci_mvebu_resume(struct platform_device *pdev)
72{
73 struct ata_host *host = platform_get_drvdata(pdev);
74 struct ahci_host_priv *hpriv = host->private_data;
75 const struct mbus_dram_target_info *dram;
76
77 dram = mv_mbus_dram_info();
78 if (dram)
79 ahci_mvebu_mbus_config(hpriv, dram);
80
81 ahci_mvebu_regret_option(hpriv);
82
83 return ahci_platform_resume_host(&pdev->dev);
84}
Arnd Bergmann4f1dd972015-11-19 15:16:30 +010085#else
86#define ahci_mvebu_suspend NULL
87#define ahci_mvebu_resume NULL
88#endif
Thomas Petazzonid6ecf152015-06-17 14:11:01 +020089
Thomas Petazzonia3464ed2014-04-15 17:00:03 +020090static const struct ata_port_info ahci_mvebu_port_info = {
91 .flags = AHCI_FLAG_COMMON,
92 .pio_mask = ATA_PIO4,
93 .udma_mask = ATA_UDMA6,
94 .port_ops = &ahci_platform_ops,
95};
96
Akinobu Mita018d5ef2015-01-29 08:30:29 +090097static struct scsi_host_template ahci_platform_sht = {
98 AHCI_SHT(DRV_NAME),
99};
100
Thomas Petazzonia3464ed2014-04-15 17:00:03 +0200101static int ahci_mvebu_probe(struct platform_device *pdev)
102{
103 struct ahci_host_priv *hpriv;
104 const struct mbus_dram_target_info *dram;
105 int rc;
106
107 hpriv = ahci_platform_get_resources(pdev);
108 if (IS_ERR(hpriv))
109 return PTR_ERR(hpriv);
110
111 rc = ahci_platform_enable_resources(hpriv);
112 if (rc)
113 return rc;
114
115 dram = mv_mbus_dram_info();
116 if (!dram)
117 return -ENODEV;
118
119 ahci_mvebu_mbus_config(hpriv, dram);
120 ahci_mvebu_regret_option(hpriv);
121
Akinobu Mita018d5ef2015-01-29 08:30:29 +0900122 rc = ahci_platform_init_host(pdev, hpriv, &ahci_mvebu_port_info,
123 &ahci_platform_sht);
Thomas Petazzonia3464ed2014-04-15 17:00:03 +0200124 if (rc)
125 goto disable_resources;
126
127 return 0;
128
129disable_resources:
130 ahci_platform_disable_resources(hpriv);
131 return rc;
132}
133
134static const struct of_device_id ahci_mvebu_of_match[] = {
135 { .compatible = "marvell,armada-380-ahci", },
136 { },
137};
138MODULE_DEVICE_TABLE(of, ahci_mvebu_of_match);
139
140/*
141 * We currently don't provide power management related operations,
142 * since there is no suspend/resume support at the platform level for
143 * Armada 38x for the moment.
144 */
145static struct platform_driver ahci_mvebu_driver = {
146 .probe = ahci_mvebu_probe,
147 .remove = ata_platform_remove_one,
Thomas Petazzonid6ecf152015-06-17 14:11:01 +0200148 .suspend = ahci_mvebu_suspend,
149 .resume = ahci_mvebu_resume,
Thomas Petazzonia3464ed2014-04-15 17:00:03 +0200150 .driver = {
Akinobu Mita018d5ef2015-01-29 08:30:29 +0900151 .name = DRV_NAME,
Thomas Petazzonia3464ed2014-04-15 17:00:03 +0200152 .of_match_table = ahci_mvebu_of_match,
153 },
154};
155module_platform_driver(ahci_mvebu_driver);
156
157MODULE_DESCRIPTION("Marvell EBU AHCI SATA driver");
158MODULE_AUTHOR("Thomas Petazzoni <thomas.petazzoni@free-electrons.com>, Marcin Wojtas <mw@semihalf.com>");
159MODULE_LICENSE("GPL");
160MODULE_ALIAS("platform:ahci_mvebu");