blob: a09c5f901233a3468c85f321250861c9cc275695 [file] [log] [blame]
Ralf Baechle54176732005-02-07 02:54:29 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2004, 2005 by Ralf Baechle
7 * Copyright (C) 2005 by MIPS Technologies, Inc.
8 */
9#include <linux/oprofile.h>
10#include <linux/interrupt.h>
11#include <linux/smp.h>
12
13#include "op_impl.h"
14
Ralf Baechle92c7b622006-06-23 18:39:00 +010015#define M_PERFCTL_EXL (1UL << 0)
16#define M_PERFCTL_KERNEL (1UL << 1)
17#define M_PERFCTL_SUPERVISOR (1UL << 2)
18#define M_PERFCTL_USER (1UL << 3)
19#define M_PERFCTL_INTERRUPT_ENABLE (1UL << 4)
20#define M_PERFCTL_EVENT(event) ((event) << 5)
21#define M_PERFCTL_VPEID(vpe) ((vpe) << 16)
22#define M_PERFCTL_MT_EN(filter) ((filter) << 20)
23#define M_TC_EN_ALL M_PERFCTL_MT_EN(0)
24#define M_TC_EN_VPE M_PERFCTL_MT_EN(1)
25#define M_TC_EN_TC M_PERFCTL_MT_EN(2)
26#define M_PERFCTL_TCID(tcid) ((tcid) << 22)
27#define M_PERFCTL_WIDE (1UL << 30)
28#define M_PERFCTL_MORE (1UL << 31)
Ralf Baechle54176732005-02-07 02:54:29 +000029
Ralf Baechle92c7b622006-06-23 18:39:00 +010030#define M_COUNTER_OVERFLOW (1UL << 31)
31
32#ifdef CONFIG_MIPS_MT_SMP
33#define WHAT (M_TC_EN_VPE | M_PERFCTL_VPEID(smp_processor_id()))
34#else
35#define WHAT 0
36#endif
37
38#define __define_perf_accessors(r, n, np) \
39 \
40static inline unsigned int r_c0_ ## r ## n(void) \
41{ \
42 unsigned int cpu = smp_processor_id(); \
43 \
44 switch (cpu) { \
45 case 0: \
46 return read_c0_ ## r ## n(); \
47 case 1: \
48 return read_c0_ ## r ## np(); \
49 default: \
50 BUG(); \
51 } \
52} \
53 \
54static inline void w_c0_ ## r ## n(unsigned int value) \
55{ \
56 unsigned int cpu = smp_processor_id(); \
57 \
58 switch (cpu) { \
59 case 0: \
60 write_c0_ ## r ## n(value); \
61 return; \
62 case 1: \
63 write_c0_ ## r ## np(value); \
64 return; \
65 default: \
66 BUG(); \
67 } \
68} \
69
70__define_perf_accessors(perfcntr, 0, 2)
71__define_perf_accessors(perfcntr, 1, 3)
72__define_perf_accessors(perfcntr, 2, 2)
73__define_perf_accessors(perfcntr, 3, 2)
74
75__define_perf_accessors(perfctrl, 0, 2)
76__define_perf_accessors(perfctrl, 1, 3)
77__define_perf_accessors(perfctrl, 2, 2)
78__define_perf_accessors(perfctrl, 3, 2)
Ralf Baechle54176732005-02-07 02:54:29 +000079
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +090080struct op_mips_model op_model_mipsxx_ops;
Ralf Baechle54176732005-02-07 02:54:29 +000081
82static struct mipsxx_register_config {
83 unsigned int control[4];
84 unsigned int counter[4];
85} reg;
86
87/* Compute all of the registers in preparation for enabling profiling. */
88
89static void mipsxx_reg_setup(struct op_counter_config *ctr)
90{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +090091 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +000092 int i;
93
94 /* Compute the performance counter control word. */
95 /* For now count kernel and user mode */
96 for (i = 0; i < counters; i++) {
97 reg.control[i] = 0;
98 reg.counter[i] = 0;
99
100 if (!ctr[i].enabled)
101 continue;
102
103 reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) |
104 M_PERFCTL_INTERRUPT_ENABLE;
105 if (ctr[i].kernel)
106 reg.control[i] |= M_PERFCTL_KERNEL;
107 if (ctr[i].user)
108 reg.control[i] |= M_PERFCTL_USER;
109 if (ctr[i].exl)
110 reg.control[i] |= M_PERFCTL_EXL;
111 reg.counter[i] = 0x80000000 - ctr[i].count;
112 }
113}
114
115/* Program all of the registers in preparation for enabling profiling. */
116
117static void mipsxx_cpu_setup (void *args)
118{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900119 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000120
121 switch (counters) {
122 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100123 w_c0_perfctrl3(0);
124 w_c0_perfcntr3(reg.counter[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000125 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100126 w_c0_perfctrl2(0);
127 w_c0_perfcntr2(reg.counter[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000128 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100129 w_c0_perfctrl1(0);
130 w_c0_perfcntr1(reg.counter[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000131 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100132 w_c0_perfctrl0(0);
133 w_c0_perfcntr0(reg.counter[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000134 }
135}
136
137/* Start all counters on current CPU */
138static void mipsxx_cpu_start(void *args)
139{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900140 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000141
142 switch (counters) {
143 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100144 w_c0_perfctrl3(WHAT | reg.control[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000145 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100146 w_c0_perfctrl2(WHAT | reg.control[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000147 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100148 w_c0_perfctrl1(WHAT | reg.control[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000149 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100150 w_c0_perfctrl0(WHAT | reg.control[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000151 }
152}
153
154/* Stop all counters on current CPU */
155static void mipsxx_cpu_stop(void *args)
156{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900157 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000158
159 switch (counters) {
160 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100161 w_c0_perfctrl3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000162 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100163 w_c0_perfctrl2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000164 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100165 w_c0_perfctrl1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000166 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100167 w_c0_perfctrl0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000168 }
169}
170
Ralf Baechleba339c02005-12-09 12:29:38 +0000171static int mipsxx_perfcount_handler(struct pt_regs *regs)
Ralf Baechle54176732005-02-07 02:54:29 +0000172{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900173 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000174 unsigned int control;
175 unsigned int counter;
Ralf Baechleba339c02005-12-09 12:29:38 +0000176 int handled = 0;
Ralf Baechle54176732005-02-07 02:54:29 +0000177
178 switch (counters) {
179#define HANDLE_COUNTER(n) \
180 case n + 1: \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100181 control = r_c0_perfctrl ## n(); \
182 counter = r_c0_perfcntr ## n(); \
Ralf Baechle54176732005-02-07 02:54:29 +0000183 if ((control & M_PERFCTL_INTERRUPT_ENABLE) && \
184 (counter & M_COUNTER_OVERFLOW)) { \
185 oprofile_add_sample(regs, n); \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100186 w_c0_perfcntr ## n(reg.counter[n]); \
Ralf Baechleba339c02005-12-09 12:29:38 +0000187 handled = 1; \
Ralf Baechle54176732005-02-07 02:54:29 +0000188 }
189 HANDLE_COUNTER(3)
190 HANDLE_COUNTER(2)
191 HANDLE_COUNTER(1)
192 HANDLE_COUNTER(0)
193 }
Ralf Baechleba339c02005-12-09 12:29:38 +0000194
195 return handled;
Ralf Baechle54176732005-02-07 02:54:29 +0000196}
197
198#define M_CONFIG1_PC (1 << 4)
199
Ralf Baechle92c7b622006-06-23 18:39:00 +0100200static inline int __n_counters(void)
Ralf Baechle54176732005-02-07 02:54:29 +0000201{
202 if (!(read_c0_config1() & M_CONFIG1_PC))
203 return 0;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100204 if (!(r_c0_perfctrl0() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000205 return 1;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100206 if (!(r_c0_perfctrl1() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000207 return 2;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100208 if (!(r_c0_perfctrl2() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000209 return 3;
210
211 return 4;
212}
213
Ralf Baechle92c7b622006-06-23 18:39:00 +0100214static inline int n_counters(void)
215{
216 int counters = __n_counters();
217
218#ifndef CONFIG_SMP
219 if (current_cpu_data.cputype == CPU_34K)
220 return counters >> 1;
221#endif
222
223 return counters;
224}
225
Ralf Baechle54176732005-02-07 02:54:29 +0000226static inline void reset_counters(int counters)
227{
228 switch (counters) {
229 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100230 w_c0_perfctrl3(0);
231 w_c0_perfcntr3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000232 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100233 w_c0_perfctrl2(0);
234 w_c0_perfcntr2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000235 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100236 w_c0_perfctrl1(0);
237 w_c0_perfcntr1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000238 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100239 w_c0_perfctrl0(0);
240 w_c0_perfcntr0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000241 }
242}
243
244static int __init mipsxx_init(void)
245{
246 int counters;
247
248 counters = n_counters();
Ralf Baechle9efeae92005-12-09 12:34:45 +0000249 if (counters == 0) {
250 printk(KERN_ERR "Oprofile: CPU has no performance counters\n");
Ralf Baechle54176732005-02-07 02:54:29 +0000251 return -ENODEV;
Ralf Baechle9efeae92005-12-09 12:34:45 +0000252 }
Ralf Baechle54176732005-02-07 02:54:29 +0000253
254 reset_counters(counters);
255
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900256 op_model_mipsxx_ops.num_counters = counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000257 switch (current_cpu_data.cputype) {
Ralf Baechle20659882005-12-09 12:42:13 +0000258 case CPU_20KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900259 op_model_mipsxx_ops.cpu_type = "mips/20K";
Ralf Baechle20659882005-12-09 12:42:13 +0000260 break;
261
Ralf Baechle54176732005-02-07 02:54:29 +0000262 case CPU_24K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900263 op_model_mipsxx_ops.cpu_type = "mips/24K";
Ralf Baechle54176732005-02-07 02:54:29 +0000264 break;
265
Ralf Baechle20659882005-12-09 12:42:13 +0000266 case CPU_25KF:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900267 op_model_mipsxx_ops.cpu_type = "mips/25K";
Ralf Baechle20659882005-12-09 12:42:13 +0000268 break;
269
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000270 case CPU_34K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900271 op_model_mipsxx_ops.cpu_type = "mips/34K";
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000272 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100273
274 case CPU_74K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900275 op_model_mipsxx_ops.cpu_type = "mips/74K";
Chris Dearmanc6209532006-05-02 14:08:46 +0100276 break;
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000277
Ralf Baechle20659882005-12-09 12:42:13 +0000278 case CPU_5KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900279 op_model_mipsxx_ops.cpu_type = "mips/5K";
Ralf Baechle20659882005-12-09 12:42:13 +0000280 break;
281
Mark Masonc03bc122006-01-17 12:06:32 -0800282 case CPU_SB1:
283 case CPU_SB1A:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900284 op_model_mipsxx_ops.cpu_type = "mips/sb1";
Mark Masonc03bc122006-01-17 12:06:32 -0800285 break;
286
Ralf Baechle54176732005-02-07 02:54:29 +0000287 default:
288 printk(KERN_ERR "Profiling unsupported for this CPU\n");
289
290 return -ENODEV;
291 }
292
293 perf_irq = mipsxx_perfcount_handler;
294
295 return 0;
296}
297
298static void mipsxx_exit(void)
299{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900300 reset_counters(op_model_mipsxx_ops.num_counters);
Ralf Baechle54176732005-02-07 02:54:29 +0000301
302 perf_irq = null_perf_irq;
303}
304
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900305struct op_mips_model op_model_mipsxx_ops = {
Ralf Baechle54176732005-02-07 02:54:29 +0000306 .reg_setup = mipsxx_reg_setup,
307 .cpu_setup = mipsxx_cpu_setup,
308 .init = mipsxx_init,
309 .exit = mipsxx_exit,
310 .cpu_start = mipsxx_cpu_start,
311 .cpu_stop = mipsxx_cpu_stop,
312};