blob: fd41675bc038b85306de8588f3c2ae307af3cbd7 [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
hayeswangac718b62013-05-02 16:01:25 +000010#include <linux/signal.h>
11#include <linux/slab.h>
12#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/usb.h>
18#include <linux/crc32.h>
19#include <linux/if_vlan.h>
20#include <linux/uaccess.h>
hayeswangebc2ec42013-08-14 20:54:38 +080021#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080022#include <linux/ip.h>
23#include <linux/ipv6.h>
hayeswang6128d1b2014-03-07 11:04:40 +080024#include <net/ip6_checksum.h>
hayeswang4c4a6b12014-09-25 20:54:00 +080025#include <uapi/linux/mdio.h>
26#include <linux/mdio.h>
hayeswangac718b62013-05-02 16:01:25 +000027
28/* Version Information */
hayeswangb5403272014-10-09 18:00:26 +080029#define DRIVER_VERSION "v1.07.0 (2014/10/09)"
hayeswangac718b62013-05-02 16:01:25 +000030#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080031#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000032#define MODULENAME "r8152"
33
34#define R8152_PHY_ID 32
35
36#define PLA_IDR 0xc000
37#define PLA_RCR 0xc010
38#define PLA_RMS 0xc016
39#define PLA_RXFIFO_CTRL0 0xc0a0
40#define PLA_RXFIFO_CTRL1 0xc0a4
41#define PLA_RXFIFO_CTRL2 0xc0a8
42#define PLA_FMC 0xc0b4
43#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080044#define PLA_TEREDO_CFG 0xc0bc
hayeswangac718b62013-05-02 16:01:25 +000045#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080046#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000047#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080048#define PLA_TEREDO_TIMER 0xd2cc
49#define PLA_REALWOW_TIMER 0xd2e8
hayeswangac718b62013-05-02 16:01:25 +000050#define PLA_LEDSEL 0xdd90
51#define PLA_LED_FEATURE 0xdd92
52#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080053#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000054#define PLA_GPHY_INTR_IMR 0xe022
55#define PLA_EEE_CR 0xe040
56#define PLA_EEEP_CR 0xe080
57#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080058#define PLA_MAC_PWR_CTRL2 0xe0ca
59#define PLA_MAC_PWR_CTRL3 0xe0cc
60#define PLA_MAC_PWR_CTRL4 0xe0ce
61#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000062#define PLA_TCR0 0xe610
63#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080064#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000065#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080066#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000067#define PLA_CR 0xe813
68#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080069#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
70#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000071#define PLA_CONFIG5 0xe822
72#define PLA_PHY_PWR 0xe84c
73#define PLA_OOB_CTRL 0xe84f
74#define PLA_CPCR 0xe854
75#define PLA_MISC_0 0xe858
76#define PLA_MISC_1 0xe85a
77#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080078#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000079#define PLA_SFF_STS_7 0xe8de
80#define PLA_PHYSTATUS 0xe908
81#define PLA_BP_BA 0xfc26
82#define PLA_BP_0 0xfc28
83#define PLA_BP_1 0xfc2a
84#define PLA_BP_2 0xfc2c
85#define PLA_BP_3 0xfc2e
86#define PLA_BP_4 0xfc30
87#define PLA_BP_5 0xfc32
88#define PLA_BP_6 0xfc34
89#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +080090#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +000091
hayeswang43779f82014-01-02 11:25:10 +080092#define USB_U2P3_CTRL 0xb460
hayeswangac718b62013-05-02 16:01:25 +000093#define USB_DEV_STAT 0xb808
94#define USB_USB_CTRL 0xd406
95#define USB_PHY_CTRL 0xd408
96#define USB_TX_AGG 0xd40a
97#define USB_RX_BUF_TH 0xd40c
98#define USB_USB_TIMER 0xd428
hayeswang43779f82014-01-02 11:25:10 +080099#define USB_RX_EARLY_AGG 0xd42c
hayeswangac718b62013-05-02 16:01:25 +0000100#define USB_PM_CTRL_STATUS 0xd432
101#define USB_TX_DMA 0xd434
hayeswang43779f82014-01-02 11:25:10 +0800102#define USB_TOLERANCE 0xd490
103#define USB_LPM_CTRL 0xd41a
hayeswangac718b62013-05-02 16:01:25 +0000104#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800105#define USB_MISC_0 0xd81a
106#define USB_POWER_CUT 0xd80a
107#define USB_AFE_CTRL2 0xd824
108#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000109#define USB_BP_BA 0xfc26
110#define USB_BP_0 0xfc28
111#define USB_BP_1 0xfc2a
112#define USB_BP_2 0xfc2c
113#define USB_BP_3 0xfc2e
114#define USB_BP_4 0xfc30
115#define USB_BP_5 0xfc32
116#define USB_BP_6 0xfc34
117#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800118#define USB_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000119
120/* OCP Registers */
121#define OCP_ALDPS_CONFIG 0x2010
122#define OCP_EEE_CONFIG1 0x2080
123#define OCP_EEE_CONFIG2 0x2092
124#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800125#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000126#define OCP_EEE_AR 0xa41a
127#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800128#define OCP_PHY_STATUS 0xa420
129#define OCP_POWER_CFG 0xa430
130#define OCP_EEE_CFG 0xa432
131#define OCP_SRAM_ADDR 0xa436
132#define OCP_SRAM_DATA 0xa438
133#define OCP_DOWN_SPEED 0xa442
hayeswangdf35d282014-09-25 20:54:02 +0800134#define OCP_EEE_ABLE 0xa5c4
hayeswang4c4a6b12014-09-25 20:54:00 +0800135#define OCP_EEE_ADV 0xa5d0
hayeswangdf35d282014-09-25 20:54:02 +0800136#define OCP_EEE_LPABLE 0xa5d2
hayeswang43779f82014-01-02 11:25:10 +0800137#define OCP_ADC_CFG 0xbc06
138
139/* SRAM Register */
140#define SRAM_LPF_CFG 0x8012
141#define SRAM_10M_AMP1 0x8080
142#define SRAM_10M_AMP2 0x8082
143#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000144
145/* PLA_RCR */
146#define RCR_AAP 0x00000001
147#define RCR_APM 0x00000002
148#define RCR_AM 0x00000004
149#define RCR_AB 0x00000008
150#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
151
152/* PLA_RXFIFO_CTRL0 */
153#define RXFIFO_THR1_NORMAL 0x00080002
154#define RXFIFO_THR1_OOB 0x01800003
155
156/* PLA_RXFIFO_CTRL1 */
157#define RXFIFO_THR2_FULL 0x00000060
158#define RXFIFO_THR2_HIGH 0x00000038
159#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800160#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000161
162/* PLA_RXFIFO_CTRL2 */
163#define RXFIFO_THR3_FULL 0x00000078
164#define RXFIFO_THR3_HIGH 0x00000048
165#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800166#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000167
168/* PLA_TXFIFO_CTRL */
169#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800170#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000171
172/* PLA_FMC */
173#define FMC_FCR_MCU_EN 0x0001
174
175/* PLA_EEEP_CR */
176#define EEEP_CR_EEEP_TX 0x0002
177
hayeswang43779f82014-01-02 11:25:10 +0800178/* PLA_WDT6_CTRL */
179#define WDT6_SET_MODE 0x0010
180
hayeswangac718b62013-05-02 16:01:25 +0000181/* PLA_TCR0 */
182#define TCR0_TX_EMPTY 0x0800
183#define TCR0_AUTO_FIFO 0x0080
184
185/* PLA_TCR1 */
186#define VERSION_MASK 0x7cf0
187
hayeswang69b4b7a2014-07-10 10:58:54 +0800188/* PLA_MTPS */
189#define MTPS_JUMBO (12 * 1024 / 64)
190#define MTPS_DEFAULT (6 * 1024 / 64)
191
hayeswang4f1d4d52014-03-11 16:24:19 +0800192/* PLA_RSTTALLY */
193#define TALLY_RESET 0x0001
194
hayeswangac718b62013-05-02 16:01:25 +0000195/* PLA_CR */
196#define CR_RST 0x10
197#define CR_RE 0x08
198#define CR_TE 0x04
199
200/* PLA_CRWECR */
201#define CRWECR_NORAML 0x00
202#define CRWECR_CONFIG 0xc0
203
204/* PLA_OOB_CTRL */
205#define NOW_IS_OOB 0x80
206#define TXFIFO_EMPTY 0x20
207#define RXFIFO_EMPTY 0x10
208#define LINK_LIST_READY 0x02
209#define DIS_MCU_CLROOB 0x01
210#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
211
212/* PLA_MISC_1 */
213#define RXDY_GATED_EN 0x0008
214
215/* PLA_SFF_STS_7 */
216#define RE_INIT_LL 0x8000
217#define MCU_BORW_EN 0x4000
218
219/* PLA_CPCR */
220#define CPCR_RX_VLAN 0x0040
221
222/* PLA_CFG_WOL */
223#define MAGIC_EN 0x0001
224
hayeswang43779f82014-01-02 11:25:10 +0800225/* PLA_TEREDO_CFG */
226#define TEREDO_SEL 0x8000
227#define TEREDO_WAKE_MASK 0x7f00
228#define TEREDO_RS_EVENT_MASK 0x00fe
229#define OOB_TEREDO_EN 0x0001
230
hayeswangac718b62013-05-02 16:01:25 +0000231/* PAL_BDC_CR */
232#define ALDPS_PROXY_MODE 0x0001
233
hayeswang21ff2e82014-02-18 21:49:06 +0800234/* PLA_CONFIG34 */
235#define LINK_ON_WAKE_EN 0x0010
236#define LINK_OFF_WAKE_EN 0x0008
237
hayeswangac718b62013-05-02 16:01:25 +0000238/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800239#define BWF_EN 0x0040
240#define MWF_EN 0x0020
241#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000242#define LAN_WAKE_EN 0x0002
243
244/* PLA_LED_FEATURE */
245#define LED_MODE_MASK 0x0700
246
247/* PLA_PHY_PWR */
248#define TX_10M_IDLE_EN 0x0080
249#define PFM_PWM_SWITCH 0x0040
250
251/* PLA_MAC_PWR_CTRL */
252#define D3_CLK_GATED_EN 0x00004000
253#define MCU_CLK_RATIO 0x07010f07
254#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800255#define ALDPS_SPDWN_RATIO 0x0f87
256
257/* PLA_MAC_PWR_CTRL2 */
258#define EEE_SPDWN_RATIO 0x8007
259
260/* PLA_MAC_PWR_CTRL3 */
261#define PKT_AVAIL_SPDWN_EN 0x0100
262#define SUSPEND_SPDWN_EN 0x0004
263#define U1U2_SPDWN_EN 0x0002
264#define L1_SPDWN_EN 0x0001
265
266/* PLA_MAC_PWR_CTRL4 */
267#define PWRSAVE_SPDWN_EN 0x1000
268#define RXDV_SPDWN_EN 0x0800
269#define TX10MIDLE_EN 0x0100
270#define TP100_SPDWN_EN 0x0020
271#define TP500_SPDWN_EN 0x0010
272#define TP1000_SPDWN_EN 0x0008
273#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000274
275/* PLA_GPHY_INTR_IMR */
276#define GPHY_STS_MSK 0x0001
277#define SPEED_DOWN_MSK 0x0002
278#define SPDWN_RXDV_MSK 0x0004
279#define SPDWN_LINKCHG_MSK 0x0008
280
281/* PLA_PHYAR */
282#define PHYAR_FLAG 0x80000000
283
284/* PLA_EEE_CR */
285#define EEE_RX_EN 0x0001
286#define EEE_TX_EN 0x0002
287
hayeswang43779f82014-01-02 11:25:10 +0800288/* PLA_BOOT_CTRL */
289#define AUTOLOAD_DONE 0x0002
290
hayeswangac718b62013-05-02 16:01:25 +0000291/* USB_DEV_STAT */
292#define STAT_SPEED_MASK 0x0006
293#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800294#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000295
296/* USB_TX_AGG */
297#define TX_AGG_MAX_THRESHOLD 0x03
298
299/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800300#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800301#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800302#define RX_THR_SLOW 0xffff0180
hayeswangac718b62013-05-02 16:01:25 +0000303
304/* USB_TX_DMA */
305#define TEST_MODE_DISABLE 0x00000001
306#define TX_SIZE_ADJUST1 0x00000100
307
308/* USB_UPS_CTRL */
309#define POWER_CUT 0x0100
310
311/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800312#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000313
314/* USB_USB_CTRL */
315#define RX_AGG_DISABLE 0x0010
316
hayeswang43779f82014-01-02 11:25:10 +0800317/* USB_U2P3_CTRL */
318#define U2P3_ENABLE 0x0001
319
320/* USB_POWER_CUT */
321#define PWR_EN 0x0001
322#define PHASE2_EN 0x0008
323
324/* USB_MISC_0 */
325#define PCUT_STATUS 0x0001
326
327/* USB_RX_EARLY_AGG */
328#define EARLY_AGG_SUPPER 0x0e832981
329#define EARLY_AGG_HIGH 0x0e837a12
330#define EARLY_AGG_SLOW 0x0e83ffff
331
332/* USB_WDT11_CTRL */
333#define TIMER11_EN 0x0001
334
335/* USB_LPM_CTRL */
336#define LPM_TIMER_MASK 0x0c
337#define LPM_TIMER_500MS 0x04 /* 500 ms */
338#define LPM_TIMER_500US 0x0c /* 500 us */
339
340/* USB_AFE_CTRL2 */
341#define SEN_VAL_MASK 0xf800
342#define SEN_VAL_NORMAL 0xa000
343#define SEL_RXIDLE 0x0100
344
hayeswangac718b62013-05-02 16:01:25 +0000345/* OCP_ALDPS_CONFIG */
346#define ENPWRSAVE 0x8000
347#define ENPDNPS 0x0200
348#define LINKENA 0x0100
349#define DIS_SDSAVE 0x0010
350
hayeswang43779f82014-01-02 11:25:10 +0800351/* OCP_PHY_STATUS */
352#define PHY_STAT_MASK 0x0007
353#define PHY_STAT_LAN_ON 3
354#define PHY_STAT_PWRDN 5
355
356/* OCP_POWER_CFG */
357#define EEE_CLKDIV_EN 0x8000
358#define EN_ALDPS 0x0004
359#define EN_10M_PLLOFF 0x0001
360
hayeswangac718b62013-05-02 16:01:25 +0000361/* OCP_EEE_CONFIG1 */
362#define RG_TXLPI_MSK_HFDUP 0x8000
363#define RG_MATCLR_EN 0x4000
364#define EEE_10_CAP 0x2000
365#define EEE_NWAY_EN 0x1000
366#define TX_QUIET_EN 0x0200
367#define RX_QUIET_EN 0x0100
hayeswangd24f6132014-09-25 20:54:01 +0800368#define sd_rise_time_mask 0x0070
hayeswang4c4a6b12014-09-25 20:54:00 +0800369#define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
hayeswangac718b62013-05-02 16:01:25 +0000370#define RG_RXLPI_MSK_HFDUP 0x0008
371#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
372
373/* OCP_EEE_CONFIG2 */
374#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
375#define RG_DACQUIET_EN 0x0400
376#define RG_LDVQUIET_EN 0x0200
377#define RG_CKRSEL 0x0020
378#define RG_EEEPRG_EN 0x0010
379
380/* OCP_EEE_CONFIG3 */
hayeswangd24f6132014-09-25 20:54:01 +0800381#define fast_snr_mask 0xff80
hayeswang4c4a6b12014-09-25 20:54:00 +0800382#define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
hayeswangac718b62013-05-02 16:01:25 +0000383#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
384#define MSK_PH 0x0006 /* bit 0 ~ 3 */
385
386/* OCP_EEE_AR */
387/* bit[15:14] function */
388#define FUN_ADDR 0x0000
389#define FUN_DATA 0x4000
390/* bit[4:0] device addr */
hayeswangac718b62013-05-02 16:01:25 +0000391
hayeswang43779f82014-01-02 11:25:10 +0800392/* OCP_EEE_CFG */
393#define CTAP_SHORT_EN 0x0040
394#define EEE10_EN 0x0010
395
396/* OCP_DOWN_SPEED */
397#define EN_10M_BGOFF 0x0080
398
hayeswang43779f82014-01-02 11:25:10 +0800399/* OCP_ADC_CFG */
400#define CKADSEL_L 0x0100
401#define ADC_EN 0x0080
402#define EN_EMI_L 0x0040
403
404/* SRAM_LPF_CFG */
405#define LPF_AUTO_TUNE 0x8000
406
407/* SRAM_10M_AMP1 */
408#define GDAC_IB_UPALL 0x0008
409
410/* SRAM_10M_AMP2 */
411#define AMP_DN 0x0200
412
413/* SRAM_IMPEDANCE */
414#define RX_DRIVING_MASK 0x6000
415
hayeswangac718b62013-05-02 16:01:25 +0000416enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800417 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000418 _100bps = 0x08,
419 _10bps = 0x04,
420 LINK_STATUS = 0x02,
421 FULL_DUP = 0x01,
422};
423
hayeswang1764bcd2014-08-28 10:24:18 +0800424#define RTL8152_MAX_TX 4
hayeswangebc2ec42013-08-14 20:54:38 +0800425#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800426#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800427#define CRC_SIZE 4
428#define TX_ALIGN 4
429#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800430
431#define INTR_LINK 0x0004
hayeswangebc2ec42013-08-14 20:54:38 +0800432
hayeswangac718b62013-05-02 16:01:25 +0000433#define RTL8152_REQT_READ 0xc0
434#define RTL8152_REQT_WRITE 0x40
435#define RTL8152_REQ_GET_REGS 0x05
436#define RTL8152_REQ_SET_REGS 0x05
437
438#define BYTE_EN_DWORD 0xff
439#define BYTE_EN_WORD 0x33
440#define BYTE_EN_BYTE 0x11
441#define BYTE_EN_SIX_BYTES 0x3f
442#define BYTE_EN_START_MASK 0x0f
443#define BYTE_EN_END_MASK 0xf0
444
hayeswang69b4b7a2014-07-10 10:58:54 +0800445#define RTL8153_MAX_PACKET 9216 /* 9K */
446#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - VLAN_HLEN)
hayeswangac718b62013-05-02 16:01:25 +0000447#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + VLAN_HLEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800448#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800449#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangac718b62013-05-02 16:01:25 +0000450
451/* rtl8152 flags */
452enum rtl8152_flags {
453 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000454 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800455 WORK_ENABLE,
456 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800457 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800458 PHY_RESET,
hayeswang0c3121f2014-03-07 11:04:36 +0800459 SCHEDULE_TASKLET,
hayeswangac718b62013-05-02 16:01:25 +0000460};
461
462/* Define these values to match your device */
463#define VENDOR_ID_REALTEK 0x0bda
464#define PRODUCT_ID_RTL8152 0x8152
hayeswang43779f82014-01-02 11:25:10 +0800465#define PRODUCT_ID_RTL8153 0x8153
466
467#define VENDOR_ID_SAMSUNG 0x04e8
468#define PRODUCT_ID_SAMSUNG 0xa101
hayeswangac718b62013-05-02 16:01:25 +0000469
470#define MCU_TYPE_PLA 0x0100
471#define MCU_TYPE_USB 0x0000
472
hayeswangc7de7de2014-01-15 10:42:16 +0800473#define REALTEK_USB_DEVICE(vend, prod) \
474 USB_DEVICE_INTERFACE_CLASS(vend, prod, USB_CLASS_VENDOR_SPEC)
475
hayeswang4f1d4d52014-03-11 16:24:19 +0800476struct tally_counter {
477 __le64 tx_packets;
478 __le64 rx_packets;
479 __le64 tx_errors;
480 __le32 rx_errors;
481 __le16 rx_missed;
482 __le16 align_errors;
483 __le32 tx_one_collision;
484 __le32 tx_multi_collision;
485 __le64 rx_unicast;
486 __le64 rx_broadcast;
487 __le32 rx_multicast;
488 __le16 tx_aborted;
hayeswangf37119c2014-10-28 14:05:51 +0800489 __le16 tx_underrun;
hayeswang4f1d4d52014-03-11 16:24:19 +0800490};
491
hayeswangac718b62013-05-02 16:01:25 +0000492struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800493 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000494#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800495
hayeswang500b6d72013-11-20 17:30:57 +0800496 __le32 opts2;
hayeswang565cab02014-03-07 11:04:38 +0800497#define RD_UDP_CS (1 << 23)
498#define RD_TCP_CS (1 << 22)
hayeswang6128d1b2014-03-07 11:04:40 +0800499#define RD_IPV6_CS (1 << 20)
hayeswang565cab02014-03-07 11:04:38 +0800500#define RD_IPV4_CS (1 << 19)
501
hayeswang500b6d72013-11-20 17:30:57 +0800502 __le32 opts3;
hayeswang565cab02014-03-07 11:04:38 +0800503#define IPF (1 << 23) /* IP checksum fail */
504#define UDPF (1 << 22) /* UDP checksum fail */
505#define TCPF (1 << 21) /* TCP checksum fail */
hayeswangc5554292014-09-12 10:43:11 +0800506#define RX_VLAN_TAG (1 << 16)
hayeswang565cab02014-03-07 11:04:38 +0800507
hayeswang500b6d72013-11-20 17:30:57 +0800508 __le32 opts4;
509 __le32 opts5;
510 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000511};
512
513struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800514 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000515#define TX_FS (1 << 31) /* First segment of a packet */
516#define TX_LS (1 << 30) /* Final segment of a packet */
hayeswang60c89072014-03-07 11:04:39 +0800517#define GTSENDV4 (1 << 28)
hayeswang6128d1b2014-03-07 11:04:40 +0800518#define GTSENDV6 (1 << 27)
hayeswang60c89072014-03-07 11:04:39 +0800519#define GTTCPHO_SHIFT 18
hayeswang6128d1b2014-03-07 11:04:40 +0800520#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800521#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800522
hayeswang500b6d72013-11-20 17:30:57 +0800523 __le32 opts2;
hayeswang5bd23882013-08-14 20:54:39 +0800524#define UDP_CS (1 << 31) /* Calculate UDP/IP checksum */
525#define TCP_CS (1 << 30) /* Calculate TCP/IP checksum */
526#define IPV4_CS (1 << 29) /* Calculate IPv4 checksum */
527#define IPV6_CS (1 << 28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800528#define MSS_SHIFT 17
529#define MSS_MAX 0x7ffU
530#define TCPHO_SHIFT 17
hayeswang6128d1b2014-03-07 11:04:40 +0800531#define TCPHO_MAX 0x7ffU
hayeswangc5554292014-09-12 10:43:11 +0800532#define TX_VLAN_TAG (1 << 16)
hayeswangac718b62013-05-02 16:01:25 +0000533};
534
hayeswangdff4e8a2013-08-16 16:09:33 +0800535struct r8152;
536
hayeswangebc2ec42013-08-14 20:54:38 +0800537struct rx_agg {
538 struct list_head list;
539 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800540 struct r8152 *context;
hayeswangebc2ec42013-08-14 20:54:38 +0800541 void *buffer;
542 void *head;
543};
544
545struct tx_agg {
546 struct list_head list;
547 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800548 struct r8152 *context;
hayeswangebc2ec42013-08-14 20:54:38 +0800549 void *buffer;
550 void *head;
551 u32 skb_num;
552 u32 skb_len;
553};
554
hayeswangac718b62013-05-02 16:01:25 +0000555struct r8152 {
556 unsigned long flags;
557 struct usb_device *udev;
558 struct tasklet_struct tl;
hayeswang40a82912013-08-14 20:54:40 +0800559 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000560 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800561 struct urb *intr_urb;
hayeswangebc2ec42013-08-14 20:54:38 +0800562 struct tx_agg tx_info[RTL8152_MAX_TX];
563 struct rx_agg rx_info[RTL8152_MAX_RX];
564 struct list_head rx_done, tx_free;
565 struct sk_buff_head tx_queue;
566 spinlock_t rx_lock, tx_lock;
hayeswangac718b62013-05-02 16:01:25 +0000567 struct delayed_work schedule;
568 struct mii_if_info mii;
hayeswangb5403272014-10-09 18:00:26 +0800569 struct mutex control; /* use for hw setting */
hayeswangc81229c2014-01-02 11:22:42 +0800570
571 struct rtl_ops {
572 void (*init)(struct r8152 *);
573 int (*enable)(struct r8152 *);
574 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800575 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800576 void (*down)(struct r8152 *);
577 void (*unload)(struct r8152 *);
hayeswangdf35d282014-09-25 20:54:02 +0800578 int (*eee_get)(struct r8152 *, struct ethtool_eee *);
579 int (*eee_set)(struct r8152 *, struct ethtool_eee *);
hayeswangc81229c2014-01-02 11:22:42 +0800580 } rtl_ops;
581
hayeswang40a82912013-08-14 20:54:40 +0800582 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800583 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000584 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800585 u32 tx_qlen;
hayeswangac718b62013-05-02 16:01:25 +0000586 u16 ocp_base;
hayeswang40a82912013-08-14 20:54:40 +0800587 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000588 u8 version;
589 u8 speed;
590};
591
592enum rtl_version {
593 RTL_VER_UNKNOWN = 0,
594 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800595 RTL_VER_02,
596 RTL_VER_03,
597 RTL_VER_04,
598 RTL_VER_05,
599 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000600};
601
hayeswang60c89072014-03-07 11:04:39 +0800602enum tx_csum_stat {
603 TX_CSUM_SUCCESS = 0,
604 TX_CSUM_TSO,
605 TX_CSUM_NONE
606};
607
hayeswangac718b62013-05-02 16:01:25 +0000608/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
609 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
610 */
611static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800612static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000613
hayeswang52aec122014-09-02 10:27:52 +0800614#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswang60c89072014-03-07 11:04:39 +0800615 VLAN_ETH_HLEN - VLAN_HLEN)
616
hayeswangac718b62013-05-02 16:01:25 +0000617static
618int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
619{
hayeswang31787f52013-07-31 17:21:25 +0800620 int ret;
621 void *tmp;
622
623 tmp = kmalloc(size, GFP_KERNEL);
624 if (!tmp)
625 return -ENOMEM;
626
627 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800628 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
629 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800630
631 memcpy(data, tmp, size);
632 kfree(tmp);
633
634 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000635}
636
637static
638int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
639{
hayeswang31787f52013-07-31 17:21:25 +0800640 int ret;
641 void *tmp;
642
Benoit Tainec4438f02014-05-26 17:21:23 +0200643 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800644 if (!tmp)
645 return -ENOMEM;
646
hayeswang31787f52013-07-31 17:21:25 +0800647 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800648 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
649 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800650
651 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800652
hayeswang31787f52013-07-31 17:21:25 +0800653 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000654}
655
656static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800657 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000658{
hayeswang45f4a192014-01-06 17:08:41 +0800659 u16 limit = 64;
660 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000661
662 if (test_bit(RTL8152_UNPLUG, &tp->flags))
663 return -ENODEV;
664
665 /* both size and indix must be 4 bytes align */
666 if ((size & 3) || !size || (index & 3) || !data)
667 return -EPERM;
668
669 if ((u32)index + (u32)size > 0xffff)
670 return -EPERM;
671
672 while (size) {
673 if (size > limit) {
674 ret = get_registers(tp, index, type, limit, data);
675 if (ret < 0)
676 break;
677
678 index += limit;
679 data += limit;
680 size -= limit;
681 } else {
682 ret = get_registers(tp, index, type, size, data);
683 if (ret < 0)
684 break;
685
686 index += size;
687 data += size;
688 size = 0;
689 break;
690 }
691 }
692
hayeswang67610492014-10-30 11:46:40 +0800693 if (ret == -ENODEV)
694 set_bit(RTL8152_UNPLUG, &tp->flags);
695
hayeswangac718b62013-05-02 16:01:25 +0000696 return ret;
697}
698
699static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800700 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000701{
hayeswang45f4a192014-01-06 17:08:41 +0800702 int ret;
703 u16 byteen_start, byteen_end, byen;
704 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000705
706 if (test_bit(RTL8152_UNPLUG, &tp->flags))
707 return -ENODEV;
708
709 /* both size and indix must be 4 bytes align */
710 if ((size & 3) || !size || (index & 3) || !data)
711 return -EPERM;
712
713 if ((u32)index + (u32)size > 0xffff)
714 return -EPERM;
715
716 byteen_start = byteen & BYTE_EN_START_MASK;
717 byteen_end = byteen & BYTE_EN_END_MASK;
718
719 byen = byteen_start | (byteen_start << 4);
720 ret = set_registers(tp, index, type | byen, 4, data);
721 if (ret < 0)
722 goto error1;
723
724 index += 4;
725 data += 4;
726 size -= 4;
727
728 if (size) {
729 size -= 4;
730
731 while (size) {
732 if (size > limit) {
733 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800734 type | BYTE_EN_DWORD,
735 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000736 if (ret < 0)
737 goto error1;
738
739 index += limit;
740 data += limit;
741 size -= limit;
742 } else {
743 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800744 type | BYTE_EN_DWORD,
745 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000746 if (ret < 0)
747 goto error1;
748
749 index += size;
750 data += size;
751 size = 0;
752 break;
753 }
754 }
755
756 byen = byteen_end | (byteen_end >> 4);
757 ret = set_registers(tp, index, type | byen, 4, data);
758 if (ret < 0)
759 goto error1;
760 }
761
762error1:
hayeswang67610492014-10-30 11:46:40 +0800763 if (ret == -ENODEV)
764 set_bit(RTL8152_UNPLUG, &tp->flags);
765
hayeswangac718b62013-05-02 16:01:25 +0000766 return ret;
767}
768
769static inline
770int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
771{
772 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
773}
774
775static inline
776int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
777{
778 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
779}
780
781static inline
782int usb_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
783{
784 return generic_ocp_read(tp, index, size, data, MCU_TYPE_USB);
785}
786
787static inline
788int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
789{
790 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
791}
792
793static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
794{
hayeswangc8826de2013-07-31 17:21:26 +0800795 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000796
hayeswangc8826de2013-07-31 17:21:26 +0800797 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000798
799 return __le32_to_cpu(data);
800}
801
802static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
803{
hayeswangc8826de2013-07-31 17:21:26 +0800804 __le32 tmp = __cpu_to_le32(data);
805
806 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000807}
808
809static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
810{
811 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800812 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000813 u8 shift = index & 2;
814
815 index &= ~3;
816
hayeswangc8826de2013-07-31 17:21:26 +0800817 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000818
hayeswangc8826de2013-07-31 17:21:26 +0800819 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000820 data >>= (shift * 8);
821 data &= 0xffff;
822
823 return (u16)data;
824}
825
826static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
827{
hayeswangc8826de2013-07-31 17:21:26 +0800828 u32 mask = 0xffff;
829 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000830 u16 byen = BYTE_EN_WORD;
831 u8 shift = index & 2;
832
833 data &= mask;
834
835 if (index & 2) {
836 byen <<= shift;
837 mask <<= (shift * 8);
838 data <<= (shift * 8);
839 index &= ~3;
840 }
841
hayeswangc8826de2013-07-31 17:21:26 +0800842 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000843
hayeswangc8826de2013-07-31 17:21:26 +0800844 data |= __le32_to_cpu(tmp) & ~mask;
845 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000846
hayeswangc8826de2013-07-31 17:21:26 +0800847 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000848}
849
850static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
851{
852 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800853 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000854 u8 shift = index & 3;
855
856 index &= ~3;
857
hayeswangc8826de2013-07-31 17:21:26 +0800858 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000859
hayeswangc8826de2013-07-31 17:21:26 +0800860 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000861 data >>= (shift * 8);
862 data &= 0xff;
863
864 return (u8)data;
865}
866
867static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
868{
hayeswangc8826de2013-07-31 17:21:26 +0800869 u32 mask = 0xff;
870 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000871 u16 byen = BYTE_EN_BYTE;
872 u8 shift = index & 3;
873
874 data &= mask;
875
876 if (index & 3) {
877 byen <<= shift;
878 mask <<= (shift * 8);
879 data <<= (shift * 8);
880 index &= ~3;
881 }
882
hayeswangc8826de2013-07-31 17:21:26 +0800883 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000884
hayeswangc8826de2013-07-31 17:21:26 +0800885 data |= __le32_to_cpu(tmp) & ~mask;
886 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000887
hayeswangc8826de2013-07-31 17:21:26 +0800888 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000889}
890
hayeswangac244d32014-01-02 11:22:40 +0800891static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
892{
893 u16 ocp_base, ocp_index;
894
895 ocp_base = addr & 0xf000;
896 if (ocp_base != tp->ocp_base) {
897 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
898 tp->ocp_base = ocp_base;
899 }
900
901 ocp_index = (addr & 0x0fff) | 0xb000;
902 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
903}
904
hayeswange3fe0b12014-01-02 11:22:39 +0800905static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
906{
907 u16 ocp_base, ocp_index;
908
909 ocp_base = addr & 0xf000;
910 if (ocp_base != tp->ocp_base) {
911 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
912 tp->ocp_base = ocp_base;
913 }
914
915 ocp_index = (addr & 0x0fff) | 0xb000;
916 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
917}
918
hayeswangac244d32014-01-02 11:22:40 +0800919static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +0000920{
hayeswangac244d32014-01-02 11:22:40 +0800921 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +0000922}
923
hayeswangac244d32014-01-02 11:22:40 +0800924static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +0000925{
hayeswangac244d32014-01-02 11:22:40 +0800926 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +0000927}
928
hayeswang43779f82014-01-02 11:25:10 +0800929static void sram_write(struct r8152 *tp, u16 addr, u16 data)
930{
931 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
932 ocp_reg_write(tp, OCP_SRAM_DATA, data);
933}
934
935static u16 sram_read(struct r8152 *tp, u16 addr)
936{
937 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
938 return ocp_reg_read(tp, OCP_SRAM_DATA);
939}
940
hayeswangac718b62013-05-02 16:01:25 +0000941static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
942{
943 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +0800944 int ret;
hayeswangac718b62013-05-02 16:01:25 +0000945
hayeswang68714382014-04-11 17:54:31 +0800946 if (test_bit(RTL8152_UNPLUG, &tp->flags))
947 return -ENODEV;
948
hayeswangac718b62013-05-02 16:01:25 +0000949 if (phy_id != R8152_PHY_ID)
950 return -EINVAL;
951
hayeswang9a4be1b2014-02-18 21:49:07 +0800952 ret = r8152_mdio_read(tp, reg);
953
hayeswang9a4be1b2014-02-18 21:49:07 +0800954 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000955}
956
957static
958void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
959{
960 struct r8152 *tp = netdev_priv(netdev);
961
hayeswang68714382014-04-11 17:54:31 +0800962 if (test_bit(RTL8152_UNPLUG, &tp->flags))
963 return;
964
hayeswangac718b62013-05-02 16:01:25 +0000965 if (phy_id != R8152_PHY_ID)
966 return;
967
968 r8152_mdio_write(tp, reg, val);
969}
970
hayeswangb209af92014-08-25 15:53:00 +0800971static int
972r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec42013-08-14 20:54:38 +0800973
hayeswang8ba789a2014-09-04 16:15:41 +0800974static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
975{
976 struct r8152 *tp = netdev_priv(netdev);
977 struct sockaddr *addr = p;
hayeswangea6a7112014-10-02 17:03:12 +0800978 int ret = -EADDRNOTAVAIL;
hayeswang8ba789a2014-09-04 16:15:41 +0800979
980 if (!is_valid_ether_addr(addr->sa_data))
hayeswangea6a7112014-10-02 17:03:12 +0800981 goto out1;
982
983 ret = usb_autopm_get_interface(tp->intf);
984 if (ret < 0)
985 goto out1;
hayeswang8ba789a2014-09-04 16:15:41 +0800986
hayeswangb5403272014-10-09 18:00:26 +0800987 mutex_lock(&tp->control);
988
hayeswang8ba789a2014-09-04 16:15:41 +0800989 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
990
991 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
992 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
993 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
994
hayeswangb5403272014-10-09 18:00:26 +0800995 mutex_unlock(&tp->control);
996
hayeswangea6a7112014-10-02 17:03:12 +0800997 usb_autopm_put_interface(tp->intf);
998out1:
999 return ret;
hayeswang8ba789a2014-09-04 16:15:41 +08001000}
1001
hayeswang179bb6d2014-09-04 16:15:42 +08001002static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001003{
1004 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +08001005 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001006 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001007
hayeswang8a91c822014-02-18 21:49:01 +08001008 if (tp->version == RTL_VER_01)
hayeswang179bb6d2014-09-04 16:15:42 +08001009 ret = pla_ocp_read(tp, PLA_IDR, 8, sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001010 else
hayeswang179bb6d2014-09-04 16:15:42 +08001011 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001012
1013 if (ret < 0) {
hayeswang179bb6d2014-09-04 16:15:42 +08001014 netif_err(tp, probe, dev, "Get ether addr fail\n");
1015 } else if (!is_valid_ether_addr(sa.sa_data)) {
1016 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1017 sa.sa_data);
1018 eth_hw_addr_random(dev);
1019 ether_addr_copy(sa.sa_data, dev->dev_addr);
1020 ret = rtl8152_set_mac_address(dev, &sa);
1021 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1022 sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001023 } else {
hayeswang179bb6d2014-09-04 16:15:42 +08001024 if (tp->version == RTL_VER_01)
1025 ether_addr_copy(dev->dev_addr, sa.sa_data);
1026 else
1027 ret = rtl8152_set_mac_address(dev, &sa);
hayeswangac718b62013-05-02 16:01:25 +00001028 }
hayeswang179bb6d2014-09-04 16:15:42 +08001029
1030 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001031}
1032
hayeswangac718b62013-05-02 16:01:25 +00001033static void read_bulk_callback(struct urb *urb)
1034{
hayeswangac718b62013-05-02 16:01:25 +00001035 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001036 int status = urb->status;
hayeswangebc2ec42013-08-14 20:54:38 +08001037 struct rx_agg *agg;
1038 struct r8152 *tp;
hayeswangac718b62013-05-02 16:01:25 +00001039 int result;
hayeswangac718b62013-05-02 16:01:25 +00001040
hayeswangebc2ec42013-08-14 20:54:38 +08001041 agg = urb->context;
1042 if (!agg)
1043 return;
1044
1045 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001046 if (!tp)
1047 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001048
hayeswangac718b62013-05-02 16:01:25 +00001049 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1050 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001051
1052 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001053 return;
1054
hayeswangebc2ec42013-08-14 20:54:38 +08001055 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001056
1057 /* When link down, the driver would cancel all bulks. */
1058 /* This avoid the re-submitting bulk */
hayeswangebc2ec42013-08-14 20:54:38 +08001059 if (!netif_carrier_ok(netdev))
1060 return;
1061
hayeswang9a4be1b2014-02-18 21:49:07 +08001062 usb_mark_last_busy(tp->udev);
1063
hayeswangac718b62013-05-02 16:01:25 +00001064 switch (status) {
1065 case 0:
hayeswangebc2ec42013-08-14 20:54:38 +08001066 if (urb->actual_length < ETH_ZLEN)
1067 break;
1068
hayeswang2685d412014-03-07 11:04:34 +08001069 spin_lock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001070 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001071 spin_unlock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001072 tasklet_schedule(&tp->tl);
1073 return;
hayeswangac718b62013-05-02 16:01:25 +00001074 case -ESHUTDOWN:
1075 set_bit(RTL8152_UNPLUG, &tp->flags);
1076 netif_device_detach(tp->netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08001077 return;
hayeswangac718b62013-05-02 16:01:25 +00001078 case -ENOENT:
1079 return; /* the urb is in unlink state */
1080 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001081 if (net_ratelimit())
1082 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec42013-08-14 20:54:38 +08001083 break;
hayeswangac718b62013-05-02 16:01:25 +00001084 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001085 if (net_ratelimit())
1086 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec42013-08-14 20:54:38 +08001087 break;
hayeswangac718b62013-05-02 16:01:25 +00001088 }
1089
hayeswangebc2ec42013-08-14 20:54:38 +08001090 result = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001091 if (result == -ENODEV) {
hayeswang67610492014-10-30 11:46:40 +08001092 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00001093 netif_device_detach(tp->netdev);
1094 } else if (result) {
hayeswang2685d412014-03-07 11:04:34 +08001095 spin_lock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001096 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001097 spin_unlock(&tp->rx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001098 tasklet_schedule(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00001099 }
hayeswangac718b62013-05-02 16:01:25 +00001100}
1101
1102static void write_bulk_callback(struct urb *urb)
1103{
hayeswangebc2ec42013-08-14 20:54:38 +08001104 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001105 struct net_device *netdev;
hayeswangebc2ec42013-08-14 20:54:38 +08001106 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001107 struct r8152 *tp;
1108 int status = urb->status;
1109
hayeswangebc2ec42013-08-14 20:54:38 +08001110 agg = urb->context;
1111 if (!agg)
1112 return;
1113
1114 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001115 if (!tp)
1116 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001117
hayeswangd104eaf2014-03-06 15:07:17 +08001118 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001119 stats = &netdev->stats;
hayeswangebc2ec42013-08-14 20:54:38 +08001120 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001121 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001122 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec42013-08-14 20:54:38 +08001123 stats->tx_errors += agg->skb_num;
1124 } else {
1125 stats->tx_packets += agg->skb_num;
1126 stats->tx_bytes += agg->skb_len;
1127 }
1128
hayeswang2685d412014-03-07 11:04:34 +08001129 spin_lock(&tp->tx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001130 list_add_tail(&agg->list, &tp->tx_free);
hayeswang2685d412014-03-07 11:04:34 +08001131 spin_unlock(&tp->tx_lock);
hayeswangebc2ec42013-08-14 20:54:38 +08001132
hayeswang9a4be1b2014-02-18 21:49:07 +08001133 usb_autopm_put_interface_async(tp->intf);
1134
hayeswangd104eaf2014-03-06 15:07:17 +08001135 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001136 return;
hayeswangebc2ec42013-08-14 20:54:38 +08001137
1138 if (!test_bit(WORK_ENABLE, &tp->flags))
1139 return;
1140
1141 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1142 return;
1143
1144 if (!skb_queue_empty(&tp->tx_queue))
hayeswang0c3121f2014-03-07 11:04:36 +08001145 tasklet_schedule(&tp->tl);
hayeswangebc2ec42013-08-14 20:54:38 +08001146}
1147
hayeswang40a82912013-08-14 20:54:40 +08001148static void intr_callback(struct urb *urb)
1149{
1150 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001151 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001152 int status = urb->status;
1153 int res;
1154
1155 tp = urb->context;
1156 if (!tp)
1157 return;
1158
1159 if (!test_bit(WORK_ENABLE, &tp->flags))
1160 return;
1161
1162 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1163 return;
1164
1165 switch (status) {
1166 case 0: /* success */
1167 break;
1168 case -ECONNRESET: /* unlink */
1169 case -ESHUTDOWN:
1170 netif_device_detach(tp->netdev);
1171 case -ENOENT:
hayeswangd59c8762014-10-31 13:35:57 +08001172 case -EPROTO:
1173 netif_info(tp, intr, tp->netdev,
1174 "Stop submitting intr, status %d\n", status);
hayeswang40a82912013-08-14 20:54:40 +08001175 return;
1176 case -EOVERFLOW:
1177 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1178 goto resubmit;
1179 /* -EPIPE: should clear the halt */
1180 default:
1181 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1182 goto resubmit;
1183 }
1184
1185 d = urb->transfer_buffer;
1186 if (INTR_LINK & __le16_to_cpu(d[0])) {
1187 if (!(tp->speed & LINK_STATUS)) {
1188 set_bit(RTL8152_LINK_CHG, &tp->flags);
1189 schedule_delayed_work(&tp->schedule, 0);
1190 }
1191 } else {
1192 if (tp->speed & LINK_STATUS) {
1193 set_bit(RTL8152_LINK_CHG, &tp->flags);
1194 schedule_delayed_work(&tp->schedule, 0);
1195 }
1196 }
1197
1198resubmit:
1199 res = usb_submit_urb(urb, GFP_ATOMIC);
hayeswang67610492014-10-30 11:46:40 +08001200 if (res == -ENODEV) {
1201 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001202 netif_device_detach(tp->netdev);
hayeswang67610492014-10-30 11:46:40 +08001203 } else if (res) {
hayeswang40a82912013-08-14 20:54:40 +08001204 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001205 "can't resubmit intr, status %d\n", res);
hayeswang67610492014-10-30 11:46:40 +08001206 }
hayeswang40a82912013-08-14 20:54:40 +08001207}
1208
hayeswangebc2ec42013-08-14 20:54:38 +08001209static inline void *rx_agg_align(void *data)
1210{
hayeswang8e1f51b2014-01-02 11:22:41 +08001211 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec42013-08-14 20:54:38 +08001212}
1213
1214static inline void *tx_agg_align(void *data)
1215{
hayeswang8e1f51b2014-01-02 11:22:41 +08001216 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec42013-08-14 20:54:38 +08001217}
1218
1219static void free_all_mem(struct r8152 *tp)
1220{
1221 int i;
1222
1223 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001224 usb_free_urb(tp->rx_info[i].urb);
1225 tp->rx_info[i].urb = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001226
hayeswang9629e3c2014-01-15 10:42:15 +08001227 kfree(tp->rx_info[i].buffer);
1228 tp->rx_info[i].buffer = NULL;
1229 tp->rx_info[i].head = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001230 }
1231
1232 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001233 usb_free_urb(tp->tx_info[i].urb);
1234 tp->tx_info[i].urb = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001235
hayeswang9629e3c2014-01-15 10:42:15 +08001236 kfree(tp->tx_info[i].buffer);
1237 tp->tx_info[i].buffer = NULL;
1238 tp->tx_info[i].head = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001239 }
hayeswang40a82912013-08-14 20:54:40 +08001240
hayeswang9629e3c2014-01-15 10:42:15 +08001241 usb_free_urb(tp->intr_urb);
1242 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001243
hayeswang9629e3c2014-01-15 10:42:15 +08001244 kfree(tp->intr_buff);
1245 tp->intr_buff = NULL;
hayeswangebc2ec42013-08-14 20:54:38 +08001246}
1247
1248static int alloc_all_mem(struct r8152 *tp)
1249{
1250 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001251 struct usb_interface *intf = tp->intf;
1252 struct usb_host_interface *alt = intf->cur_altsetting;
1253 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec42013-08-14 20:54:38 +08001254 struct urb *urb;
1255 int node, i;
1256 u8 *buf;
1257
1258 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1259
1260 spin_lock_init(&tp->rx_lock);
1261 spin_lock_init(&tp->tx_lock);
1262 INIT_LIST_HEAD(&tp->rx_done);
1263 INIT_LIST_HEAD(&tp->tx_free);
1264 skb_queue_head_init(&tp->tx_queue);
1265
1266 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001267 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec42013-08-14 20:54:38 +08001268 if (!buf)
1269 goto err1;
1270
1271 if (buf != rx_agg_align(buf)) {
1272 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001273 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001274 node);
hayeswangebc2ec42013-08-14 20:54:38 +08001275 if (!buf)
1276 goto err1;
1277 }
1278
1279 urb = usb_alloc_urb(0, GFP_KERNEL);
1280 if (!urb) {
1281 kfree(buf);
1282 goto err1;
1283 }
1284
1285 INIT_LIST_HEAD(&tp->rx_info[i].list);
1286 tp->rx_info[i].context = tp;
1287 tp->rx_info[i].urb = urb;
1288 tp->rx_info[i].buffer = buf;
1289 tp->rx_info[i].head = rx_agg_align(buf);
1290 }
1291
1292 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001293 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec42013-08-14 20:54:38 +08001294 if (!buf)
1295 goto err1;
1296
1297 if (buf != tx_agg_align(buf)) {
1298 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001299 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001300 node);
hayeswangebc2ec42013-08-14 20:54:38 +08001301 if (!buf)
1302 goto err1;
1303 }
1304
1305 urb = usb_alloc_urb(0, GFP_KERNEL);
1306 if (!urb) {
1307 kfree(buf);
1308 goto err1;
1309 }
1310
1311 INIT_LIST_HEAD(&tp->tx_info[i].list);
1312 tp->tx_info[i].context = tp;
1313 tp->tx_info[i].urb = urb;
1314 tp->tx_info[i].buffer = buf;
1315 tp->tx_info[i].head = tx_agg_align(buf);
1316
1317 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1318 }
1319
hayeswang40a82912013-08-14 20:54:40 +08001320 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1321 if (!tp->intr_urb)
1322 goto err1;
1323
1324 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1325 if (!tp->intr_buff)
1326 goto err1;
1327
1328 tp->intr_interval = (int)ep_intr->desc.bInterval;
1329 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001330 tp->intr_buff, INTBUFSIZE, intr_callback,
1331 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001332
hayeswangebc2ec42013-08-14 20:54:38 +08001333 return 0;
1334
1335err1:
1336 free_all_mem(tp);
1337 return -ENOMEM;
1338}
1339
hayeswang0de98f62013-08-16 16:09:35 +08001340static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1341{
1342 struct tx_agg *agg = NULL;
1343 unsigned long flags;
1344
hayeswang21949ab2014-03-07 11:04:35 +08001345 if (list_empty(&tp->tx_free))
1346 return NULL;
1347
hayeswang0de98f62013-08-16 16:09:35 +08001348 spin_lock_irqsave(&tp->tx_lock, flags);
1349 if (!list_empty(&tp->tx_free)) {
1350 struct list_head *cursor;
1351
1352 cursor = tp->tx_free.next;
1353 list_del_init(cursor);
1354 agg = list_entry(cursor, struct tx_agg, list);
1355 }
1356 spin_unlock_irqrestore(&tp->tx_lock, flags);
1357
1358 return agg;
1359}
1360
hayeswang60c89072014-03-07 11:04:39 +08001361static inline __be16 get_protocol(struct sk_buff *skb)
hayeswang5bd23882013-08-14 20:54:39 +08001362{
hayeswang60c89072014-03-07 11:04:39 +08001363 __be16 protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001364
hayeswang60c89072014-03-07 11:04:39 +08001365 if (skb->protocol == htons(ETH_P_8021Q))
1366 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
1367 else
1368 protocol = skb->protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001369
hayeswang60c89072014-03-07 11:04:39 +08001370 return protocol;
1371}
1372
hayeswangb209af92014-08-25 15:53:00 +08001373/* r8152_csum_workaround()
hayeswang6128d1b2014-03-07 11:04:40 +08001374 * The hw limites the value the transport offset. When the offset is out of the
1375 * range, calculate the checksum by sw.
1376 */
1377static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1378 struct sk_buff_head *list)
1379{
1380 if (skb_shinfo(skb)->gso_size) {
1381 netdev_features_t features = tp->netdev->features;
1382 struct sk_buff_head seg_list;
1383 struct sk_buff *segs, *nskb;
1384
hayeswanga91d45f2014-07-11 16:48:27 +08001385 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1b2014-03-07 11:04:40 +08001386 segs = skb_gso_segment(skb, features);
1387 if (IS_ERR(segs) || !segs)
1388 goto drop;
1389
1390 __skb_queue_head_init(&seg_list);
1391
1392 do {
1393 nskb = segs;
1394 segs = segs->next;
1395 nskb->next = NULL;
1396 __skb_queue_tail(&seg_list, nskb);
1397 } while (segs);
1398
1399 skb_queue_splice(&seg_list, list);
1400 dev_kfree_skb(skb);
1401 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1402 if (skb_checksum_help(skb) < 0)
1403 goto drop;
1404
1405 __skb_queue_head(list, skb);
1406 } else {
1407 struct net_device_stats *stats;
1408
1409drop:
1410 stats = &tp->netdev->stats;
1411 stats->tx_dropped++;
1412 dev_kfree_skb(skb);
1413 }
1414}
1415
hayeswangb209af92014-08-25 15:53:00 +08001416/* msdn_giant_send_check()
hayeswang6128d1b2014-03-07 11:04:40 +08001417 * According to the document of microsoft, the TCP Pseudo Header excludes the
1418 * packet length for IPv6 TCP large packets.
1419 */
1420static int msdn_giant_send_check(struct sk_buff *skb)
1421{
1422 const struct ipv6hdr *ipv6h;
1423 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001424 int ret;
1425
1426 ret = skb_cow_head(skb, 0);
1427 if (ret)
1428 return ret;
hayeswang6128d1b2014-03-07 11:04:40 +08001429
1430 ipv6h = ipv6_hdr(skb);
1431 th = tcp_hdr(skb);
1432
1433 th->check = 0;
1434 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1435
hayeswangfcb308d2014-03-11 10:20:32 +08001436 return ret;
hayeswang6128d1b2014-03-07 11:04:40 +08001437}
1438
hayeswangc5554292014-09-12 10:43:11 +08001439static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1440{
1441 if (vlan_tx_tag_present(skb)) {
1442 u32 opts2;
1443
1444 opts2 = TX_VLAN_TAG | swab16(vlan_tx_tag_get(skb));
1445 desc->opts2 |= cpu_to_le32(opts2);
1446 }
1447}
1448
1449static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1450{
1451 u32 opts2 = le32_to_cpu(desc->opts2);
1452
1453 if (opts2 & RX_VLAN_TAG)
1454 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1455 swab16(opts2 & 0xffff));
1456}
1457
hayeswang60c89072014-03-07 11:04:39 +08001458static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1459 struct sk_buff *skb, u32 len, u32 transport_offset)
1460{
1461 u32 mss = skb_shinfo(skb)->gso_size;
1462 u32 opts1, opts2 = 0;
1463 int ret = TX_CSUM_SUCCESS;
1464
1465 WARN_ON_ONCE(len > TX_LEN_MAX);
1466
1467 opts1 = len | TX_FS | TX_LS;
1468
1469 if (mss) {
hayeswang6128d1b2014-03-07 11:04:40 +08001470 if (transport_offset > GTTCPHO_MAX) {
1471 netif_warn(tp, tx_err, tp->netdev,
1472 "Invalid transport offset 0x%x for TSO\n",
1473 transport_offset);
1474 ret = TX_CSUM_TSO;
1475 goto unavailable;
1476 }
1477
hayeswang60c89072014-03-07 11:04:39 +08001478 switch (get_protocol(skb)) {
1479 case htons(ETH_P_IP):
1480 opts1 |= GTSENDV4;
1481 break;
1482
hayeswang6128d1b2014-03-07 11:04:40 +08001483 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001484 if (msdn_giant_send_check(skb)) {
1485 ret = TX_CSUM_TSO;
1486 goto unavailable;
1487 }
hayeswang6128d1b2014-03-07 11:04:40 +08001488 opts1 |= GTSENDV6;
hayeswang6128d1b2014-03-07 11:04:40 +08001489 break;
1490
hayeswang60c89072014-03-07 11:04:39 +08001491 default:
1492 WARN_ON_ONCE(1);
1493 break;
1494 }
1495
1496 opts1 |= transport_offset << GTTCPHO_SHIFT;
1497 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1498 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001499 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001500
hayeswang6128d1b2014-03-07 11:04:40 +08001501 if (transport_offset > TCPHO_MAX) {
1502 netif_warn(tp, tx_err, tp->netdev,
1503 "Invalid transport offset 0x%x\n",
1504 transport_offset);
1505 ret = TX_CSUM_NONE;
1506 goto unavailable;
1507 }
1508
hayeswang60c89072014-03-07 11:04:39 +08001509 switch (get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001510 case htons(ETH_P_IP):
1511 opts2 |= IPV4_CS;
1512 ip_protocol = ip_hdr(skb)->protocol;
1513 break;
1514
1515 case htons(ETH_P_IPV6):
1516 opts2 |= IPV6_CS;
1517 ip_protocol = ipv6_hdr(skb)->nexthdr;
1518 break;
1519
1520 default:
1521 ip_protocol = IPPROTO_RAW;
1522 break;
1523 }
1524
hayeswang60c89072014-03-07 11:04:39 +08001525 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001526 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001527 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001528 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001529 else
hayeswang5bd23882013-08-14 20:54:39 +08001530 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001531
hayeswang60c89072014-03-07 11:04:39 +08001532 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001533 }
hayeswang60c89072014-03-07 11:04:39 +08001534
1535 desc->opts2 = cpu_to_le32(opts2);
1536 desc->opts1 = cpu_to_le32(opts1);
1537
hayeswang6128d1b2014-03-07 11:04:40 +08001538unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001539 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001540}
1541
hayeswangb1379d92013-08-16 16:09:37 +08001542static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1543{
hayeswangd84130a2014-02-18 21:49:02 +08001544 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001545 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001546 u8 *tx_data;
1547
hayeswangd84130a2014-02-18 21:49:02 +08001548 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001549 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001550 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001551 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001552
hayeswangb1379d92013-08-16 16:09:37 +08001553 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001554 agg->skb_num = 0;
1555 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001556 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001557
hayeswang7937f9e2013-11-20 17:30:54 +08001558 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001559 struct tx_desc *tx_desc;
1560 struct sk_buff *skb;
1561 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001562 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001563
hayeswangd84130a2014-02-18 21:49:02 +08001564 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001565 if (!skb)
1566 break;
1567
hayeswang60c89072014-03-07 11:04:39 +08001568 len = skb->len + sizeof(*tx_desc);
1569
1570 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001571 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001572 break;
1573 }
1574
hayeswang7937f9e2013-11-20 17:30:54 +08001575 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001576 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001577
1578 offset = (u32)skb_transport_offset(skb);
1579
hayeswang6128d1b2014-03-07 11:04:40 +08001580 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1581 r8152_csum_workaround(tp, skb, &skb_head);
1582 continue;
1583 }
hayeswang60c89072014-03-07 11:04:39 +08001584
hayeswangc5554292014-09-12 10:43:11 +08001585 rtl_tx_vlan_tag(tx_desc, skb);
1586
hayeswangb1379d92013-08-16 16:09:37 +08001587 tx_data += sizeof(*tx_desc);
1588
hayeswang60c89072014-03-07 11:04:39 +08001589 len = skb->len;
1590 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1591 struct net_device_stats *stats = &tp->netdev->stats;
1592
1593 stats->tx_dropped++;
1594 dev_kfree_skb_any(skb);
1595 tx_data -= sizeof(*tx_desc);
1596 continue;
1597 }
hayeswangb1379d92013-08-16 16:09:37 +08001598
hayeswang7937f9e2013-11-20 17:30:54 +08001599 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001600 agg->skb_len += len;
1601 agg->skb_num++;
1602
1603 dev_kfree_skb_any(skb);
1604
hayeswang52aec122014-09-02 10:27:52 +08001605 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
hayeswangb1379d92013-08-16 16:09:37 +08001606 }
1607
hayeswangd84130a2014-02-18 21:49:02 +08001608 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001609 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001610 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001611 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001612 }
1613
hayeswang0c3121f2014-03-07 11:04:36 +08001614 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001615
1616 if (netif_queue_stopped(tp->netdev) &&
1617 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1618 netif_wake_queue(tp->netdev);
1619
hayeswang0c3121f2014-03-07 11:04:36 +08001620 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001621
hayeswang0c3121f2014-03-07 11:04:36 +08001622 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001623 if (ret < 0)
1624 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001625
hayeswangb1379d92013-08-16 16:09:37 +08001626 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1627 agg->head, (int)(tx_data - (u8 *)agg->head),
1628 (usb_complete_t)write_bulk_callback, agg);
1629
hayeswang0c3121f2014-03-07 11:04:36 +08001630 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001631 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001632 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001633
1634out_tx_fill:
1635 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001636}
1637
hayeswang565cab02014-03-07 11:04:38 +08001638static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1639{
1640 u8 checksum = CHECKSUM_NONE;
1641 u32 opts2, opts3;
1642
1643 if (tp->version == RTL_VER_01)
1644 goto return_result;
1645
1646 opts2 = le32_to_cpu(rx_desc->opts2);
1647 opts3 = le32_to_cpu(rx_desc->opts3);
1648
1649 if (opts2 & RD_IPV4_CS) {
1650 if (opts3 & IPF)
1651 checksum = CHECKSUM_NONE;
1652 else if ((opts2 & RD_UDP_CS) && (opts3 & UDPF))
1653 checksum = CHECKSUM_NONE;
1654 else if ((opts2 & RD_TCP_CS) && (opts3 & TCPF))
1655 checksum = CHECKSUM_NONE;
1656 else
1657 checksum = CHECKSUM_UNNECESSARY;
hayeswang6128d1b2014-03-07 11:04:40 +08001658 } else if (RD_IPV6_CS) {
1659 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1660 checksum = CHECKSUM_UNNECESSARY;
1661 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1662 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001663 }
1664
1665return_result:
1666 return checksum;
1667}
1668
hayeswangebc2ec42013-08-14 20:54:38 +08001669static void rx_bottom(struct r8152 *tp)
1670{
hayeswanga5a4f462013-08-16 16:09:34 +08001671 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001672 struct list_head *cursor, *next, rx_queue;
hayeswangebc2ec42013-08-14 20:54:38 +08001673
hayeswangd84130a2014-02-18 21:49:02 +08001674 if (list_empty(&tp->rx_done))
1675 return;
1676
1677 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001678 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001679 list_splice_init(&tp->rx_done, &rx_queue);
1680 spin_unlock_irqrestore(&tp->rx_lock, flags);
1681
1682 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001683 struct rx_desc *rx_desc;
1684 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001685 int len_used = 0;
1686 struct urb *urb;
1687 u8 *rx_data;
1688 int ret;
1689
hayeswangebc2ec42013-08-14 20:54:38 +08001690 list_del_init(cursor);
hayeswangebc2ec42013-08-14 20:54:38 +08001691
1692 agg = list_entry(cursor, struct rx_agg, list);
1693 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001694 if (urb->actual_length < ETH_ZLEN)
1695 goto submit;
hayeswangebc2ec42013-08-14 20:54:38 +08001696
hayeswangebc2ec42013-08-14 20:54:38 +08001697 rx_desc = agg->head;
1698 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001699 len_used += sizeof(struct rx_desc);
hayeswangebc2ec42013-08-14 20:54:38 +08001700
hayeswang7937f9e2013-11-20 17:30:54 +08001701 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001702 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001703 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001704 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001705 struct sk_buff *skb;
1706
hayeswang7937f9e2013-11-20 17:30:54 +08001707 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec42013-08-14 20:54:38 +08001708 if (pkt_len < ETH_ZLEN)
1709 break;
1710
hayeswang7937f9e2013-11-20 17:30:54 +08001711 len_used += pkt_len;
1712 if (urb->actual_length < len_used)
1713 break;
1714
hayeswang8e1f51b2014-01-02 11:22:41 +08001715 pkt_len -= CRC_SIZE;
hayeswangebc2ec42013-08-14 20:54:38 +08001716 rx_data += sizeof(struct rx_desc);
1717
1718 skb = netdev_alloc_skb_ip_align(netdev, pkt_len);
1719 if (!skb) {
1720 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001721 goto find_next_rx;
hayeswangebc2ec42013-08-14 20:54:38 +08001722 }
hayeswang565cab02014-03-07 11:04:38 +08001723
1724 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec42013-08-14 20:54:38 +08001725 memcpy(skb->data, rx_data, pkt_len);
1726 skb_put(skb, pkt_len);
1727 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001728 rtl_rx_vlan_tag(rx_desc, skb);
hayeswang9d9aafa2014-02-18 21:49:09 +08001729 netif_receive_skb(skb);
hayeswangebc2ec42013-08-14 20:54:38 +08001730 stats->rx_packets++;
1731 stats->rx_bytes += pkt_len;
1732
hayeswang5e2f7482014-03-07 11:04:37 +08001733find_next_rx:
hayeswang8e1f51b2014-01-02 11:22:41 +08001734 rx_data = rx_agg_align(rx_data + pkt_len + CRC_SIZE);
hayeswangebc2ec42013-08-14 20:54:38 +08001735 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec42013-08-14 20:54:38 +08001736 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001737 len_used += sizeof(struct rx_desc);
hayeswangebc2ec42013-08-14 20:54:38 +08001738 }
1739
hayeswang0de98f62013-08-16 16:09:35 +08001740submit:
hayeswangebc2ec42013-08-14 20:54:38 +08001741 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangebc2ec42013-08-14 20:54:38 +08001742 if (ret && ret != -ENODEV) {
hayeswangd84130a2014-02-18 21:49:02 +08001743 spin_lock_irqsave(&tp->rx_lock, flags);
1744 list_add_tail(&agg->list, &tp->rx_done);
1745 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec42013-08-14 20:54:38 +08001746 tasklet_schedule(&tp->tl);
1747 }
1748 }
hayeswangebc2ec42013-08-14 20:54:38 +08001749}
1750
1751static void tx_bottom(struct r8152 *tp)
1752{
hayeswangebc2ec42013-08-14 20:54:38 +08001753 int res;
1754
hayeswangb1379d92013-08-16 16:09:37 +08001755 do {
1756 struct tx_agg *agg;
hayeswangebc2ec42013-08-14 20:54:38 +08001757
hayeswangb1379d92013-08-16 16:09:37 +08001758 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec42013-08-14 20:54:38 +08001759 break;
1760
hayeswangb1379d92013-08-16 16:09:37 +08001761 agg = r8152_get_tx_agg(tp);
1762 if (!agg)
hayeswangebc2ec42013-08-14 20:54:38 +08001763 break;
hayeswangb1379d92013-08-16 16:09:37 +08001764
1765 res = r8152_tx_agg_fill(tp, agg);
1766 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08001767 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08001768
1769 if (res == -ENODEV) {
hayeswang67610492014-10-30 11:46:40 +08001770 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswangb1379d92013-08-16 16:09:37 +08001771 netif_device_detach(netdev);
1772 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08001773 struct net_device_stats *stats = &netdev->stats;
1774 unsigned long flags;
1775
hayeswangb1379d92013-08-16 16:09:37 +08001776 netif_warn(tp, tx_err, netdev,
1777 "failed tx_urb %d\n", res);
1778 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08001779
hayeswangb1379d92013-08-16 16:09:37 +08001780 spin_lock_irqsave(&tp->tx_lock, flags);
1781 list_add_tail(&agg->list, &tp->tx_free);
1782 spin_unlock_irqrestore(&tp->tx_lock, flags);
1783 }
hayeswangebc2ec42013-08-14 20:54:38 +08001784 }
hayeswangb1379d92013-08-16 16:09:37 +08001785 } while (res == 0);
hayeswangebc2ec42013-08-14 20:54:38 +08001786}
1787
1788static void bottom_half(unsigned long data)
1789{
1790 struct r8152 *tp;
1791
1792 tp = (struct r8152 *)data;
1793
1794 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1795 return;
1796
1797 if (!test_bit(WORK_ENABLE, &tp->flags))
1798 return;
1799
hayeswang7559fb2f2013-08-16 16:09:38 +08001800 /* When link down, the driver would cancel all bulks. */
1801 /* This avoid the re-submitting bulk */
hayeswangebc2ec42013-08-14 20:54:38 +08001802 if (!netif_carrier_ok(tp->netdev))
1803 return;
1804
1805 rx_bottom(tp);
hayeswang0c3121f2014-03-07 11:04:36 +08001806 tx_bottom(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08001807}
1808
1809static
1810int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
1811{
1812 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08001813 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08001814 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec42013-08-14 20:54:38 +08001815
1816 return usb_submit_urb(agg->urb, mem_flags);
hayeswangac718b62013-05-02 16:01:25 +00001817}
1818
hayeswang00a5e362014-02-18 21:48:59 +08001819static void rtl_drop_queued_tx(struct r8152 *tp)
1820{
1821 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08001822 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08001823 struct sk_buff *skb;
1824
hayeswangd84130a2014-02-18 21:49:02 +08001825 if (skb_queue_empty(tx_queue))
1826 return;
1827
1828 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08001829 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001830 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08001831 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001832
1833 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08001834 dev_kfree_skb(skb);
1835 stats->tx_dropped++;
1836 }
1837}
1838
hayeswangac718b62013-05-02 16:01:25 +00001839static void rtl8152_tx_timeout(struct net_device *netdev)
1840{
1841 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08001842 int i;
1843
Hayes Wang4a8deae2014-01-07 11:18:22 +08001844 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswangebc2ec42013-08-14 20:54:38 +08001845 for (i = 0; i < RTL8152_MAX_TX; i++)
1846 usb_unlink_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00001847}
1848
1849static void rtl8152_set_rx_mode(struct net_device *netdev)
1850{
1851 struct r8152 *tp = netdev_priv(netdev);
1852
hayeswang40a82912013-08-14 20:54:40 +08001853 if (tp->speed & LINK_STATUS) {
hayeswangac718b62013-05-02 16:01:25 +00001854 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001855 schedule_delayed_work(&tp->schedule, 0);
1856 }
hayeswangac718b62013-05-02 16:01:25 +00001857}
1858
1859static void _rtl8152_set_rx_mode(struct net_device *netdev)
1860{
1861 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08001862 u32 mc_filter[2]; /* Multicast hash filter */
1863 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00001864 u32 ocp_data;
1865
hayeswangac718b62013-05-02 16:01:25 +00001866 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
1867 netif_stop_queue(netdev);
1868 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1869 ocp_data &= ~RCR_ACPT_ALL;
1870 ocp_data |= RCR_AB | RCR_APM;
1871
1872 if (netdev->flags & IFF_PROMISC) {
1873 /* Unconditionally log net taps. */
1874 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
1875 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08001876 mc_filter[1] = 0xffffffff;
1877 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00001878 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
1879 (netdev->flags & IFF_ALLMULTI)) {
1880 /* Too many to filter perfectly -- accept all multicasts. */
1881 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08001882 mc_filter[1] = 0xffffffff;
1883 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00001884 } else {
1885 struct netdev_hw_addr *ha;
1886
hayeswangb209af92014-08-25 15:53:00 +08001887 mc_filter[1] = 0;
1888 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00001889 netdev_for_each_mc_addr(ha, netdev) {
1890 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08001891
hayeswangac718b62013-05-02 16:01:25 +00001892 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1893 ocp_data |= RCR_AM;
1894 }
1895 }
1896
hayeswang31787f52013-07-31 17:21:25 +08001897 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
1898 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00001899
hayeswang31787f52013-07-31 17:21:25 +08001900 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00001901 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1902 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001903}
1904
1905static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08001906 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00001907{
1908 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001909
hayeswangac718b62013-05-02 16:01:25 +00001910 skb_tx_timestamp(skb);
hayeswangebc2ec42013-08-14 20:54:38 +08001911
hayeswang61598782013-11-20 17:30:55 +08001912 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec42013-08-14 20:54:38 +08001913
hayeswang0c3121f2014-03-07 11:04:36 +08001914 if (!list_empty(&tp->tx_free)) {
1915 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
1916 set_bit(SCHEDULE_TASKLET, &tp->flags);
1917 schedule_delayed_work(&tp->schedule, 0);
1918 } else {
1919 usb_mark_last_busy(tp->udev);
1920 tasklet_schedule(&tp->tl);
1921 }
hayeswangb209af92014-08-25 15:53:00 +08001922 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08001923 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08001924 }
hayeswangdd1b1192013-11-20 17:30:56 +08001925
hayeswangac718b62013-05-02 16:01:25 +00001926 return NETDEV_TX_OK;
1927}
1928
1929static void r8152b_reset_packet_filter(struct r8152 *tp)
1930{
1931 u32 ocp_data;
1932
1933 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
1934 ocp_data &= ~FMC_FCR_MCU_EN;
1935 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1936 ocp_data |= FMC_FCR_MCU_EN;
1937 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1938}
1939
1940static void rtl8152_nic_reset(struct r8152 *tp)
1941{
1942 int i;
1943
1944 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
1945
1946 for (i = 0; i < 1000; i++) {
1947 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
1948 break;
hayeswangb209af92014-08-25 15:53:00 +08001949 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00001950 }
1951}
1952
hayeswangdd1b1192013-11-20 17:30:56 +08001953static void set_tx_qlen(struct r8152 *tp)
1954{
1955 struct net_device *netdev = tp->netdev;
1956
hayeswang52aec122014-09-02 10:27:52 +08001957 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + VLAN_HLEN +
1958 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08001959}
1960
hayeswangac718b62013-05-02 16:01:25 +00001961static inline u8 rtl8152_get_speed(struct r8152 *tp)
1962{
1963 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
1964}
1965
hayeswang507605a2014-01-02 11:22:43 +08001966static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001967{
hayeswangebc2ec42013-08-14 20:54:38 +08001968 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00001969 u8 speed;
1970
1971 speed = rtl8152_get_speed(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08001972 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00001973 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec42013-08-14 20:54:38 +08001974 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001975 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1976 } else {
1977 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec42013-08-14 20:54:38 +08001978 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001979 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1980 }
hayeswang507605a2014-01-02 11:22:43 +08001981}
1982
hayeswang00a5e362014-02-18 21:48:59 +08001983static void rxdy_gated_en(struct r8152 *tp, bool enable)
1984{
1985 u32 ocp_data;
1986
1987 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1988 if (enable)
1989 ocp_data |= RXDY_GATED_EN;
1990 else
1991 ocp_data &= ~RXDY_GATED_EN;
1992 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1993}
1994
hayeswang445f7f42014-09-23 16:31:47 +08001995static int rtl_start_rx(struct r8152 *tp)
1996{
1997 int i, ret = 0;
1998
1999 INIT_LIST_HEAD(&tp->rx_done);
2000 for (i = 0; i < RTL8152_MAX_RX; i++) {
2001 INIT_LIST_HEAD(&tp->rx_info[i].list);
2002 ret = r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2003 if (ret)
2004 break;
2005 }
2006
2007 return ret;
2008}
2009
2010static int rtl_stop_rx(struct r8152 *tp)
2011{
2012 int i;
2013
2014 for (i = 0; i < RTL8152_MAX_RX; i++)
2015 usb_kill_urb(tp->rx_info[i].urb);
2016
2017 return 0;
2018}
2019
hayeswang507605a2014-01-02 11:22:43 +08002020static int rtl_enable(struct r8152 *tp)
2021{
2022 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002023
2024 r8152b_reset_packet_filter(tp);
2025
2026 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2027 ocp_data |= CR_RE | CR_TE;
2028 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2029
hayeswang00a5e362014-02-18 21:48:59 +08002030 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002031
hayeswang445f7f42014-09-23 16:31:47 +08002032 return rtl_start_rx(tp);
hayeswangac718b62013-05-02 16:01:25 +00002033}
2034
hayeswang507605a2014-01-02 11:22:43 +08002035static int rtl8152_enable(struct r8152 *tp)
2036{
hayeswang68714382014-04-11 17:54:31 +08002037 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2038 return -ENODEV;
2039
hayeswang507605a2014-01-02 11:22:43 +08002040 set_tx_qlen(tp);
2041 rtl_set_eee_plus(tp);
2042
2043 return rtl_enable(tp);
2044}
2045
hayeswang43779f82014-01-02 11:25:10 +08002046static void r8153_set_rx_agg(struct r8152 *tp)
2047{
2048 u8 speed;
2049
2050 speed = rtl8152_get_speed(tp);
2051 if (speed & _1000bps) {
2052 if (tp->udev->speed == USB_SPEED_SUPER) {
2053 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
2054 RX_THR_SUPPER);
2055 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2056 EARLY_AGG_SUPPER);
2057 } else {
2058 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
2059 RX_THR_HIGH);
2060 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2061 EARLY_AGG_HIGH);
2062 }
2063 } else {
2064 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_SLOW);
2065 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2066 EARLY_AGG_SLOW);
2067 }
2068}
2069
2070static int rtl8153_enable(struct r8152 *tp)
2071{
hayeswang68714382014-04-11 17:54:31 +08002072 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2073 return -ENODEV;
2074
hayeswang43779f82014-01-02 11:25:10 +08002075 set_tx_qlen(tp);
2076 rtl_set_eee_plus(tp);
2077 r8153_set_rx_agg(tp);
2078
2079 return rtl_enable(tp);
2080}
2081
hayeswangd70b1132014-09-19 15:17:18 +08002082static void rtl_disable(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002083{
hayeswangebc2ec42013-08-14 20:54:38 +08002084 u32 ocp_data;
2085 int i;
hayeswangac718b62013-05-02 16:01:25 +00002086
hayeswang68714382014-04-11 17:54:31 +08002087 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2088 rtl_drop_queued_tx(tp);
2089 return;
2090 }
2091
hayeswangac718b62013-05-02 16:01:25 +00002092 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2093 ocp_data &= ~RCR_ACPT_ALL;
2094 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2095
hayeswang00a5e362014-02-18 21:48:59 +08002096 rtl_drop_queued_tx(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08002097
2098 for (i = 0; i < RTL8152_MAX_TX; i++)
2099 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002100
hayeswang00a5e362014-02-18 21:48:59 +08002101 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002102
2103 for (i = 0; i < 1000; i++) {
2104 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2105 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2106 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002107 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002108 }
2109
2110 for (i = 0; i < 1000; i++) {
2111 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2112 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002113 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002114 }
2115
hayeswang445f7f42014-09-23 16:31:47 +08002116 rtl_stop_rx(tp);
hayeswangac718b62013-05-02 16:01:25 +00002117
2118 rtl8152_nic_reset(tp);
2119}
2120
hayeswang00a5e362014-02-18 21:48:59 +08002121static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2122{
2123 u32 ocp_data;
2124
2125 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2126 if (enable)
2127 ocp_data |= POWER_CUT;
2128 else
2129 ocp_data &= ~POWER_CUT;
2130 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2131
2132 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2133 ocp_data &= ~RESUME_INDICATE;
2134 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002135}
2136
hayeswangc5554292014-09-12 10:43:11 +08002137static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2138{
2139 u32 ocp_data;
2140
2141 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2142 if (enable)
2143 ocp_data |= CPCR_RX_VLAN;
2144 else
2145 ocp_data &= ~CPCR_RX_VLAN;
2146 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2147}
2148
2149static int rtl8152_set_features(struct net_device *dev,
2150 netdev_features_t features)
2151{
2152 netdev_features_t changed = features ^ dev->features;
2153 struct r8152 *tp = netdev_priv(dev);
hayeswang405f8a02014-10-09 18:00:24 +08002154 int ret;
2155
2156 ret = usb_autopm_get_interface(tp->intf);
2157 if (ret < 0)
2158 goto out;
hayeswangc5554292014-09-12 10:43:11 +08002159
hayeswangb5403272014-10-09 18:00:26 +08002160 mutex_lock(&tp->control);
2161
hayeswangc5554292014-09-12 10:43:11 +08002162 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2163 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2164 rtl_rx_vlan_en(tp, true);
2165 else
2166 rtl_rx_vlan_en(tp, false);
2167 }
2168
hayeswangb5403272014-10-09 18:00:26 +08002169 mutex_unlock(&tp->control);
2170
hayeswang405f8a02014-10-09 18:00:24 +08002171 usb_autopm_put_interface(tp->intf);
2172
2173out:
2174 return ret;
hayeswangc5554292014-09-12 10:43:11 +08002175}
2176
hayeswang21ff2e82014-02-18 21:49:06 +08002177#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2178
2179static u32 __rtl_get_wol(struct r8152 *tp)
2180{
2181 u32 ocp_data;
2182 u32 wolopts = 0;
2183
2184 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2185 if (!(ocp_data & LAN_WAKE_EN))
2186 return 0;
2187
2188 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2189 if (ocp_data & LINK_ON_WAKE_EN)
2190 wolopts |= WAKE_PHY;
2191
2192 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2193 if (ocp_data & UWF_EN)
2194 wolopts |= WAKE_UCAST;
2195 if (ocp_data & BWF_EN)
2196 wolopts |= WAKE_BCAST;
2197 if (ocp_data & MWF_EN)
2198 wolopts |= WAKE_MCAST;
2199
2200 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2201 if (ocp_data & MAGIC_EN)
2202 wolopts |= WAKE_MAGIC;
2203
2204 return wolopts;
2205}
2206
2207static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2208{
2209 u32 ocp_data;
2210
2211 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2212
2213 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2214 ocp_data &= ~LINK_ON_WAKE_EN;
2215 if (wolopts & WAKE_PHY)
2216 ocp_data |= LINK_ON_WAKE_EN;
2217 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2218
2219 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2220 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN | LAN_WAKE_EN);
2221 if (wolopts & WAKE_UCAST)
2222 ocp_data |= UWF_EN;
2223 if (wolopts & WAKE_BCAST)
2224 ocp_data |= BWF_EN;
2225 if (wolopts & WAKE_MCAST)
2226 ocp_data |= MWF_EN;
2227 if (wolopts & WAKE_ANY)
2228 ocp_data |= LAN_WAKE_EN;
2229 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2230
2231 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2232
2233 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2234 ocp_data &= ~MAGIC_EN;
2235 if (wolopts & WAKE_MAGIC)
2236 ocp_data |= MAGIC_EN;
2237 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2238
2239 if (wolopts & WAKE_ANY)
2240 device_set_wakeup_enable(&tp->udev->dev, true);
2241 else
2242 device_set_wakeup_enable(&tp->udev->dev, false);
2243}
2244
hayeswang9a4be1b2014-02-18 21:49:07 +08002245static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2246{
2247 if (enable) {
2248 u32 ocp_data;
2249
2250 __rtl_set_wol(tp, WAKE_ANY);
2251
2252 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2253
2254 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2255 ocp_data |= LINK_OFF_WAKE_EN;
2256 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2257
2258 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2259 } else {
2260 __rtl_set_wol(tp, tp->saved_wolopts);
2261 }
2262}
2263
hayeswangaa66a5f2014-02-18 21:49:04 +08002264static void rtl_phy_reset(struct r8152 *tp)
2265{
2266 u16 data;
2267 int i;
2268
2269 clear_bit(PHY_RESET, &tp->flags);
2270
2271 data = r8152_mdio_read(tp, MII_BMCR);
2272
2273 /* don't reset again before the previous one complete */
2274 if (data & BMCR_RESET)
2275 return;
2276
2277 data |= BMCR_RESET;
2278 r8152_mdio_write(tp, MII_BMCR, data);
2279
2280 for (i = 0; i < 50; i++) {
2281 msleep(20);
2282 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
2283 break;
2284 }
2285}
2286
hayeswang43499682014-02-18 21:48:58 +08002287static void r8153_teredo_off(struct r8152 *tp)
2288{
2289 u32 ocp_data;
2290
2291 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2292 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK | OOB_TEREDO_EN);
2293 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2294
2295 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2296 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2297 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2298}
2299
2300static void r8152b_disable_aldps(struct r8152 *tp)
2301{
2302 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA | DIS_SDSAVE);
2303 msleep(20);
2304}
2305
2306static inline void r8152b_enable_aldps(struct r8152 *tp)
2307{
2308 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2309 LINKENA | DIS_SDSAVE);
2310}
2311
hayeswangd70b1132014-09-19 15:17:18 +08002312static void rtl8152_disable(struct r8152 *tp)
2313{
2314 r8152b_disable_aldps(tp);
2315 rtl_disable(tp);
2316 r8152b_enable_aldps(tp);
2317}
2318
hayeswang43499682014-02-18 21:48:58 +08002319static void r8152b_hw_phy_cfg(struct r8152 *tp)
2320{
hayeswangf0cbe0a2014-02-18 21:49:03 +08002321 u16 data;
2322
2323 data = r8152_mdio_read(tp, MII_BMCR);
2324 if (data & BMCR_PDOWN) {
2325 data &= ~BMCR_PDOWN;
2326 r8152_mdio_write(tp, MII_BMCR, data);
2327 }
2328
hayeswangaa66a5f2014-02-18 21:49:04 +08002329 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08002330}
2331
hayeswangac718b62013-05-02 16:01:25 +00002332static void r8152b_exit_oob(struct r8152 *tp)
2333{
hayeswangdb8515e2014-03-06 15:07:16 +08002334 u32 ocp_data;
2335 int i;
hayeswangac718b62013-05-02 16:01:25 +00002336
2337 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2338 ocp_data &= ~RCR_ACPT_ALL;
2339 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2340
hayeswang00a5e362014-02-18 21:48:59 +08002341 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08002342 r8153_teredo_off(tp);
hayeswang7e9da482014-02-18 21:49:05 +08002343 r8152b_hw_phy_cfg(tp);
hayeswangac718b62013-05-02 16:01:25 +00002344
2345 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2346 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
2347
2348 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2349 ocp_data &= ~NOW_IS_OOB;
2350 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2351
2352 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2353 ocp_data &= ~MCU_BORW_EN;
2354 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2355
2356 for (i = 0; i < 1000; i++) {
2357 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2358 if (ocp_data & LINK_LIST_READY)
2359 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002360 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002361 }
2362
2363 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2364 ocp_data |= RE_INIT_LL;
2365 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2366
2367 for (i = 0; i < 1000; i++) {
2368 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2369 if (ocp_data & LINK_LIST_READY)
2370 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002371 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002372 }
2373
2374 rtl8152_nic_reset(tp);
2375
2376 /* rx share fifo credit full threshold */
2377 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2378
hayeswanga3cc4652014-07-24 16:37:43 +08002379 if (tp->udev->speed == USB_SPEED_FULL ||
2380 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00002381 /* rx share fifo credit near full threshold */
2382 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
2383 RXFIFO_THR2_FULL);
2384 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
2385 RXFIFO_THR3_FULL);
2386 } else {
2387 /* rx share fifo credit near full threshold */
2388 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
2389 RXFIFO_THR2_HIGH);
2390 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
2391 RXFIFO_THR3_HIGH);
2392 }
2393
2394 /* TX share fifo free credit full threshold */
2395 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
2396
2397 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08002398 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00002399 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
2400 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
2401
hayeswangc5554292014-09-12 10:43:11 +08002402 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00002403
2404 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2405
2406 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2407 ocp_data |= TCR0_AUTO_FIFO;
2408 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2409}
2410
2411static void r8152b_enter_oob(struct r8152 *tp)
2412{
hayeswang45f4a192014-01-06 17:08:41 +08002413 u32 ocp_data;
2414 int i;
hayeswangac718b62013-05-02 16:01:25 +00002415
2416 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2417 ocp_data &= ~NOW_IS_OOB;
2418 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2419
2420 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
2421 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
2422 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
2423
hayeswangd70b1132014-09-19 15:17:18 +08002424 rtl_disable(tp);
hayeswangac718b62013-05-02 16:01:25 +00002425
2426 for (i = 0; i < 1000; i++) {
2427 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2428 if (ocp_data & LINK_LIST_READY)
2429 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002430 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002431 }
2432
2433 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2434 ocp_data |= RE_INIT_LL;
2435 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2436
2437 for (i = 0; i < 1000; i++) {
2438 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2439 if (ocp_data & LINK_LIST_READY)
2440 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002441 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002442 }
2443
2444 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2445
hayeswangc5554292014-09-12 10:43:11 +08002446 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002447
2448 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2449 ocp_data |= ALDPS_PROXY_MODE;
2450 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2451
2452 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2453 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2454 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2455
hayeswang00a5e362014-02-18 21:48:59 +08002456 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002457
2458 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2459 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2460 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2461}
2462
hayeswang43779f82014-01-02 11:25:10 +08002463static void r8153_hw_phy_cfg(struct r8152 *tp)
2464{
2465 u32 ocp_data;
2466 u16 data;
2467
2468 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
hayeswangf0cbe0a2014-02-18 21:49:03 +08002469 data = r8152_mdio_read(tp, MII_BMCR);
2470 if (data & BMCR_PDOWN) {
2471 data &= ~BMCR_PDOWN;
2472 r8152_mdio_write(tp, MII_BMCR, data);
2473 }
hayeswang43779f82014-01-02 11:25:10 +08002474
2475 if (tp->version == RTL_VER_03) {
2476 data = ocp_reg_read(tp, OCP_EEE_CFG);
2477 data &= ~CTAP_SHORT_EN;
2478 ocp_reg_write(tp, OCP_EEE_CFG, data);
2479 }
2480
2481 data = ocp_reg_read(tp, OCP_POWER_CFG);
2482 data |= EEE_CLKDIV_EN;
2483 ocp_reg_write(tp, OCP_POWER_CFG, data);
2484
2485 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
2486 data |= EN_10M_BGOFF;
2487 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
2488 data = ocp_reg_read(tp, OCP_POWER_CFG);
2489 data |= EN_10M_PLLOFF;
2490 ocp_reg_write(tp, OCP_POWER_CFG, data);
2491 data = sram_read(tp, SRAM_IMPEDANCE);
2492 data &= ~RX_DRIVING_MASK;
2493 sram_write(tp, SRAM_IMPEDANCE, data);
2494
2495 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
2496 ocp_data |= PFM_PWM_SWITCH;
2497 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
2498
2499 data = sram_read(tp, SRAM_LPF_CFG);
2500 data |= LPF_AUTO_TUNE;
2501 sram_write(tp, SRAM_LPF_CFG, data);
2502
2503 data = sram_read(tp, SRAM_10M_AMP1);
2504 data |= GDAC_IB_UPALL;
2505 sram_write(tp, SRAM_10M_AMP1, data);
2506 data = sram_read(tp, SRAM_10M_AMP2);
2507 data |= AMP_DN;
2508 sram_write(tp, SRAM_10M_AMP2, data);
hayeswangaa66a5f2014-02-18 21:49:04 +08002509
2510 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08002511}
2512
hayeswangb9702722014-02-18 21:49:00 +08002513static void r8153_u1u2en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002514{
2515 u8 u1u2[8];
2516
2517 if (enable)
2518 memset(u1u2, 0xff, sizeof(u1u2));
2519 else
2520 memset(u1u2, 0x00, sizeof(u1u2));
2521
2522 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2523}
2524
hayeswangb9702722014-02-18 21:49:00 +08002525static void r8153_u2p3en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002526{
2527 u32 ocp_data;
2528
2529 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
2530 if (enable)
2531 ocp_data |= U2P3_ENABLE;
2532 else
2533 ocp_data &= ~U2P3_ENABLE;
2534 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2535}
2536
hayeswangb9702722014-02-18 21:49:00 +08002537static void r8153_power_cut_en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002538{
2539 u32 ocp_data;
2540
2541 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2542 if (enable)
2543 ocp_data |= PWR_EN | PHASE2_EN;
2544 else
2545 ocp_data &= ~(PWR_EN | PHASE2_EN);
2546 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2547
2548 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2549 ocp_data &= ~PCUT_STATUS;
2550 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2551}
2552
hayeswang43779f82014-01-02 11:25:10 +08002553static void r8153_first_init(struct r8152 *tp)
2554{
2555 u32 ocp_data;
2556 int i;
2557
hayeswang00a5e362014-02-18 21:48:59 +08002558 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08002559 r8153_teredo_off(tp);
2560
2561 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2562 ocp_data &= ~RCR_ACPT_ALL;
2563 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2564
2565 r8153_hw_phy_cfg(tp);
2566
2567 rtl8152_nic_reset(tp);
2568
2569 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2570 ocp_data &= ~NOW_IS_OOB;
2571 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2572
2573 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2574 ocp_data &= ~MCU_BORW_EN;
2575 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2576
2577 for (i = 0; i < 1000; i++) {
2578 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2579 if (ocp_data & LINK_LIST_READY)
2580 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002581 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002582 }
2583
2584 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2585 ocp_data |= RE_INIT_LL;
2586 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2587
2588 for (i = 0; i < 1000; i++) {
2589 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2590 if (ocp_data & LINK_LIST_READY)
2591 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002592 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002593 }
2594
hayeswangc5554292014-09-12 10:43:11 +08002595 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08002596
hayeswang69b4b7a2014-07-10 10:58:54 +08002597 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8153_RMS);
2598 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08002599
2600 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2601 ocp_data |= TCR0_AUTO_FIFO;
2602 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2603
2604 rtl8152_nic_reset(tp);
2605
2606 /* rx share fifo credit full threshold */
2607 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2608 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
2609 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
2610 /* TX share fifo free credit full threshold */
2611 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
2612
hayeswang9629e3c2014-01-15 10:42:15 +08002613 /* rx aggregation */
hayeswang43779f82014-01-02 11:25:10 +08002614 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2615 ocp_data &= ~RX_AGG_DISABLE;
2616 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2617}
2618
2619static void r8153_enter_oob(struct r8152 *tp)
2620{
2621 u32 ocp_data;
2622 int i;
2623
2624 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2625 ocp_data &= ~NOW_IS_OOB;
2626 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2627
hayeswangd70b1132014-09-19 15:17:18 +08002628 rtl_disable(tp);
hayeswang43779f82014-01-02 11:25:10 +08002629
2630 for (i = 0; i < 1000; i++) {
2631 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2632 if (ocp_data & LINK_LIST_READY)
2633 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002634 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002635 }
2636
2637 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2638 ocp_data |= RE_INIT_LL;
2639 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2640
2641 for (i = 0; i < 1000; i++) {
2642 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2643 if (ocp_data & LINK_LIST_READY)
2644 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002645 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002646 }
2647
hayeswang69b4b7a2014-07-10 10:58:54 +08002648 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8153_RMS);
hayeswang43779f82014-01-02 11:25:10 +08002649
hayeswang43779f82014-01-02 11:25:10 +08002650 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2651 ocp_data &= ~TEREDO_WAKE_MASK;
2652 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2653
hayeswangc5554292014-09-12 10:43:11 +08002654 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08002655
2656 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2657 ocp_data |= ALDPS_PROXY_MODE;
2658 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2659
2660 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2661 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2662 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2663
hayeswang00a5e362014-02-18 21:48:59 +08002664 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08002665
2666 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2667 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2668 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2669}
2670
2671static void r8153_disable_aldps(struct r8152 *tp)
2672{
2673 u16 data;
2674
2675 data = ocp_reg_read(tp, OCP_POWER_CFG);
2676 data &= ~EN_ALDPS;
2677 ocp_reg_write(tp, OCP_POWER_CFG, data);
2678 msleep(20);
2679}
2680
2681static void r8153_enable_aldps(struct r8152 *tp)
2682{
2683 u16 data;
2684
2685 data = ocp_reg_read(tp, OCP_POWER_CFG);
2686 data |= EN_ALDPS;
2687 ocp_reg_write(tp, OCP_POWER_CFG, data);
2688}
2689
hayeswangd70b1132014-09-19 15:17:18 +08002690static void rtl8153_disable(struct r8152 *tp)
2691{
2692 r8153_disable_aldps(tp);
2693 rtl_disable(tp);
2694 r8153_enable_aldps(tp);
2695}
2696
hayeswangac718b62013-05-02 16:01:25 +00002697static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
2698{
hayeswang43779f82014-01-02 11:25:10 +08002699 u16 bmcr, anar, gbcr;
hayeswangac718b62013-05-02 16:01:25 +00002700 int ret = 0;
2701
2702 cancel_delayed_work_sync(&tp->schedule);
2703 anar = r8152_mdio_read(tp, MII_ADVERTISE);
2704 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
2705 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08002706 if (tp->mii.supports_gmii) {
2707 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
2708 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
2709 } else {
2710 gbcr = 0;
2711 }
hayeswangac718b62013-05-02 16:01:25 +00002712
2713 if (autoneg == AUTONEG_DISABLE) {
2714 if (speed == SPEED_10) {
2715 bmcr = 0;
2716 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2717 } else if (speed == SPEED_100) {
2718 bmcr = BMCR_SPEED100;
2719 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang43779f82014-01-02 11:25:10 +08002720 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2721 bmcr = BMCR_SPEED1000;
2722 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswangac718b62013-05-02 16:01:25 +00002723 } else {
2724 ret = -EINVAL;
2725 goto out;
2726 }
2727
2728 if (duplex == DUPLEX_FULL)
2729 bmcr |= BMCR_FULLDPLX;
2730 } else {
2731 if (speed == SPEED_10) {
2732 if (duplex == DUPLEX_FULL)
2733 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2734 else
2735 anar |= ADVERTISE_10HALF;
2736 } else if (speed == SPEED_100) {
2737 if (duplex == DUPLEX_FULL) {
2738 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2739 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2740 } else {
2741 anar |= ADVERTISE_10HALF;
2742 anar |= ADVERTISE_100HALF;
2743 }
hayeswang43779f82014-01-02 11:25:10 +08002744 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2745 if (duplex == DUPLEX_FULL) {
2746 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2747 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2748 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
2749 } else {
2750 anar |= ADVERTISE_10HALF;
2751 anar |= ADVERTISE_100HALF;
2752 gbcr |= ADVERTISE_1000HALF;
2753 }
hayeswangac718b62013-05-02 16:01:25 +00002754 } else {
2755 ret = -EINVAL;
2756 goto out;
2757 }
2758
2759 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
2760 }
2761
hayeswangaa66a5f2014-02-18 21:49:04 +08002762 if (test_bit(PHY_RESET, &tp->flags))
2763 bmcr |= BMCR_RESET;
2764
hayeswang43779f82014-01-02 11:25:10 +08002765 if (tp->mii.supports_gmii)
2766 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
2767
hayeswangac718b62013-05-02 16:01:25 +00002768 r8152_mdio_write(tp, MII_ADVERTISE, anar);
2769 r8152_mdio_write(tp, MII_BMCR, bmcr);
2770
hayeswangaa66a5f2014-02-18 21:49:04 +08002771 if (test_bit(PHY_RESET, &tp->flags)) {
2772 int i;
2773
2774 clear_bit(PHY_RESET, &tp->flags);
2775 for (i = 0; i < 50; i++) {
2776 msleep(20);
2777 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
2778 break;
2779 }
2780 }
2781
hayeswangac718b62013-05-02 16:01:25 +00002782out:
hayeswangac718b62013-05-02 16:01:25 +00002783
2784 return ret;
2785}
2786
hayeswangd70b1132014-09-19 15:17:18 +08002787static void rtl8152_up(struct r8152 *tp)
2788{
2789 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2790 return;
2791
2792 r8152b_disable_aldps(tp);
2793 r8152b_exit_oob(tp);
2794 r8152b_enable_aldps(tp);
2795}
2796
hayeswangac718b62013-05-02 16:01:25 +00002797static void rtl8152_down(struct r8152 *tp)
2798{
hayeswang68714382014-04-11 17:54:31 +08002799 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2800 rtl_drop_queued_tx(tp);
2801 return;
2802 }
2803
hayeswang00a5e362014-02-18 21:48:59 +08002804 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002805 r8152b_disable_aldps(tp);
2806 r8152b_enter_oob(tp);
2807 r8152b_enable_aldps(tp);
2808}
2809
hayeswangd70b1132014-09-19 15:17:18 +08002810static void rtl8153_up(struct r8152 *tp)
2811{
2812 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2813 return;
2814
2815 r8153_disable_aldps(tp);
2816 r8153_first_init(tp);
2817 r8153_enable_aldps(tp);
2818}
2819
hayeswang43779f82014-01-02 11:25:10 +08002820static void rtl8153_down(struct r8152 *tp)
2821{
hayeswang68714382014-04-11 17:54:31 +08002822 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2823 rtl_drop_queued_tx(tp);
2824 return;
2825 }
2826
hayeswangb9702722014-02-18 21:49:00 +08002827 r8153_u1u2en(tp, false);
2828 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08002829 r8153_disable_aldps(tp);
2830 r8153_enter_oob(tp);
2831 r8153_enable_aldps(tp);
2832}
2833
hayeswangac718b62013-05-02 16:01:25 +00002834static void set_carrier(struct r8152 *tp)
2835{
2836 struct net_device *netdev = tp->netdev;
2837 u8 speed;
2838
hayeswang40a82912013-08-14 20:54:40 +08002839 clear_bit(RTL8152_LINK_CHG, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00002840 speed = rtl8152_get_speed(tp);
2841
2842 if (speed & LINK_STATUS) {
2843 if (!(tp->speed & LINK_STATUS)) {
hayeswangc81229c2014-01-02 11:22:42 +08002844 tp->rtl_ops.enable(tp);
hayeswangac718b62013-05-02 16:01:25 +00002845 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2846 netif_carrier_on(netdev);
2847 }
2848 } else {
2849 if (tp->speed & LINK_STATUS) {
2850 netif_carrier_off(netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08002851 tasklet_disable(&tp->tl);
hayeswangc81229c2014-01-02 11:22:42 +08002852 tp->rtl_ops.disable(tp);
hayeswangebc2ec42013-08-14 20:54:38 +08002853 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002854 }
2855 }
2856 tp->speed = speed;
2857}
2858
2859static void rtl_work_func_t(struct work_struct *work)
2860{
2861 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
2862
hayeswang9a4be1b2014-02-18 21:49:07 +08002863 if (usb_autopm_get_interface(tp->intf) < 0)
2864 return;
2865
hayeswangac718b62013-05-02 16:01:25 +00002866 if (!test_bit(WORK_ENABLE, &tp->flags))
2867 goto out1;
2868
2869 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2870 goto out1;
2871
hayeswangb5403272014-10-09 18:00:26 +08002872 if (!mutex_trylock(&tp->control)) {
2873 schedule_delayed_work(&tp->schedule, 0);
2874 goto out1;
2875 }
2876
hayeswang40a82912013-08-14 20:54:40 +08002877 if (test_bit(RTL8152_LINK_CHG, &tp->flags))
2878 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00002879
2880 if (test_bit(RTL8152_SET_RX_MODE, &tp->flags))
2881 _rtl8152_set_rx_mode(tp->netdev);
2882
hayeswang0c3121f2014-03-07 11:04:36 +08002883 if (test_bit(SCHEDULE_TASKLET, &tp->flags) &&
2884 (tp->speed & LINK_STATUS)) {
2885 clear_bit(SCHEDULE_TASKLET, &tp->flags);
2886 tasklet_schedule(&tp->tl);
2887 }
hayeswangaa66a5f2014-02-18 21:49:04 +08002888
2889 if (test_bit(PHY_RESET, &tp->flags))
2890 rtl_phy_reset(tp);
2891
hayeswangb5403272014-10-09 18:00:26 +08002892 mutex_unlock(&tp->control);
2893
hayeswangac718b62013-05-02 16:01:25 +00002894out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08002895 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002896}
2897
2898static int rtl8152_open(struct net_device *netdev)
2899{
2900 struct r8152 *tp = netdev_priv(netdev);
2901 int res = 0;
2902
hayeswang7e9da482014-02-18 21:49:05 +08002903 res = alloc_all_mem(tp);
2904 if (res)
2905 goto out;
2906
hayeswangf4c74762014-10-29 11:12:16 +08002907 /* set speed to 0 to avoid autoresume try to submit rx */
2908 tp->speed = 0;
2909
hayeswang9a4be1b2014-02-18 21:49:07 +08002910 res = usb_autopm_get_interface(tp->intf);
2911 if (res < 0) {
2912 free_all_mem(tp);
2913 goto out;
2914 }
2915
hayeswangb5403272014-10-09 18:00:26 +08002916 mutex_lock(&tp->control);
2917
hayeswang9a4be1b2014-02-18 21:49:07 +08002918 /* The WORK_ENABLE may be set when autoresume occurs */
2919 if (test_bit(WORK_ENABLE, &tp->flags)) {
2920 clear_bit(WORK_ENABLE, &tp->flags);
2921 usb_kill_urb(tp->intr_urb);
2922 cancel_delayed_work_sync(&tp->schedule);
hayeswangf4c74762014-10-29 11:12:16 +08002923
2924 /* disable the tx/rx, if the workqueue has enabled them. */
hayeswang9a4be1b2014-02-18 21:49:07 +08002925 if (tp->speed & LINK_STATUS)
2926 tp->rtl_ops.disable(tp);
2927 }
2928
hayeswang7e9da482014-02-18 21:49:05 +08002929 tp->rtl_ops.up(tp);
2930
hayeswang43779f82014-01-02 11:25:10 +08002931 rtl8152_set_speed(tp, AUTONEG_ENABLE,
2932 tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
2933 DUPLEX_FULL);
hayeswang40a82912013-08-14 20:54:40 +08002934 tp->speed = 0;
2935 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002936 netif_start_queue(netdev);
2937 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08002938
hayeswang3d55f442014-02-06 11:55:48 +08002939 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
2940 if (res) {
2941 if (res == -ENODEV)
2942 netif_device_detach(tp->netdev);
2943 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
2944 res);
hayeswang7e9da482014-02-18 21:49:05 +08002945 free_all_mem(tp);
hayeswang93ffbea2014-11-05 10:17:02 +08002946 } else {
2947 tasklet_enable(&tp->tl);
hayeswang3d55f442014-02-06 11:55:48 +08002948 }
2949
hayeswangb5403272014-10-09 18:00:26 +08002950 mutex_unlock(&tp->control);
2951
hayeswang9a4be1b2014-02-18 21:49:07 +08002952 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002953
hayeswang7e9da482014-02-18 21:49:05 +08002954out:
hayeswangac718b62013-05-02 16:01:25 +00002955 return res;
2956}
2957
2958static int rtl8152_close(struct net_device *netdev)
2959{
2960 struct r8152 *tp = netdev_priv(netdev);
2961 int res = 0;
2962
hayeswang93ffbea2014-11-05 10:17:02 +08002963 tasklet_disable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002964 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08002965 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00002966 cancel_delayed_work_sync(&tp->schedule);
2967 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08002968
2969 res = usb_autopm_get_interface(tp->intf);
2970 if (res < 0) {
2971 rtl_drop_queued_tx(tp);
2972 } else {
hayeswangb5403272014-10-09 18:00:26 +08002973 mutex_lock(&tp->control);
2974
hayeswangb209af92014-08-25 15:53:00 +08002975 /* The autosuspend may have been enabled and wouldn't
hayeswang9a4be1b2014-02-18 21:49:07 +08002976 * be disable when autoresume occurs, because the
2977 * netif_running() would be false.
2978 */
hayeswang923e1ee2014-10-29 11:12:15 +08002979 rtl_runtime_suspend_enable(tp, false);
hayeswang9a4be1b2014-02-18 21:49:07 +08002980
hayeswang9a4be1b2014-02-18 21:49:07 +08002981 tp->rtl_ops.down(tp);
hayeswangb5403272014-10-09 18:00:26 +08002982
2983 mutex_unlock(&tp->control);
2984
hayeswang9a4be1b2014-02-18 21:49:07 +08002985 usb_autopm_put_interface(tp->intf);
2986 }
hayeswangac718b62013-05-02 16:01:25 +00002987
hayeswang7e9da482014-02-18 21:49:05 +08002988 free_all_mem(tp);
2989
hayeswangac718b62013-05-02 16:01:25 +00002990 return res;
2991}
2992
hayeswangd24f6132014-09-25 20:54:01 +08002993static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
hayeswangac718b62013-05-02 16:01:25 +00002994{
hayeswangd24f6132014-09-25 20:54:01 +08002995 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
2996 ocp_reg_write(tp, OCP_EEE_DATA, reg);
2997 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
2998}
2999
3000static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
3001{
3002 u16 data;
3003
3004 r8152_mmd_indirect(tp, dev, reg);
3005 data = ocp_reg_read(tp, OCP_EEE_DATA);
3006 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
3007
3008 return data;
3009}
3010
3011static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
3012{
3013 r8152_mmd_indirect(tp, dev, reg);
3014 ocp_reg_write(tp, OCP_EEE_DATA, data);
3015 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
3016}
3017
3018static void r8152_eee_en(struct r8152 *tp, bool enable)
3019{
3020 u16 config1, config2, config3;
hayeswang45f4a192014-01-06 17:08:41 +08003021 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00003022
3023 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
hayeswangd24f6132014-09-25 20:54:01 +08003024 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
3025 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
3026 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
3027
3028 if (enable) {
3029 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3030 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
3031 config1 |= sd_rise_time(1);
3032 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
3033 config3 |= fast_snr(42);
3034 } else {
3035 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3036 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
3037 RX_QUIET_EN);
3038 config1 |= sd_rise_time(7);
3039 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
3040 config3 |= fast_snr(511);
3041 }
3042
hayeswangac718b62013-05-02 16:01:25 +00003043 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
hayeswangd24f6132014-09-25 20:54:01 +08003044 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
3045 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
3046 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
3047}
3048
3049static void r8152b_enable_eee(struct r8152 *tp)
3050{
3051 r8152_eee_en(tp, true);
3052 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, MDIO_EEE_100TX);
3053}
3054
3055static void r8153_eee_en(struct r8152 *tp, bool enable)
3056{
3057 u32 ocp_data;
3058 u16 config;
3059
3060 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3061 config = ocp_reg_read(tp, OCP_EEE_CFG);
3062
3063 if (enable) {
3064 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3065 config |= EEE10_EN;
3066 } else {
3067 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3068 config &= ~EEE10_EN;
3069 }
3070
3071 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3072 ocp_reg_write(tp, OCP_EEE_CFG, config);
hayeswangac718b62013-05-02 16:01:25 +00003073}
3074
hayeswang43779f82014-01-02 11:25:10 +08003075static void r8153_enable_eee(struct r8152 *tp)
3076{
hayeswangd24f6132014-09-25 20:54:01 +08003077 r8153_eee_en(tp, true);
3078 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
hayeswang43779f82014-01-02 11:25:10 +08003079}
3080
hayeswangac718b62013-05-02 16:01:25 +00003081static void r8152b_enable_fc(struct r8152 *tp)
3082{
3083 u16 anar;
3084
3085 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3086 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3087 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3088}
3089
hayeswang4f1d4d52014-03-11 16:24:19 +08003090static void rtl_tally_reset(struct r8152 *tp)
3091{
3092 u32 ocp_data;
3093
3094 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
3095 ocp_data |= TALLY_RESET;
3096 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
3097}
3098
hayeswangac718b62013-05-02 16:01:25 +00003099static void r8152b_init(struct r8152 *tp)
3100{
hayeswangebc2ec42013-08-14 20:54:38 +08003101 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00003102
hayeswang68714382014-04-11 17:54:31 +08003103 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3104 return;
3105
hayeswangd70b1132014-09-19 15:17:18 +08003106 r8152b_disable_aldps(tp);
3107
hayeswangac718b62013-05-02 16:01:25 +00003108 if (tp->version == RTL_VER_01) {
3109 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
3110 ocp_data &= ~LED_MODE_MASK;
3111 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
3112 }
3113
hayeswang00a5e362014-02-18 21:48:59 +08003114 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003115
hayeswangac718b62013-05-02 16:01:25 +00003116 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3117 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
3118 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3119 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
3120 ocp_data &= ~MCU_CLK_RATIO_MASK;
3121 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
3122 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
3123 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
3124 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
3125 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
3126
3127 r8152b_enable_eee(tp);
3128 r8152b_enable_aldps(tp);
3129 r8152b_enable_fc(tp);
hayeswang4f1d4d52014-03-11 16:24:19 +08003130 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00003131
hayeswangebc2ec42013-08-14 20:54:38 +08003132 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00003133 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswangebc2ec42013-08-14 20:54:38 +08003134 ocp_data &= ~RX_AGG_DISABLE;
hayeswangac718b62013-05-02 16:01:25 +00003135 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
3136}
3137
hayeswang43779f82014-01-02 11:25:10 +08003138static void r8153_init(struct r8152 *tp)
3139{
3140 u32 ocp_data;
3141 int i;
3142
hayeswang68714382014-04-11 17:54:31 +08003143 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3144 return;
3145
hayeswangd70b1132014-09-19 15:17:18 +08003146 r8153_disable_aldps(tp);
hayeswangb9702722014-02-18 21:49:00 +08003147 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003148
3149 for (i = 0; i < 500; i++) {
3150 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3151 AUTOLOAD_DONE)
3152 break;
3153 msleep(20);
3154 }
3155
3156 for (i = 0; i < 500; i++) {
3157 ocp_data = ocp_reg_read(tp, OCP_PHY_STATUS) & PHY_STAT_MASK;
3158 if (ocp_data == PHY_STAT_LAN_ON || ocp_data == PHY_STAT_PWRDN)
3159 break;
3160 msleep(20);
3161 }
3162
hayeswangb9702722014-02-18 21:49:00 +08003163 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003164
3165 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
3166 ocp_data &= ~TIMER11_EN;
3167 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
3168
hayeswang43779f82014-01-02 11:25:10 +08003169 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
3170 ocp_data &= ~LED_MODE_MASK;
3171 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
3172
3173 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL);
3174 ocp_data &= ~LPM_TIMER_MASK;
3175 if (tp->udev->speed == USB_SPEED_SUPER)
3176 ocp_data |= LPM_TIMER_500US;
3177 else
3178 ocp_data |= LPM_TIMER_500MS;
3179 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
3180
3181 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
3182 ocp_data &= ~SEN_VAL_MASK;
3183 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
3184 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
3185
hayeswangb9702722014-02-18 21:49:00 +08003186 r8153_power_cut_en(tp, false);
3187 r8153_u1u2en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003188
hayeswang43779f82014-01-02 11:25:10 +08003189 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ALDPS_SPDWN_RATIO);
3190 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, EEE_SPDWN_RATIO);
3191 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
3192 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
3193 U1U2_SPDWN_EN | L1_SPDWN_EN);
3194 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
3195 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
3196 TP100_SPDWN_EN | TP500_SPDWN_EN | TP1000_SPDWN_EN |
3197 EEE_SPDWN_EN);
3198
3199 r8153_enable_eee(tp);
3200 r8153_enable_aldps(tp);
3201 r8152b_enable_fc(tp);
hayeswang4f1d4d52014-03-11 16:24:19 +08003202 rtl_tally_reset(tp);
hayeswang43779f82014-01-02 11:25:10 +08003203}
3204
hayeswangac718b62013-05-02 16:01:25 +00003205static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
3206{
3207 struct r8152 *tp = usb_get_intfdata(intf);
hayeswang6cc69f22014-10-17 16:55:08 +08003208 struct net_device *netdev = tp->netdev;
3209 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +00003210
hayeswangb5403272014-10-09 18:00:26 +08003211 mutex_lock(&tp->control);
3212
hayeswang6cc69f22014-10-17 16:55:08 +08003213 if (PMSG_IS_AUTO(message)) {
3214 if (netif_running(netdev) && work_busy(&tp->schedule.work)) {
3215 ret = -EBUSY;
3216 goto out1;
3217 }
hayeswangac718b62013-05-02 16:01:25 +00003218
hayeswang6cc69f22014-10-17 16:55:08 +08003219 set_bit(SELECTIVE_SUSPEND, &tp->flags);
3220 } else {
3221 netif_device_detach(netdev);
3222 }
3223
hayeswange3bd1a82014-10-29 11:12:17 +08003224 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswangac718b62013-05-02 16:01:25 +00003225 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08003226 usb_kill_urb(tp->intr_urb);
hayeswang445f7f42014-09-23 16:31:47 +08003227 tasklet_disable(&tp->tl);
hayeswang9a4be1b2014-02-18 21:49:07 +08003228 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
hayeswang445f7f42014-09-23 16:31:47 +08003229 rtl_stop_rx(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003230 rtl_runtime_suspend_enable(tp, true);
3231 } else {
hayeswang6cc69f22014-10-17 16:55:08 +08003232 cancel_delayed_work_sync(&tp->schedule);
hayeswang9a4be1b2014-02-18 21:49:07 +08003233 tp->rtl_ops.down(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003234 }
hayeswang445f7f42014-09-23 16:31:47 +08003235 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00003236 }
hayeswang6cc69f22014-10-17 16:55:08 +08003237out1:
hayeswangb5403272014-10-09 18:00:26 +08003238 mutex_unlock(&tp->control);
3239
hayeswang6cc69f22014-10-17 16:55:08 +08003240 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003241}
3242
3243static int rtl8152_resume(struct usb_interface *intf)
3244{
3245 struct r8152 *tp = usb_get_intfdata(intf);
3246
hayeswangb5403272014-10-09 18:00:26 +08003247 mutex_lock(&tp->control);
3248
hayeswang9a4be1b2014-02-18 21:49:07 +08003249 if (!test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3250 tp->rtl_ops.init(tp);
3251 netif_device_attach(tp->netdev);
3252 }
3253
hayeswangac718b62013-05-02 16:01:25 +00003254 if (netif_running(tp->netdev)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08003255 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3256 rtl_runtime_suspend_enable(tp, false);
3257 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
hayeswang445f7f42014-09-23 16:31:47 +08003258 set_bit(WORK_ENABLE, &tp->flags);
hayeswang9a4be1b2014-02-18 21:49:07 +08003259 if (tp->speed & LINK_STATUS)
hayeswang445f7f42014-09-23 16:31:47 +08003260 rtl_start_rx(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003261 } else {
3262 tp->rtl_ops.up(tp);
3263 rtl8152_set_speed(tp, AUTONEG_ENABLE,
hayeswangb209af92014-08-25 15:53:00 +08003264 tp->mii.supports_gmii ?
3265 SPEED_1000 : SPEED_100,
3266 DUPLEX_FULL);
hayeswang445f7f42014-09-23 16:31:47 +08003267 tp->speed = 0;
3268 netif_carrier_off(tp->netdev);
3269 set_bit(WORK_ENABLE, &tp->flags);
hayeswang9a4be1b2014-02-18 21:49:07 +08003270 }
hayeswang40a82912013-08-14 20:54:40 +08003271 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswang923e1ee2014-10-29 11:12:15 +08003272 } else if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3273 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00003274 }
3275
hayeswangb5403272014-10-09 18:00:26 +08003276 mutex_unlock(&tp->control);
3277
hayeswangac718b62013-05-02 16:01:25 +00003278 return 0;
3279}
3280
hayeswang21ff2e82014-02-18 21:49:06 +08003281static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3282{
3283 struct r8152 *tp = netdev_priv(dev);
3284
hayeswang9a4be1b2014-02-18 21:49:07 +08003285 if (usb_autopm_get_interface(tp->intf) < 0)
3286 return;
3287
hayeswangb5403272014-10-09 18:00:26 +08003288 mutex_lock(&tp->control);
3289
hayeswang21ff2e82014-02-18 21:49:06 +08003290 wol->supported = WAKE_ANY;
3291 wol->wolopts = __rtl_get_wol(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003292
hayeswangb5403272014-10-09 18:00:26 +08003293 mutex_unlock(&tp->control);
3294
hayeswang9a4be1b2014-02-18 21:49:07 +08003295 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08003296}
3297
3298static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3299{
3300 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003301 int ret;
3302
3303 ret = usb_autopm_get_interface(tp->intf);
3304 if (ret < 0)
3305 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08003306
hayeswangb5403272014-10-09 18:00:26 +08003307 mutex_lock(&tp->control);
3308
hayeswang21ff2e82014-02-18 21:49:06 +08003309 __rtl_set_wol(tp, wol->wolopts);
3310 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
3311
hayeswangb5403272014-10-09 18:00:26 +08003312 mutex_unlock(&tp->control);
3313
hayeswang9a4be1b2014-02-18 21:49:07 +08003314 usb_autopm_put_interface(tp->intf);
3315
3316out_set_wol:
3317 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08003318}
3319
hayeswanga5ec27c2014-02-18 21:49:11 +08003320static u32 rtl8152_get_msglevel(struct net_device *dev)
3321{
3322 struct r8152 *tp = netdev_priv(dev);
3323
3324 return tp->msg_enable;
3325}
3326
3327static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
3328{
3329 struct r8152 *tp = netdev_priv(dev);
3330
3331 tp->msg_enable = value;
3332}
3333
hayeswangac718b62013-05-02 16:01:25 +00003334static void rtl8152_get_drvinfo(struct net_device *netdev,
3335 struct ethtool_drvinfo *info)
3336{
3337 struct r8152 *tp = netdev_priv(netdev);
3338
hayeswangb0b46c72014-08-26 10:08:23 +08003339 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
3340 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00003341 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
3342}
3343
3344static
3345int rtl8152_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
3346{
3347 struct r8152 *tp = netdev_priv(netdev);
hayeswang8d4a4d72014-10-09 18:00:25 +08003348 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003349
3350 if (!tp->mii.mdio_read)
3351 return -EOPNOTSUPP;
3352
hayeswang8d4a4d72014-10-09 18:00:25 +08003353 ret = usb_autopm_get_interface(tp->intf);
3354 if (ret < 0)
3355 goto out;
3356
hayeswangb5403272014-10-09 18:00:26 +08003357 mutex_lock(&tp->control);
3358
hayeswang8d4a4d72014-10-09 18:00:25 +08003359 ret = mii_ethtool_gset(&tp->mii, cmd);
3360
hayeswangb5403272014-10-09 18:00:26 +08003361 mutex_unlock(&tp->control);
3362
hayeswang8d4a4d72014-10-09 18:00:25 +08003363 usb_autopm_put_interface(tp->intf);
3364
3365out:
3366 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003367}
3368
3369static int rtl8152_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
3370{
3371 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003372 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003373
hayeswang9a4be1b2014-02-18 21:49:07 +08003374 ret = usb_autopm_get_interface(tp->intf);
3375 if (ret < 0)
3376 goto out;
3377
hayeswangb5403272014-10-09 18:00:26 +08003378 mutex_lock(&tp->control);
3379
hayeswang9a4be1b2014-02-18 21:49:07 +08003380 ret = rtl8152_set_speed(tp, cmd->autoneg, cmd->speed, cmd->duplex);
3381
hayeswangb5403272014-10-09 18:00:26 +08003382 mutex_unlock(&tp->control);
3383
hayeswang9a4be1b2014-02-18 21:49:07 +08003384 usb_autopm_put_interface(tp->intf);
3385
3386out:
3387 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003388}
3389
hayeswang4f1d4d52014-03-11 16:24:19 +08003390static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
3391 "tx_packets",
3392 "rx_packets",
3393 "tx_errors",
3394 "rx_errors",
3395 "rx_missed",
3396 "align_errors",
3397 "tx_single_collisions",
3398 "tx_multi_collisions",
3399 "rx_unicast",
3400 "rx_broadcast",
3401 "rx_multicast",
3402 "tx_aborted",
3403 "tx_underrun",
3404};
3405
3406static int rtl8152_get_sset_count(struct net_device *dev, int sset)
3407{
3408 switch (sset) {
3409 case ETH_SS_STATS:
3410 return ARRAY_SIZE(rtl8152_gstrings);
3411 default:
3412 return -EOPNOTSUPP;
3413 }
3414}
3415
3416static void rtl8152_get_ethtool_stats(struct net_device *dev,
3417 struct ethtool_stats *stats, u64 *data)
3418{
3419 struct r8152 *tp = netdev_priv(dev);
3420 struct tally_counter tally;
3421
hayeswang0b030242014-07-08 14:49:28 +08003422 if (usb_autopm_get_interface(tp->intf) < 0)
3423 return;
3424
hayeswang4f1d4d52014-03-11 16:24:19 +08003425 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
3426
hayeswang0b030242014-07-08 14:49:28 +08003427 usb_autopm_put_interface(tp->intf);
3428
hayeswang4f1d4d52014-03-11 16:24:19 +08003429 data[0] = le64_to_cpu(tally.tx_packets);
3430 data[1] = le64_to_cpu(tally.rx_packets);
3431 data[2] = le64_to_cpu(tally.tx_errors);
3432 data[3] = le32_to_cpu(tally.rx_errors);
3433 data[4] = le16_to_cpu(tally.rx_missed);
3434 data[5] = le16_to_cpu(tally.align_errors);
3435 data[6] = le32_to_cpu(tally.tx_one_collision);
3436 data[7] = le32_to_cpu(tally.tx_multi_collision);
3437 data[8] = le64_to_cpu(tally.rx_unicast);
3438 data[9] = le64_to_cpu(tally.rx_broadcast);
3439 data[10] = le32_to_cpu(tally.rx_multicast);
3440 data[11] = le16_to_cpu(tally.tx_aborted);
hayeswangf37119c2014-10-28 14:05:51 +08003441 data[12] = le16_to_cpu(tally.tx_underrun);
hayeswang4f1d4d52014-03-11 16:24:19 +08003442}
3443
3444static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3445{
3446 switch (stringset) {
3447 case ETH_SS_STATS:
3448 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
3449 break;
3450 }
3451}
3452
hayeswangdf35d282014-09-25 20:54:02 +08003453static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
3454{
3455 u32 ocp_data, lp, adv, supported = 0;
3456 u16 val;
3457
3458 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
3459 supported = mmd_eee_cap_to_ethtool_sup_t(val);
3460
3461 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
3462 adv = mmd_eee_adv_to_ethtool_adv_t(val);
3463
3464 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
3465 lp = mmd_eee_adv_to_ethtool_adv_t(val);
3466
3467 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3468 ocp_data &= EEE_RX_EN | EEE_TX_EN;
3469
3470 eee->eee_enabled = !!ocp_data;
3471 eee->eee_active = !!(supported & adv & lp);
3472 eee->supported = supported;
3473 eee->advertised = adv;
3474 eee->lp_advertised = lp;
3475
3476 return 0;
3477}
3478
3479static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
3480{
3481 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
3482
3483 r8152_eee_en(tp, eee->eee_enabled);
3484
3485 if (!eee->eee_enabled)
3486 val = 0;
3487
3488 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3489
3490 return 0;
3491}
3492
3493static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
3494{
3495 u32 ocp_data, lp, adv, supported = 0;
3496 u16 val;
3497
3498 val = ocp_reg_read(tp, OCP_EEE_ABLE);
3499 supported = mmd_eee_cap_to_ethtool_sup_t(val);
3500
3501 val = ocp_reg_read(tp, OCP_EEE_ADV);
3502 adv = mmd_eee_adv_to_ethtool_adv_t(val);
3503
3504 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
3505 lp = mmd_eee_adv_to_ethtool_adv_t(val);
3506
3507 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3508 ocp_data &= EEE_RX_EN | EEE_TX_EN;
3509
3510 eee->eee_enabled = !!ocp_data;
3511 eee->eee_active = !!(supported & adv & lp);
3512 eee->supported = supported;
3513 eee->advertised = adv;
3514 eee->lp_advertised = lp;
3515
3516 return 0;
3517}
3518
3519static int r8153_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
3520{
3521 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
3522
3523 r8153_eee_en(tp, eee->eee_enabled);
3524
3525 if (!eee->eee_enabled)
3526 val = 0;
3527
3528 ocp_reg_write(tp, OCP_EEE_ADV, val);
3529
3530 return 0;
3531}
3532
3533static int
3534rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
3535{
3536 struct r8152 *tp = netdev_priv(net);
3537 int ret;
3538
3539 ret = usb_autopm_get_interface(tp->intf);
3540 if (ret < 0)
3541 goto out;
3542
hayeswangb5403272014-10-09 18:00:26 +08003543 mutex_lock(&tp->control);
3544
hayeswangdf35d282014-09-25 20:54:02 +08003545 ret = tp->rtl_ops.eee_get(tp, edata);
3546
hayeswangb5403272014-10-09 18:00:26 +08003547 mutex_unlock(&tp->control);
3548
hayeswangdf35d282014-09-25 20:54:02 +08003549 usb_autopm_put_interface(tp->intf);
3550
3551out:
3552 return ret;
3553}
3554
3555static int
3556rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
3557{
3558 struct r8152 *tp = netdev_priv(net);
3559 int ret;
3560
3561 ret = usb_autopm_get_interface(tp->intf);
3562 if (ret < 0)
3563 goto out;
3564
hayeswangb5403272014-10-09 18:00:26 +08003565 mutex_lock(&tp->control);
3566
hayeswangdf35d282014-09-25 20:54:02 +08003567 ret = tp->rtl_ops.eee_set(tp, edata);
hayeswang9d31a7b2014-10-06 10:36:04 +08003568 if (!ret)
3569 ret = mii_nway_restart(&tp->mii);
hayeswangdf35d282014-09-25 20:54:02 +08003570
hayeswangb5403272014-10-09 18:00:26 +08003571 mutex_unlock(&tp->control);
3572
hayeswangdf35d282014-09-25 20:54:02 +08003573 usb_autopm_put_interface(tp->intf);
3574
3575out:
3576 return ret;
3577}
3578
hayeswang8884f502014-10-28 14:05:52 +08003579static int rtl8152_nway_reset(struct net_device *dev)
3580{
3581 struct r8152 *tp = netdev_priv(dev);
3582 int ret;
3583
3584 ret = usb_autopm_get_interface(tp->intf);
3585 if (ret < 0)
3586 goto out;
3587
3588 mutex_lock(&tp->control);
3589
3590 ret = mii_nway_restart(&tp->mii);
3591
3592 mutex_unlock(&tp->control);
3593
3594 usb_autopm_put_interface(tp->intf);
3595
3596out:
3597 return ret;
3598}
3599
hayeswangac718b62013-05-02 16:01:25 +00003600static struct ethtool_ops ops = {
3601 .get_drvinfo = rtl8152_get_drvinfo,
3602 .get_settings = rtl8152_get_settings,
3603 .set_settings = rtl8152_set_settings,
3604 .get_link = ethtool_op_get_link,
hayeswang8884f502014-10-28 14:05:52 +08003605 .nway_reset = rtl8152_nway_reset,
hayeswanga5ec27c2014-02-18 21:49:11 +08003606 .get_msglevel = rtl8152_get_msglevel,
3607 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08003608 .get_wol = rtl8152_get_wol,
3609 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08003610 .get_strings = rtl8152_get_strings,
3611 .get_sset_count = rtl8152_get_sset_count,
3612 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangdf35d282014-09-25 20:54:02 +08003613 .get_eee = rtl_ethtool_get_eee,
3614 .set_eee = rtl_ethtool_set_eee,
hayeswangac718b62013-05-02 16:01:25 +00003615};
3616
3617static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
3618{
3619 struct r8152 *tp = netdev_priv(netdev);
3620 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08003621 int res;
3622
hayeswang68714382014-04-11 17:54:31 +08003623 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3624 return -ENODEV;
3625
hayeswang9a4be1b2014-02-18 21:49:07 +08003626 res = usb_autopm_get_interface(tp->intf);
3627 if (res < 0)
3628 goto out;
hayeswangac718b62013-05-02 16:01:25 +00003629
3630 switch (cmd) {
3631 case SIOCGMIIPHY:
3632 data->phy_id = R8152_PHY_ID; /* Internal PHY */
3633 break;
3634
3635 case SIOCGMIIREG:
hayeswangb5403272014-10-09 18:00:26 +08003636 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00003637 data->val_out = r8152_mdio_read(tp, data->reg_num);
hayeswangb5403272014-10-09 18:00:26 +08003638 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00003639 break;
3640
3641 case SIOCSMIIREG:
3642 if (!capable(CAP_NET_ADMIN)) {
3643 res = -EPERM;
3644 break;
3645 }
hayeswangb5403272014-10-09 18:00:26 +08003646 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00003647 r8152_mdio_write(tp, data->reg_num, data->val_in);
hayeswangb5403272014-10-09 18:00:26 +08003648 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00003649 break;
3650
3651 default:
3652 res = -EOPNOTSUPP;
3653 }
3654
hayeswang9a4be1b2014-02-18 21:49:07 +08003655 usb_autopm_put_interface(tp->intf);
3656
3657out:
hayeswangac718b62013-05-02 16:01:25 +00003658 return res;
3659}
3660
hayeswang69b4b7a2014-07-10 10:58:54 +08003661static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
3662{
3663 struct r8152 *tp = netdev_priv(dev);
3664
3665 switch (tp->version) {
3666 case RTL_VER_01:
3667 case RTL_VER_02:
3668 return eth_change_mtu(dev, new_mtu);
3669 default:
3670 break;
3671 }
3672
3673 if (new_mtu < 68 || new_mtu > RTL8153_MAX_MTU)
3674 return -EINVAL;
3675
3676 dev->mtu = new_mtu;
3677
3678 return 0;
3679}
3680
hayeswangac718b62013-05-02 16:01:25 +00003681static const struct net_device_ops rtl8152_netdev_ops = {
3682 .ndo_open = rtl8152_open,
3683 .ndo_stop = rtl8152_close,
3684 .ndo_do_ioctl = rtl8152_ioctl,
3685 .ndo_start_xmit = rtl8152_start_xmit,
3686 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08003687 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00003688 .ndo_set_rx_mode = rtl8152_set_rx_mode,
3689 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08003690 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00003691 .ndo_validate_addr = eth_validate_addr,
3692};
3693
3694static void r8152b_get_version(struct r8152 *tp)
3695{
3696 u32 ocp_data;
3697 u16 version;
3698
3699 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
3700 version = (u16)(ocp_data & VERSION_MASK);
3701
3702 switch (version) {
3703 case 0x4c00:
3704 tp->version = RTL_VER_01;
3705 break;
3706 case 0x4c10:
3707 tp->version = RTL_VER_02;
3708 break;
hayeswang43779f82014-01-02 11:25:10 +08003709 case 0x5c00:
3710 tp->version = RTL_VER_03;
3711 tp->mii.supports_gmii = 1;
3712 break;
3713 case 0x5c10:
3714 tp->version = RTL_VER_04;
3715 tp->mii.supports_gmii = 1;
3716 break;
3717 case 0x5c20:
3718 tp->version = RTL_VER_05;
3719 tp->mii.supports_gmii = 1;
3720 break;
hayeswangac718b62013-05-02 16:01:25 +00003721 default:
3722 netif_info(tp, probe, tp->netdev,
3723 "Unknown version 0x%04x\n", version);
3724 break;
3725 }
3726}
3727
hayeswange3fe0b12014-01-02 11:22:39 +08003728static void rtl8152_unload(struct r8152 *tp)
3729{
hayeswang68714382014-04-11 17:54:31 +08003730 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3731 return;
3732
hayeswang00a5e362014-02-18 21:48:59 +08003733 if (tp->version != RTL_VER_01)
3734 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08003735}
3736
hayeswang43779f82014-01-02 11:25:10 +08003737static void rtl8153_unload(struct r8152 *tp)
3738{
hayeswang68714382014-04-11 17:54:31 +08003739 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3740 return;
3741
hayeswang49be1722014-10-01 13:25:11 +08003742 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003743}
3744
hayeswang31ca1de2014-01-06 17:08:43 +08003745static int rtl_ops_init(struct r8152 *tp, const struct usb_device_id *id)
hayeswangc81229c2014-01-02 11:22:42 +08003746{
3747 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang31ca1de2014-01-06 17:08:43 +08003748 int ret = -ENODEV;
hayeswangc81229c2014-01-02 11:22:42 +08003749
3750 switch (id->idVendor) {
3751 case VENDOR_ID_REALTEK:
3752 switch (id->idProduct) {
3753 case PRODUCT_ID_RTL8152:
3754 ops->init = r8152b_init;
3755 ops->enable = rtl8152_enable;
3756 ops->disable = rtl8152_disable;
hayeswangd70b1132014-09-19 15:17:18 +08003757 ops->up = rtl8152_up;
hayeswangc81229c2014-01-02 11:22:42 +08003758 ops->down = rtl8152_down;
3759 ops->unload = rtl8152_unload;
hayeswangdf35d282014-09-25 20:54:02 +08003760 ops->eee_get = r8152_get_eee;
3761 ops->eee_set = r8152_set_eee;
hayeswang31ca1de2014-01-06 17:08:43 +08003762 ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08003763 break;
hayeswang43779f82014-01-02 11:25:10 +08003764 case PRODUCT_ID_RTL8153:
3765 ops->init = r8153_init;
3766 ops->enable = rtl8153_enable;
hayeswangd70b1132014-09-19 15:17:18 +08003767 ops->disable = rtl8153_disable;
3768 ops->up = rtl8153_up;
hayeswang43779f82014-01-02 11:25:10 +08003769 ops->down = rtl8153_down;
3770 ops->unload = rtl8153_unload;
hayeswangdf35d282014-09-25 20:54:02 +08003771 ops->eee_get = r8153_get_eee;
3772 ops->eee_set = r8153_set_eee;
hayeswang31ca1de2014-01-06 17:08:43 +08003773 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08003774 break;
3775 default:
hayeswang43779f82014-01-02 11:25:10 +08003776 break;
3777 }
3778 break;
3779
3780 case VENDOR_ID_SAMSUNG:
3781 switch (id->idProduct) {
3782 case PRODUCT_ID_SAMSUNG:
3783 ops->init = r8153_init;
3784 ops->enable = rtl8153_enable;
hayeswangd70b1132014-09-19 15:17:18 +08003785 ops->disable = rtl8153_disable;
3786 ops->up = rtl8153_up;
hayeswang43779f82014-01-02 11:25:10 +08003787 ops->down = rtl8153_down;
3788 ops->unload = rtl8153_unload;
hayeswangdf35d282014-09-25 20:54:02 +08003789 ops->eee_get = r8153_get_eee;
3790 ops->eee_set = r8153_set_eee;
hayeswang31ca1de2014-01-06 17:08:43 +08003791 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08003792 break;
hayeswangc81229c2014-01-02 11:22:42 +08003793 default:
hayeswangc81229c2014-01-02 11:22:42 +08003794 break;
3795 }
3796 break;
3797
3798 default:
hayeswangc81229c2014-01-02 11:22:42 +08003799 break;
3800 }
3801
hayeswang31ca1de2014-01-06 17:08:43 +08003802 if (ret)
3803 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
3804
hayeswangc81229c2014-01-02 11:22:42 +08003805 return ret;
3806}
3807
hayeswangac718b62013-05-02 16:01:25 +00003808static int rtl8152_probe(struct usb_interface *intf,
3809 const struct usb_device_id *id)
3810{
3811 struct usb_device *udev = interface_to_usbdev(intf);
3812 struct r8152 *tp;
3813 struct net_device *netdev;
hayeswangebc2ec42013-08-14 20:54:38 +08003814 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003815
hayeswang10c32712014-03-04 20:47:48 +08003816 if (udev->actconfig->desc.bConfigurationValue != 1) {
3817 usb_driver_set_configuration(udev, 1);
3818 return -ENODEV;
3819 }
3820
3821 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00003822 netdev = alloc_etherdev(sizeof(struct r8152));
3823 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08003824 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00003825 return -ENOMEM;
3826 }
3827
hayeswangebc2ec42013-08-14 20:54:38 +08003828 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00003829 tp = netdev_priv(netdev);
3830 tp->msg_enable = 0x7FFF;
3831
hayeswange3ad4122014-01-06 17:08:42 +08003832 tp->udev = udev;
3833 tp->netdev = netdev;
3834 tp->intf = intf;
3835
hayeswang31ca1de2014-01-06 17:08:43 +08003836 ret = rtl_ops_init(tp, id);
3837 if (ret)
3838 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08003839
hayeswangebc2ec42013-08-14 20:54:38 +08003840 tasklet_init(&tp->tl, bottom_half, (unsigned long)tp);
hayeswangb5403272014-10-09 18:00:26 +08003841 mutex_init(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00003842 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
3843
hayeswangac718b62013-05-02 16:01:25 +00003844 netdev->netdev_ops = &rtl8152_netdev_ops;
3845 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08003846
hayeswang60c89072014-03-07 11:04:39 +08003847 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1b2014-03-07 11:04:40 +08003848 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08003849 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
3850 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08003851 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1b2014-03-07 11:04:40 +08003852 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08003853 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
3854 NETIF_F_HW_VLAN_CTAG_RX |
3855 NETIF_F_HW_VLAN_CTAG_TX;
3856 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
3857 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
3858 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08003859
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003860 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08003861 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00003862
3863 tp->mii.dev = netdev;
3864 tp->mii.mdio_read = read_mii_word;
3865 tp->mii.mdio_write = write_mii_word;
3866 tp->mii.phy_id_mask = 0x3f;
3867 tp->mii.reg_num_mask = 0x1f;
3868 tp->mii.phy_id = R8152_PHY_ID;
3869 tp->mii.supports_gmii = 0;
3870
hayeswang9a4be1b2014-02-18 21:49:07 +08003871 intf->needs_remote_wakeup = 1;
3872
hayeswangac718b62013-05-02 16:01:25 +00003873 r8152b_get_version(tp);
hayeswangc81229c2014-01-02 11:22:42 +08003874 tp->rtl_ops.init(tp);
hayeswangac718b62013-05-02 16:01:25 +00003875 set_ethernet_addr(tp);
3876
hayeswangac718b62013-05-02 16:01:25 +00003877 usb_set_intfdata(intf, tp);
hayeswangac718b62013-05-02 16:01:25 +00003878
hayeswangebc2ec42013-08-14 20:54:38 +08003879 ret = register_netdev(netdev);
3880 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08003881 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec42013-08-14 20:54:38 +08003882 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00003883 }
3884
hayeswang21ff2e82014-02-18 21:49:06 +08003885 tp->saved_wolopts = __rtl_get_wol(tp);
3886 if (tp->saved_wolopts)
3887 device_set_wakeup_enable(&udev->dev, true);
3888 else
3889 device_set_wakeup_enable(&udev->dev, false);
3890
hayeswang93ffbea2014-11-05 10:17:02 +08003891 tasklet_disable(&tp->tl);
3892
Hayes Wang4a8deae2014-01-07 11:18:22 +08003893 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00003894
3895 return 0;
3896
hayeswangac718b62013-05-02 16:01:25 +00003897out1:
hayeswangebc2ec42013-08-14 20:54:38 +08003898 usb_set_intfdata(intf, NULL);
hayeswang93ffbea2014-11-05 10:17:02 +08003899 tasklet_kill(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00003900out:
3901 free_netdev(netdev);
hayeswangebc2ec42013-08-14 20:54:38 +08003902 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003903}
3904
hayeswangac718b62013-05-02 16:01:25 +00003905static void rtl8152_disconnect(struct usb_interface *intf)
3906{
3907 struct r8152 *tp = usb_get_intfdata(intf);
3908
3909 usb_set_intfdata(intf, NULL);
3910 if (tp) {
hayeswangf561de32014-09-30 16:48:01 +08003911 struct usb_device *udev = tp->udev;
3912
3913 if (udev->state == USB_STATE_NOTATTACHED)
3914 set_bit(RTL8152_UNPLUG, &tp->flags);
3915
hayeswangac718b62013-05-02 16:01:25 +00003916 tasklet_kill(&tp->tl);
3917 unregister_netdev(tp->netdev);
hayeswangc81229c2014-01-02 11:22:42 +08003918 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00003919 free_netdev(tp->netdev);
3920 }
3921}
3922
3923/* table of devices that work with this driver */
3924static struct usb_device_id rtl8152_table[] = {
hayeswang10c32712014-03-04 20:47:48 +08003925 {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8152)},
3926 {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8153)},
3927 {USB_DEVICE(VENDOR_ID_SAMSUNG, PRODUCT_ID_SAMSUNG)},
hayeswangac718b62013-05-02 16:01:25 +00003928 {}
3929};
3930
3931MODULE_DEVICE_TABLE(usb, rtl8152_table);
3932
3933static struct usb_driver rtl8152_driver = {
3934 .name = MODULENAME,
hayeswangebc2ec42013-08-14 20:54:38 +08003935 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00003936 .probe = rtl8152_probe,
3937 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00003938 .suspend = rtl8152_suspend,
hayeswangebc2ec42013-08-14 20:54:38 +08003939 .resume = rtl8152_resume,
3940 .reset_resume = rtl8152_resume,
hayeswang9a4be1b2014-02-18 21:49:07 +08003941 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08003942 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00003943};
3944
Sachin Kamatb4236daa2013-05-16 17:48:08 +00003945module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00003946
3947MODULE_AUTHOR(DRIVER_AUTHOR);
3948MODULE_DESCRIPTION(DRIVER_DESC);
3949MODULE_LICENSE("GPL");