blob: e2e3b5c9cf7fb411fb6f22c86138fda0b4ebcb4d [file] [log] [blame]
Johannes Berg02a7fa02011-04-05 09:42:12 -07001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Johannes Berg02a7fa02011-04-05 09:42:12 -07004 *
5 * Portions of this file are derived from the ipw3945 project.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
19 *
20 * The full GNU General Public License is included in this distribution in the
21 * file called LICENSE.
22 *
23 * Contact Information:
24 * Intel Linux Wireless <ilw@linux.intel.com>
25 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *
27 *****************************************************************************/
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070028#include <linux/delay.h>
29#include <linux/device.h>
Johannes Berg02a7fa02011-04-05 09:42:12 -070030
31#include "iwl-io.h"
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -070032#include"iwl-csr.h"
33#include "iwl-debug.h"
Johannes Berg02a7fa02011-04-05 09:42:12 -070034
35#define IWL_POLL_INTERVAL 10 /* microseconds */
36
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020037static inline void __iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070038{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020039 iwl_write32(trans, reg, iwl_read32(trans, reg) | mask);
Johannes Berg02a7fa02011-04-05 09:42:12 -070040}
41
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020042static inline void __iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070043{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020044 iwl_write32(trans, reg, iwl_read32(trans, reg) & ~mask);
Johannes Berg02a7fa02011-04-05 09:42:12 -070045}
46
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020047void iwl_set_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070048{
49 unsigned long flags;
50
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020051 spin_lock_irqsave(&trans->reg_lock, flags);
52 __iwl_set_bit(trans, reg, mask);
53 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -070054}
55
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020056void iwl_clear_bit(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -070057{
58 unsigned long flags;
59
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020060 spin_lock_irqsave(&trans->reg_lock, flags);
61 __iwl_clear_bit(trans, reg, mask);
62 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -070063}
64
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020065int iwl_poll_bit(struct iwl_trans *trans, u32 addr,
Johannes Berg02a7fa02011-04-05 09:42:12 -070066 u32 bits, u32 mask, int timeout)
67{
68 int t = 0;
69
70 do {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020071 if ((iwl_read32(trans, addr) & mask) == (bits & mask))
Johannes Berg02a7fa02011-04-05 09:42:12 -070072 return t;
73 udelay(IWL_POLL_INTERVAL);
74 t += IWL_POLL_INTERVAL;
75 } while (t < timeout);
76
77 return -ETIMEDOUT;
78}
79
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020080int iwl_grab_nic_access_silent(struct iwl_trans *trans)
Johannes Berg02a7fa02011-04-05 09:42:12 -070081{
82 int ret;
Johannes Berg02a7fa02011-04-05 09:42:12 -070083
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020084 lockdep_assert_held(&trans->reg_lock);
Johannes Berg02a7fa02011-04-05 09:42:12 -070085
86 /* this bit wakes up the NIC */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020087 __iwl_set_bit(trans, CSR_GP_CNTRL,
88 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg02a7fa02011-04-05 09:42:12 -070089
90 /*
91 * These bits say the device is running, and should keep running for
92 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
93 * but they do not indicate that embedded SRAM is restored yet;
94 * 3945 and 4965 have volatile SRAM, and must save/restore contents
95 * to/from host DRAM when sleeping/waking for power-saving.
96 * Each direction takes approximately 1/4 millisecond; with this
97 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
98 * series of register accesses are expected (e.g. reading Event Log),
99 * to keep device from sleeping.
100 *
101 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
102 * SRAM is okay/restored. We don't check that here because this call
103 * is just for hardware register access; but GP1 MAC_SLEEP check is a
104 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
105 *
106 * 5000 series and later (including 1000 series) have non-volatile SRAM,
107 * and do not save/restore SRAM when power cycling.
108 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200109 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700110 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
111 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
112 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
113 if (ret < 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200114 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700115 return -EIO;
116 }
117
118 return 0;
119}
120
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200121int iwl_grab_nic_access(struct iwl_trans *trans)
Johannes Berg41199042011-04-19 07:42:03 -0700122{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200123 int ret = iwl_grab_nic_access_silent(trans);
Johannes Berg41199042011-04-19 07:42:03 -0700124 if (ret) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200125 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
126 IWL_ERR(trans,
Johannes Berg41199042011-04-19 07:42:03 -0700127 "MAC is in deep sleep!. CSR_GP_CNTRL = 0x%08X\n", val);
128 }
129
130 return ret;
131}
132
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200133void iwl_release_nic_access(struct iwl_trans *trans)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700134{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200135 lockdep_assert_held(&trans->reg_lock);
136 __iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700137 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
138}
139
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200140u32 iwl_read_direct32(struct iwl_trans *trans, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700141{
142 u32 value;
143 unsigned long flags;
144
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200145 spin_lock_irqsave(&trans->reg_lock, flags);
146 iwl_grab_nic_access(trans);
147 value = iwl_read32(trans, reg);
148 iwl_release_nic_access(trans);
149 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700150
151 return value;
152}
153
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200154void iwl_write_direct32(struct iwl_trans *trans, u32 reg, u32 value)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700155{
156 unsigned long flags;
157
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200158 spin_lock_irqsave(&trans->reg_lock, flags);
159 if (!iwl_grab_nic_access(trans)) {
160 iwl_write32(trans, reg, value);
161 iwl_release_nic_access(trans);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700162 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200163 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700164}
165
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166int iwl_poll_direct_bit(struct iwl_trans *trans, u32 addr, u32 mask,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700167 int timeout)
168{
169 int t = 0;
170
171 do {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200172 if ((iwl_read_direct32(trans, addr) & mask) == mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700173 return t;
174 udelay(IWL_POLL_INTERVAL);
175 t += IWL_POLL_INTERVAL;
176 } while (t < timeout);
177
178 return -ETIMEDOUT;
179}
180
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200181static inline u32 __iwl_read_prph(struct iwl_trans *trans, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700182{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200183 iwl_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
Johannes Berg02a7fa02011-04-05 09:42:12 -0700184 rmb();
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200185 return iwl_read32(trans, HBUS_TARG_PRPH_RDAT);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700186}
187
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200188static inline void __iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700189{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200190 iwl_write32(trans, HBUS_TARG_PRPH_WADDR,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700191 ((addr & 0x0000FFFF) | (3 << 24)));
192 wmb();
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200193 iwl_write32(trans, HBUS_TARG_PRPH_WDAT, val);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700194}
195
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200196u32 iwl_read_prph(struct iwl_trans *trans, u32 reg)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700197{
198 unsigned long flags;
199 u32 val;
200
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200201 spin_lock_irqsave(&trans->reg_lock, flags);
202 iwl_grab_nic_access(trans);
203 val = __iwl_read_prph(trans, reg);
204 iwl_release_nic_access(trans);
205 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700206 return val;
207}
208
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200209void iwl_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700210{
211 unsigned long flags;
212
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200213 spin_lock_irqsave(&trans->reg_lock, flags);
214 if (!iwl_grab_nic_access(trans)) {
215 __iwl_write_prph(trans, addr, val);
216 iwl_release_nic_access(trans);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700217 }
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200218 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700219}
220
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200221void iwl_set_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700222{
223 unsigned long flags;
224
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200225 spin_lock_irqsave(&trans->reg_lock, flags);
226 iwl_grab_nic_access(trans);
227 __iwl_write_prph(trans, reg, __iwl_read_prph(trans, reg) | mask);
228 iwl_release_nic_access(trans);
229 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700230}
231
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200232void iwl_set_bits_mask_prph(struct iwl_trans *trans, u32 reg,
Johannes Berg02a7fa02011-04-05 09:42:12 -0700233 u32 bits, u32 mask)
234{
235 unsigned long flags;
236
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200237 spin_lock_irqsave(&trans->reg_lock, flags);
238 iwl_grab_nic_access(trans);
239 __iwl_write_prph(trans, reg,
240 (__iwl_read_prph(trans, reg) & mask) | bits);
241 iwl_release_nic_access(trans);
242 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700243}
244
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200245void iwl_clear_bits_prph(struct iwl_trans *trans, u32 reg, u32 mask)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700246{
247 unsigned long flags;
248 u32 val;
249
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200250 spin_lock_irqsave(&trans->reg_lock, flags);
251 iwl_grab_nic_access(trans);
252 val = __iwl_read_prph(trans, reg);
253 __iwl_write_prph(trans, reg, (val & ~mask));
254 iwl_release_nic_access(trans);
255 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700256}
257
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200258void _iwl_read_targ_mem_words(struct iwl_trans *trans, u32 addr,
Johannes Berge46f6532011-04-13 03:14:43 -0700259 void *buf, int words)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700260{
261 unsigned long flags;
Johannes Berge46f6532011-04-13 03:14:43 -0700262 int offs;
263 u32 *vals = buf;
Johannes Berg02a7fa02011-04-05 09:42:12 -0700264
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200265 spin_lock_irqsave(&trans->reg_lock, flags);
266 iwl_grab_nic_access(trans);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700267
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200268 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700269 rmb();
Johannes Berge46f6532011-04-13 03:14:43 -0700270
271 for (offs = 0; offs < words; offs++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200272 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700273
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200274 iwl_release_nic_access(trans);
275 spin_unlock_irqrestore(&trans->reg_lock, flags);
Johannes Berge46f6532011-04-13 03:14:43 -0700276}
277
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200278u32 iwl_read_targ_mem(struct iwl_trans *trans, u32 addr)
Johannes Berge46f6532011-04-13 03:14:43 -0700279{
280 u32 value;
281
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200282 _iwl_read_targ_mem_words(trans, addr, &value, 1);
Johannes Berge46f6532011-04-13 03:14:43 -0700283
Johannes Berg02a7fa02011-04-05 09:42:12 -0700284 return value;
285}
286
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200287int _iwl_write_targ_mem_words(struct iwl_trans *trans, u32 addr,
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800288 void *buf, int words)
Johannes Berg02a7fa02011-04-05 09:42:12 -0700289{
290 unsigned long flags;
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800291 int offs, result = 0;
292 u32 *vals = buf;
Johannes Berg02a7fa02011-04-05 09:42:12 -0700293
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200294 spin_lock_irqsave(&trans->reg_lock, flags);
295 if (!iwl_grab_nic_access(trans)) {
296 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700297 wmb();
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800298
299 for (offs = 0; offs < words; offs++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200300 iwl_write32(trans, HBUS_TARG_MEM_WDAT, vals[offs]);
301 iwl_release_nic_access(trans);
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800302 } else
303 result = -EBUSY;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200304 spin_unlock_irqrestore(&trans->reg_lock, flags);
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800305
306 return result;
307}
308
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200309int iwl_write_targ_mem(struct iwl_trans *trans, u32 addr, u32 val)
Hsu, Kennyee8ba882011-12-09 03:11:18 -0800310{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200311 return _iwl_write_targ_mem_words(trans, addr, &val, 1);
Johannes Berg02a7fa02011-04-05 09:42:12 -0700312}