blob: eb742895dcbe97a3e7c81813c76eeec2e41bac02 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
17#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060018#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
98/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +000099 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
136
137/*
Shane McDonald95e8f632010-05-06 23:26:57 -0600138 * Bits 18 - 20 of the FPU Status Register will be read as 0,
139 * and should be written as zero.
140 */
141#define FPU_CSR_RSVD 0x001c0000
142
143/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 * X the exception cause indicator
145 * E the exception enable
146 * S the sticky/flag bit
147*/
148#define FPU_CSR_ALL_X 0x0003f000
149#define FPU_CSR_UNI_X 0x00020000
150#define FPU_CSR_INV_X 0x00010000
151#define FPU_CSR_DIV_X 0x00008000
152#define FPU_CSR_OVF_X 0x00004000
153#define FPU_CSR_UDF_X 0x00002000
154#define FPU_CSR_INE_X 0x00001000
155
156#define FPU_CSR_ALL_E 0x00000f80
157#define FPU_CSR_INV_E 0x00000800
158#define FPU_CSR_DIV_E 0x00000400
159#define FPU_CSR_OVF_E 0x00000200
160#define FPU_CSR_UDF_E 0x00000100
161#define FPU_CSR_INE_E 0x00000080
162
163#define FPU_CSR_ALL_S 0x0000007c
164#define FPU_CSR_INV_S 0x00000040
165#define FPU_CSR_DIV_S 0x00000020
166#define FPU_CSR_OVF_S 0x00000010
167#define FPU_CSR_UDF_S 0x00000008
168#define FPU_CSR_INE_S 0x00000004
169
Shane McDonald95e8f632010-05-06 23:26:57 -0600170/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
171#define FPU_CSR_RM 0x00000003
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172#define FPU_CSR_RN 0x0 /* nearest */
173#define FPU_CSR_RZ 0x1 /* towards zero */
174#define FPU_CSR_RU 0x2 /* towards +Infinity */
175#define FPU_CSR_RD 0x3 /* towards -Infinity */
176
177
178/*
179 * Values for PageMask register
180 */
181#ifdef CONFIG_CPU_VR41XX
182
183/* Why doesn't stupidity hurt ... */
184
185#define PM_1K 0x00000000
186#define PM_4K 0x00001800
187#define PM_16K 0x00007800
188#define PM_64K 0x0001f800
189#define PM_256K 0x0007f800
190
191#else
192
193#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200194#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200196#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200198#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200200#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200202#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200204#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200206#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define PM_64M 0x07ffe000
208#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900209#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211#endif
212
213/*
214 * Default page size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
217#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200218#elif defined(CONFIG_PAGE_SIZE_8KB)
219#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#elif defined(CONFIG_PAGE_SIZE_16KB)
221#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200222#elif defined(CONFIG_PAGE_SIZE_32KB)
223#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#elif defined(CONFIG_PAGE_SIZE_64KB)
225#define PM_DEFAULT_MASK PM_64K
226#else
227#error Bad page size configuration!
228#endif
229
David Daneydd794392009-05-27 17:47:43 -0700230/*
231 * Default huge tlb size for a given kernel configuration
232 */
233#ifdef CONFIG_PAGE_SIZE_4KB
234#define PM_HUGE_MASK PM_1M
235#elif defined(CONFIG_PAGE_SIZE_8KB)
236#define PM_HUGE_MASK PM_4M
237#elif defined(CONFIG_PAGE_SIZE_16KB)
238#define PM_HUGE_MASK PM_16M
239#elif defined(CONFIG_PAGE_SIZE_32KB)
240#define PM_HUGE_MASK PM_64M
241#elif defined(CONFIG_PAGE_SIZE_64KB)
242#define PM_HUGE_MASK PM_256M
243#elif defined(CONFIG_HUGETLB_PAGE)
244#error Bad page size configuration for hugetlbfs!
245#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * Values used for computation of new tlb entries
249 */
250#define PL_4K 12
251#define PL_16K 14
252#define PL_64K 16
253#define PL_256K 18
254#define PL_1M 20
255#define PL_4M 22
256#define PL_16M 24
257#define PL_64M 26
258#define PL_256M 28
259
260/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800261 * PageGrain bits
262 */
263#define PG_RIE (_ULCAST_(1) << 31)
264#define PG_XIE (_ULCAST_(1) << 30)
265#define PG_ELPA (_ULCAST_(1) << 29)
266#define PG_ESP (_ULCAST_(1) << 28)
267
268/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 * R4x00 interrupt enable / cause bits
270 */
271#define IE_SW0 (_ULCAST_(1) << 8)
272#define IE_SW1 (_ULCAST_(1) << 9)
273#define IE_IRQ0 (_ULCAST_(1) << 10)
274#define IE_IRQ1 (_ULCAST_(1) << 11)
275#define IE_IRQ2 (_ULCAST_(1) << 12)
276#define IE_IRQ3 (_ULCAST_(1) << 13)
277#define IE_IRQ4 (_ULCAST_(1) << 14)
278#define IE_IRQ5 (_ULCAST_(1) << 15)
279
280/*
281 * R4x00 interrupt cause bits
282 */
283#define C_SW0 (_ULCAST_(1) << 8)
284#define C_SW1 (_ULCAST_(1) << 9)
285#define C_IRQ0 (_ULCAST_(1) << 10)
286#define C_IRQ1 (_ULCAST_(1) << 11)
287#define C_IRQ2 (_ULCAST_(1) << 12)
288#define C_IRQ3 (_ULCAST_(1) << 13)
289#define C_IRQ4 (_ULCAST_(1) << 14)
290#define C_IRQ5 (_ULCAST_(1) << 15)
291
292/*
293 * Bitfields in the R4xx0 cp0 status register
294 */
295#define ST0_IE 0x00000001
296#define ST0_EXL 0x00000002
297#define ST0_ERL 0x00000004
298#define ST0_KSU 0x00000018
299# define KSU_USER 0x00000010
300# define KSU_SUPERVISOR 0x00000008
301# define KSU_KERNEL 0x00000000
302#define ST0_UX 0x00000020
303#define ST0_SX 0x00000040
304#define ST0_KX 0x00000080
305#define ST0_DE 0x00010000
306#define ST0_CE 0x00020000
307
308/*
309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
310 * cacheops in userspace. This bit exists only on RM7000 and RM9000
311 * processors.
312 */
313#define ST0_CO 0x08000000
314
315/*
316 * Bitfields in the R[23]000 cp0 status register.
317 */
318#define ST0_IEC 0x00000001
319#define ST0_KUC 0x00000002
320#define ST0_IEP 0x00000004
321#define ST0_KUP 0x00000008
322#define ST0_IEO 0x00000010
323#define ST0_KUO 0x00000020
324/* bits 6 & 7 are reserved on R[23]000 */
325#define ST0_ISC 0x00010000
326#define ST0_SWC 0x00020000
327#define ST0_CM 0x00080000
328
329/*
330 * Bits specific to the R4640/R4650
331 */
332#define ST0_UM (_ULCAST_(1) << 4)
333#define ST0_IL (_ULCAST_(1) << 23)
334#define ST0_DL (_ULCAST_(1) << 24)
335
336/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100337 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000338 */
339#define ST0_MX 0x01000000
340
341/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 * Bitfields in the TX39 family CP0 Configuration Register 3
343 */
344#define TX39_CONF_ICS_SHIFT 19
345#define TX39_CONF_ICS_MASK 0x00380000
346#define TX39_CONF_ICS_1KB 0x00000000
347#define TX39_CONF_ICS_2KB 0x00080000
348#define TX39_CONF_ICS_4KB 0x00100000
349#define TX39_CONF_ICS_8KB 0x00180000
350#define TX39_CONF_ICS_16KB 0x00200000
351
352#define TX39_CONF_DCS_SHIFT 16
353#define TX39_CONF_DCS_MASK 0x00070000
354#define TX39_CONF_DCS_1KB 0x00000000
355#define TX39_CONF_DCS_2KB 0x00010000
356#define TX39_CONF_DCS_4KB 0x00020000
357#define TX39_CONF_DCS_8KB 0x00030000
358#define TX39_CONF_DCS_16KB 0x00040000
359
360#define TX39_CONF_CWFON 0x00004000
361#define TX39_CONF_WBON 0x00002000
362#define TX39_CONF_RF_SHIFT 10
363#define TX39_CONF_RF_MASK 0x00000c00
364#define TX39_CONF_DOZE 0x00000200
365#define TX39_CONF_HALT 0x00000100
366#define TX39_CONF_LOCK 0x00000080
367#define TX39_CONF_ICE 0x00000020
368#define TX39_CONF_DCE 0x00000010
369#define TX39_CONF_IRSIZE_SHIFT 2
370#define TX39_CONF_IRSIZE_MASK 0x0000000c
371#define TX39_CONF_DRSIZE_SHIFT 0
372#define TX39_CONF_DRSIZE_MASK 0x00000003
373
374/*
375 * Status register bits available in all MIPS CPUs.
376 */
377#define ST0_IM 0x0000ff00
378#define STATUSB_IP0 8
379#define STATUSF_IP0 (_ULCAST_(1) << 8)
380#define STATUSB_IP1 9
381#define STATUSF_IP1 (_ULCAST_(1) << 9)
382#define STATUSB_IP2 10
383#define STATUSF_IP2 (_ULCAST_(1) << 10)
384#define STATUSB_IP3 11
385#define STATUSF_IP3 (_ULCAST_(1) << 11)
386#define STATUSB_IP4 12
387#define STATUSF_IP4 (_ULCAST_(1) << 12)
388#define STATUSB_IP5 13
389#define STATUSF_IP5 (_ULCAST_(1) << 13)
390#define STATUSB_IP6 14
391#define STATUSF_IP6 (_ULCAST_(1) << 14)
392#define STATUSB_IP7 15
393#define STATUSF_IP7 (_ULCAST_(1) << 15)
394#define STATUSB_IP8 0
395#define STATUSF_IP8 (_ULCAST_(1) << 0)
396#define STATUSB_IP9 1
397#define STATUSF_IP9 (_ULCAST_(1) << 1)
398#define STATUSB_IP10 2
399#define STATUSF_IP10 (_ULCAST_(1) << 2)
400#define STATUSB_IP11 3
401#define STATUSF_IP11 (_ULCAST_(1) << 3)
402#define STATUSB_IP12 4
403#define STATUSF_IP12 (_ULCAST_(1) << 4)
404#define STATUSB_IP13 5
405#define STATUSF_IP13 (_ULCAST_(1) << 5)
406#define STATUSB_IP14 6
407#define STATUSF_IP14 (_ULCAST_(1) << 6)
408#define STATUSB_IP15 7
409#define STATUSF_IP15 (_ULCAST_(1) << 7)
410#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700411#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#define ST0_SR 0x00100000
413#define ST0_TS 0x00200000
414#define ST0_BEV 0x00400000
415#define ST0_RE 0x02000000
416#define ST0_FR 0x04000000
417#define ST0_CU 0xf0000000
418#define ST0_CU0 0x10000000
419#define ST0_CU1 0x20000000
420#define ST0_CU2 0x40000000
421#define ST0_CU3 0x80000000
422#define ST0_XX 0x80000000 /* MIPS IV naming */
423
424/*
David VomLehn010c1082009-12-21 17:49:22 -0800425 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
426 *
427 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
428 */
429#define INTCTLB_IPPCI 26
430#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
431#define INTCTLB_IPTI 29
432#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
433
434/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 * Bitfields and bit numbers in the coprocessor 0 cause register.
436 *
437 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
438 */
439#define CAUSEB_EXCCODE 2
440#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
441#define CAUSEB_IP 8
442#define CAUSEF_IP (_ULCAST_(255) << 8)
443#define CAUSEB_IP0 8
444#define CAUSEF_IP0 (_ULCAST_(1) << 8)
445#define CAUSEB_IP1 9
446#define CAUSEF_IP1 (_ULCAST_(1) << 9)
447#define CAUSEB_IP2 10
448#define CAUSEF_IP2 (_ULCAST_(1) << 10)
449#define CAUSEB_IP3 11
450#define CAUSEF_IP3 (_ULCAST_(1) << 11)
451#define CAUSEB_IP4 12
452#define CAUSEF_IP4 (_ULCAST_(1) << 12)
453#define CAUSEB_IP5 13
454#define CAUSEF_IP5 (_ULCAST_(1) << 13)
455#define CAUSEB_IP6 14
456#define CAUSEF_IP6 (_ULCAST_(1) << 14)
457#define CAUSEB_IP7 15
458#define CAUSEF_IP7 (_ULCAST_(1) << 15)
459#define CAUSEB_IV 23
460#define CAUSEF_IV (_ULCAST_(1) << 23)
Al Cooperda4b62c2012-07-13 16:44:51 -0400461#define CAUSEB_PCI 26
462#define CAUSEF_PCI (_ULCAST_(1) << 26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463#define CAUSEB_CE 28
464#define CAUSEF_CE (_ULCAST_(3) << 28)
David VomLehn010c1082009-12-21 17:49:22 -0800465#define CAUSEB_TI 30
466#define CAUSEF_TI (_ULCAST_(1) << 30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467#define CAUSEB_BD 31
468#define CAUSEF_BD (_ULCAST_(1) << 31)
469
470/*
471 * Bits in the coprocessor 0 config register.
472 */
473/* Generic bits. */
474#define CONF_CM_CACHABLE_NO_WA 0
475#define CONF_CM_CACHABLE_WA 1
476#define CONF_CM_UNCACHED 2
477#define CONF_CM_CACHABLE_NONCOHERENT 3
478#define CONF_CM_CACHABLE_CE 4
479#define CONF_CM_CACHABLE_COW 5
480#define CONF_CM_CACHABLE_CUW 6
481#define CONF_CM_CACHABLE_ACCELERATED 7
482#define CONF_CM_CMASK 7
483#define CONF_BE (_ULCAST_(1) << 15)
484
485/* Bits common to various processors. */
486#define CONF_CU (_ULCAST_(1) << 3)
487#define CONF_DB (_ULCAST_(1) << 4)
488#define CONF_IB (_ULCAST_(1) << 5)
489#define CONF_DC (_ULCAST_(7) << 6)
490#define CONF_IC (_ULCAST_(7) << 9)
491#define CONF_EB (_ULCAST_(1) << 13)
492#define CONF_EM (_ULCAST_(1) << 14)
493#define CONF_SM (_ULCAST_(1) << 16)
494#define CONF_SC (_ULCAST_(1) << 17)
495#define CONF_EW (_ULCAST_(3) << 18)
496#define CONF_EP (_ULCAST_(15)<< 24)
497#define CONF_EC (_ULCAST_(7) << 28)
498#define CONF_CM (_ULCAST_(1) << 31)
499
500/* Bits specific to the R4xx0. */
501#define R4K_CONF_SW (_ULCAST_(1) << 20)
502#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000503#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* Bits specific to the R5000. */
506#define R5K_CONF_SE (_ULCAST_(1) << 12)
507#define R5K_CONF_SS (_ULCAST_(3) << 20)
508
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000509/* Bits specific to the RM7000. */
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000510#define RM7K_CONF_SE (_ULCAST_(1) << 3)
511#define RM7K_CONF_TE (_ULCAST_(1) << 12)
512#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
513#define RM7K_CONF_TC (_ULCAST_(1) << 17)
514#define RM7K_CONF_SI (_ULCAST_(3) << 20)
515#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517/* Bits specific to the R10000. */
518#define R10K_CONF_DN (_ULCAST_(3) << 3)
519#define R10K_CONF_CT (_ULCAST_(1) << 5)
520#define R10K_CONF_PE (_ULCAST_(1) << 6)
521#define R10K_CONF_PM (_ULCAST_(3) << 7)
522#define R10K_CONF_EC (_ULCAST_(15)<< 9)
523#define R10K_CONF_SB (_ULCAST_(1) << 13)
524#define R10K_CONF_SK (_ULCAST_(1) << 14)
525#define R10K_CONF_SS (_ULCAST_(7) << 16)
526#define R10K_CONF_SC (_ULCAST_(7) << 19)
527#define R10K_CONF_DC (_ULCAST_(7) << 26)
528#define R10K_CONF_IC (_ULCAST_(7) << 29)
529
530/* Bits specific to the VR41xx. */
531#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900532#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900533#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534#define VR41_CONF_M16 (_ULCAST_(1) << 20)
535#define VR41_CONF_AD (_ULCAST_(1) << 23)
536
537/* Bits specific to the R30xx. */
538#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
539#define R30XX_CONF_REV (_ULCAST_(1) << 22)
540#define R30XX_CONF_AC (_ULCAST_(1) << 23)
541#define R30XX_CONF_RF (_ULCAST_(1) << 24)
542#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
543#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
544#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
545#define R30XX_CONF_SB (_ULCAST_(1) << 30)
546#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
547
548/* Bits specific to the TX49. */
549#define TX49_CONF_DC (_ULCAST_(1) << 16)
550#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
551#define TX49_CONF_HALT (_ULCAST_(1) << 18)
552#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
553
554/* Bits specific to the MIPS32/64 PRA. */
555#define MIPS_CONF_MT (_ULCAST_(7) << 7)
556#define MIPS_CONF_AR (_ULCAST_(7) << 10)
557#define MIPS_CONF_AT (_ULCAST_(3) << 13)
558#define MIPS_CONF_M (_ULCAST_(1) << 31)
559
560/*
Ralf Baechle41943182005-05-05 16:45:59 +0000561 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
562 */
563#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
564#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
565#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
566#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
567#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
568#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
569#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
570#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
571#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
572#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
573#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
574#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
575#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
576#define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
577
578#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
579#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
580#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
581#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
582#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
583#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
584#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
585#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
586
587#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
588#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
Ralf Baechle8f406112005-07-14 07:34:18 +0000589#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Ralf Baechle41943182005-05-05 16:45:59 +0000590#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
591#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
592#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
593#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000594#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500595#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500596#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100597#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Ralf Baechle41943182005-05-05 16:45:59 +0000598
David Daney1b362e32010-01-22 14:41:15 -0800599#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
600#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
601#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
602
Steven J. Hill006a8512012-06-26 04:11:03 +0000603#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
604
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100605#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
606
Marc St-Jean9267a302007-06-14 15:55:31 -0600607#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
608
609
Ralf Baechle41943182005-05-05 16:45:59 +0000610/*
611 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
612 */
613#define MIPS_FPIR_S (_ULCAST_(1) << 16)
614#define MIPS_FPIR_D (_ULCAST_(1) << 17)
615#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
616#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
617#define MIPS_FPIR_W (_ULCAST_(1) << 20)
618#define MIPS_FPIR_L (_ULCAST_(1) << 21)
619#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621#ifndef __ASSEMBLY__
622
623/*
624 * Functions to access the R10000 performance counters. These are basically
625 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
626 * performance counter number encoded into bits 1 ... 5 of the instruction.
627 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
628 * disassembler these will look like an access to sel 0 or 1.
629 */
630#define read_r10k_perf_cntr(counter) \
631({ \
632 unsigned int __res; \
633 __asm__ __volatile__( \
634 "mfpc\t%0, %1" \
635 : "=r" (__res) \
636 : "i" (counter)); \
637 \
638 __res; \
639})
640
641#define write_r10k_perf_cntr(counter,val) \
642do { \
643 __asm__ __volatile__( \
644 "mtpc\t%0, %1" \
645 : \
646 : "r" (val), "i" (counter)); \
647} while (0)
648
649#define read_r10k_perf_event(counter) \
650({ \
651 unsigned int __res; \
652 __asm__ __volatile__( \
653 "mfps\t%0, %1" \
654 : "=r" (__res) \
655 : "i" (counter)); \
656 \
657 __res; \
658})
659
660#define write_r10k_perf_cntl(counter,val) \
661do { \
662 __asm__ __volatile__( \
663 "mtps\t%0, %1" \
664 : \
665 : "r" (val), "i" (counter)); \
666} while (0)
667
668
669/*
670 * Macros to access the system control coprocessor
671 */
672
673#define __read_32bit_c0_register(source, sel) \
674({ int __res; \
675 if (sel == 0) \
676 __asm__ __volatile__( \
677 "mfc0\t%0, " #source "\n\t" \
678 : "=r" (__res)); \
679 else \
680 __asm__ __volatile__( \
681 ".set\tmips32\n\t" \
682 "mfc0\t%0, " #source ", " #sel "\n\t" \
683 ".set\tmips0\n\t" \
684 : "=r" (__res)); \
685 __res; \
686})
687
688#define __read_64bit_c0_register(source, sel) \
689({ unsigned long long __res; \
690 if (sizeof(unsigned long) == 4) \
691 __res = __read_64bit_c0_split(source, sel); \
692 else if (sel == 0) \
693 __asm__ __volatile__( \
694 ".set\tmips3\n\t" \
695 "dmfc0\t%0, " #source "\n\t" \
696 ".set\tmips0" \
697 : "=r" (__res)); \
698 else \
699 __asm__ __volatile__( \
700 ".set\tmips64\n\t" \
701 "dmfc0\t%0, " #source ", " #sel "\n\t" \
702 ".set\tmips0" \
703 : "=r" (__res)); \
704 __res; \
705})
706
707#define __write_32bit_c0_register(register, sel, value) \
708do { \
709 if (sel == 0) \
710 __asm__ __volatile__( \
711 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000712 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 else \
714 __asm__ __volatile__( \
715 ".set\tmips32\n\t" \
716 "mtc0\t%z0, " #register ", " #sel "\n\t" \
717 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000718 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719} while (0)
720
721#define __write_64bit_c0_register(register, sel, value) \
722do { \
723 if (sizeof(unsigned long) == 4) \
724 __write_64bit_c0_split(register, sel, value); \
725 else if (sel == 0) \
726 __asm__ __volatile__( \
727 ".set\tmips3\n\t" \
728 "dmtc0\t%z0, " #register "\n\t" \
729 ".set\tmips0" \
730 : : "Jr" (value)); \
731 else \
732 __asm__ __volatile__( \
733 ".set\tmips64\n\t" \
734 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
735 ".set\tmips0" \
736 : : "Jr" (value)); \
737} while (0)
738
739#define __read_ulong_c0_register(reg, sel) \
740 ((sizeof(unsigned long) == 4) ? \
741 (unsigned long) __read_32bit_c0_register(reg, sel) : \
742 (unsigned long) __read_64bit_c0_register(reg, sel))
743
744#define __write_ulong_c0_register(reg, sel, val) \
745do { \
746 if (sizeof(unsigned long) == 4) \
747 __write_32bit_c0_register(reg, sel, val); \
748 else \
749 __write_64bit_c0_register(reg, sel, val); \
750} while (0)
751
752/*
753 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
754 */
755#define __read_32bit_c0_ctrl_register(source) \
756({ int __res; \
757 __asm__ __volatile__( \
758 "cfc0\t%0, " #source "\n\t" \
759 : "=r" (__res)); \
760 __res; \
761})
762
763#define __write_32bit_c0_ctrl_register(register, value) \
764do { \
765 __asm__ __volatile__( \
766 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000767 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768} while (0)
769
770/*
771 * These versions are only needed for systems with more than 38 bits of
772 * physical address space running the 32-bit kernel. That's none atm :-)
773 */
774#define __read_64bit_c0_split(source, sel) \
775({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900776 unsigned long long __val; \
777 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900779 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 if (sel == 0) \
781 __asm__ __volatile__( \
782 ".set\tmips64\n\t" \
783 "dmfc0\t%M0, " #source "\n\t" \
784 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200785 "dsra\t%M0, %M0, 32\n\t" \
786 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900788 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 else \
790 __asm__ __volatile__( \
791 ".set\tmips64\n\t" \
792 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
793 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200794 "dsra\t%M0, %M0, 32\n\t" \
795 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900797 : "=r" (__val)); \
798 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900800 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801})
802
803#define __write_64bit_c0_split(source, sel, val) \
804do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900805 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900807 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 if (sel == 0) \
809 __asm__ __volatile__( \
810 ".set\tmips64\n\t" \
811 "dsll\t%L0, %L0, 32\n\t" \
812 "dsrl\t%L0, %L0, 32\n\t" \
813 "dsll\t%M0, %M0, 32\n\t" \
814 "or\t%L0, %L0, %M0\n\t" \
815 "dmtc0\t%L0, " #source "\n\t" \
816 ".set\tmips0" \
817 : : "r" (val)); \
818 else \
819 __asm__ __volatile__( \
820 ".set\tmips64\n\t" \
821 "dsll\t%L0, %L0, 32\n\t" \
822 "dsrl\t%L0, %L0, 32\n\t" \
823 "dsll\t%M0, %M0, 32\n\t" \
824 "or\t%L0, %L0, %M0\n\t" \
825 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
826 ".set\tmips0" \
827 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900828 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829} while (0)
830
831#define read_c0_index() __read_32bit_c0_register($0, 0)
832#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
833
Ralf Baechle272bace2008-05-26 09:35:47 +0100834#define read_c0_random() __read_32bit_c0_register($1, 0)
835#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
836
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
838#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
839
840#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
841#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
842
843#define read_c0_conf() __read_32bit_c0_register($3, 0)
844#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
845
846#define read_c0_context() __read_ulong_c0_register($4, 0)
847#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
848
Ralf Baechlea3692022007-07-10 17:33:02 +0100849#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
850#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
853#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
854
David Daney9fe2e9d2010-02-10 15:12:45 -0800855#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
856#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858#define read_c0_wired() __read_32bit_c0_register($6, 0)
859#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
860
861#define read_c0_info() __read_32bit_c0_register($7, 0)
862
863#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
864#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
865
Ralf Baechle15c4f672006-03-29 18:51:06 +0100866#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
867#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869#define read_c0_count() __read_32bit_c0_register($9, 0)
870#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
871
Pete Popovbdf21b12005-07-14 17:47:57 +0000872#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
873#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
874
875#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
876#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
879#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
880
881#define read_c0_compare() __read_32bit_c0_register($11, 0)
882#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
883
Pete Popovbdf21b12005-07-14 17:47:57 +0000884#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
885#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
886
887#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
888#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100891#ifdef CONFIG_MIPS_MT_SMTC
892#define write_c0_status(val) \
893do { \
894 __write_32bit_c0_register($12, 0, val); \
895 __ehb(); \
896} while (0)
897#else
898/*
899 * Legacy non-SMTC code, which may be hazardous
900 * but which might not support EHB
901 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100903#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905#define read_c0_cause() __read_32bit_c0_register($13, 0)
906#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
907
908#define read_c0_epc() __read_ulong_c0_register($14, 0)
909#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
910
911#define read_c0_prid() __read_32bit_c0_register($15, 0)
912
913#define read_c0_config() __read_32bit_c0_register($16, 0)
914#define read_c0_config1() __read_32bit_c0_register($16, 1)
915#define read_c0_config2() __read_32bit_c0_register($16, 2)
916#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +0000917#define read_c0_config4() __read_32bit_c0_register($16, 4)
918#define read_c0_config5() __read_32bit_c0_register($16, 5)
919#define read_c0_config6() __read_32bit_c0_register($16, 6)
920#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
922#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
923#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
924#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +0000925#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
926#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
927#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
928#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
930/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300931 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 */
933#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
934#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
935#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
936#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
937#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
938#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
939#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
940#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
941#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
942#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
943#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
944#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
945#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
946#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
947#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
948#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
949
950/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300951 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 */
953#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
954#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
955#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
956#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
957#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
958#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
959#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
960#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
961
962#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
963#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
964#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
965#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
966#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
967#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
968#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
969#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
970
971#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
972#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
973
974#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
975#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
976
977#define read_c0_framemask() __read_32bit_c0_register($21, 0)
978#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
979
980/* RM9000 PerfControl performance counter control register */
981#define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
982#define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
983
984#define read_c0_diag() __read_32bit_c0_register($22, 0)
985#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
986
987#define read_c0_diag1() __read_32bit_c0_register($22, 1)
988#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
989
990#define read_c0_diag2() __read_32bit_c0_register($22, 2)
991#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
992
993#define read_c0_diag3() __read_32bit_c0_register($22, 3)
994#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
995
996#define read_c0_diag4() __read_32bit_c0_register($22, 4)
997#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
998
999#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1000#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1001
1002#define read_c0_debug() __read_32bit_c0_register($23, 0)
1003#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1004
1005#define read_c0_depc() __read_ulong_c0_register($24, 0)
1006#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1007
1008/*
1009 * MIPS32 / MIPS64 performance counters
1010 */
1011#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
1012#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1013#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
1014#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001015#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1016#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
1018#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1019#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
1020#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001021#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1022#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
1024#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1025#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
1026#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001027#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1028#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
1030#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1031#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
1032#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001033#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1034#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036/* RM9000 PerfCount performance counter register */
1037#define read_c0_perfcount() __read_64bit_c0_register($25, 0)
1038#define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
1039
1040#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1041#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1042
1043#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
1044#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1045
1046#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1047
1048#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
1049#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1050
1051#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1052#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1053
Ralf Baechle41c594a2006-04-05 09:45:45 +01001054#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1055#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1056
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001057#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1058#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1059
1060#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1061#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1062
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1064#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1065
1066#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1067#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1068
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001069/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001070#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001071#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1072
1073#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1074#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1075
1076#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1077#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1078
1079#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1080#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1081
Ralf Baechle21a151d2007-10-11 23:46:15 +01001082#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001083#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1084
David Daneyed918c22008-12-11 15:33:24 -08001085
1086/* Cavium OCTEON (cnMIPS) */
1087#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1088#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1089
1090#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1091#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1092
1093#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
1094#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1095/*
1096 * The cacheerr registers are not standardized. On OCTEON, they are
1097 * 64 bits wide.
1098 */
1099#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1100#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1101
1102#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1103#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1104
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001105/* BMIPS3300 */
1106#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1107#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1108
1109#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1110#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1111
1112#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1113#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1114
Kevin Cernekee020232f2011-11-16 01:25:44 +00001115/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001116#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1117#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1118
1119#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1120#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1121
1122#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1123#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1124
1125#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1126#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1127
1128#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1129#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1130
1131/* BMIPS5000 */
1132#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1133#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1134
1135#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1136#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1137
1138#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1139#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1140
1141#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1142#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1143
1144#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1145#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1146
1147#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1148#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150/*
1151 * Macros to access the floating point coprocessor control registers
1152 */
1153#define read_32bit_cp1_register(source) \
1154({ int __res; \
1155 __asm__ __volatile__( \
1156 ".set\tpush\n\t" \
1157 ".set\treorder\n\t" \
David Daney25c30002008-12-11 15:33:25 -08001158 /* gas fails to assemble cfc1 for some archs (octeon).*/ \
1159 ".set\tmips1\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 "cfc1\t%0,"STR(source)"\n\t" \
1161 ".set\tpop" \
1162 : "=r" (__res)); \
1163 __res;})
1164
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001165#define rddsp(mask) \
1166({ \
1167 unsigned int __res; \
1168 \
1169 __asm__ __volatile__( \
1170 " .set push \n" \
1171 " .set noat \n" \
1172 " # rddsp $1, %x1 \n" \
1173 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1174 " move %0, $1 \n" \
1175 " .set pop \n" \
1176 : "=r" (__res) \
1177 : "i" (mask)); \
1178 __res; \
1179})
1180
1181#define wrdsp(val, mask) \
1182do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001183 __asm__ __volatile__( \
1184 " .set push \n" \
1185 " .set noat \n" \
1186 " move $1, %0 \n" \
1187 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00001188 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001189 " .set pop \n" \
1190 : \
1191 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001192} while (0)
1193
1194#if 0 /* Need DSP ASE capable assembler ... */
1195#define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
1196#define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
1197#define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
1198#define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
1199
1200#define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
1201#define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
1202#define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
1203#define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
1204
1205#define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
1206#define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
1207#define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
1208#define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
1209
1210#define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
1211#define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
1212#define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
1213#define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
1214
1215#else
1216
1217#define mfhi0() \
1218({ \
1219 unsigned long __treg; \
1220 \
1221 __asm__ __volatile__( \
1222 " .set push \n" \
1223 " .set noat \n" \
1224 " # mfhi %0, $ac0 \n" \
1225 " .word 0x00000810 \n" \
1226 " move %0, $1 \n" \
1227 " .set pop \n" \
1228 : "=r" (__treg)); \
1229 __treg; \
1230})
1231
1232#define mfhi1() \
1233({ \
1234 unsigned long __treg; \
1235 \
1236 __asm__ __volatile__( \
1237 " .set push \n" \
1238 " .set noat \n" \
1239 " # mfhi %0, $ac1 \n" \
1240 " .word 0x00200810 \n" \
1241 " move %0, $1 \n" \
1242 " .set pop \n" \
1243 : "=r" (__treg)); \
1244 __treg; \
1245})
1246
1247#define mfhi2() \
1248({ \
1249 unsigned long __treg; \
1250 \
1251 __asm__ __volatile__( \
1252 " .set push \n" \
1253 " .set noat \n" \
1254 " # mfhi %0, $ac2 \n" \
1255 " .word 0x00400810 \n" \
1256 " move %0, $1 \n" \
1257 " .set pop \n" \
1258 : "=r" (__treg)); \
1259 __treg; \
1260})
1261
1262#define mfhi3() \
1263({ \
1264 unsigned long __treg; \
1265 \
1266 __asm__ __volatile__( \
1267 " .set push \n" \
1268 " .set noat \n" \
1269 " # mfhi %0, $ac3 \n" \
1270 " .word 0x00600810 \n" \
1271 " move %0, $1 \n" \
1272 " .set pop \n" \
1273 : "=r" (__treg)); \
1274 __treg; \
1275})
1276
1277#define mflo0() \
1278({ \
1279 unsigned long __treg; \
1280 \
1281 __asm__ __volatile__( \
1282 " .set push \n" \
1283 " .set noat \n" \
1284 " # mflo %0, $ac0 \n" \
1285 " .word 0x00000812 \n" \
1286 " move %0, $1 \n" \
1287 " .set pop \n" \
1288 : "=r" (__treg)); \
1289 __treg; \
1290})
1291
1292#define mflo1() \
1293({ \
1294 unsigned long __treg; \
1295 \
1296 __asm__ __volatile__( \
1297 " .set push \n" \
1298 " .set noat \n" \
1299 " # mflo %0, $ac1 \n" \
1300 " .word 0x00200812 \n" \
1301 " move %0, $1 \n" \
1302 " .set pop \n" \
1303 : "=r" (__treg)); \
1304 __treg; \
1305})
1306
1307#define mflo2() \
1308({ \
1309 unsigned long __treg; \
1310 \
1311 __asm__ __volatile__( \
1312 " .set push \n" \
1313 " .set noat \n" \
1314 " # mflo %0, $ac2 \n" \
1315 " .word 0x00400812 \n" \
1316 " move %0, $1 \n" \
1317 " .set pop \n" \
1318 : "=r" (__treg)); \
1319 __treg; \
1320})
1321
1322#define mflo3() \
1323({ \
1324 unsigned long __treg; \
1325 \
1326 __asm__ __volatile__( \
1327 " .set push \n" \
1328 " .set noat \n" \
1329 " # mflo %0, $ac3 \n" \
1330 " .word 0x00600812 \n" \
1331 " move %0, $1 \n" \
1332 " .set pop \n" \
1333 : "=r" (__treg)); \
1334 __treg; \
1335})
1336
1337#define mthi0(x) \
1338do { \
1339 __asm__ __volatile__( \
1340 " .set push \n" \
1341 " .set noat \n" \
1342 " move $1, %0 \n" \
1343 " # mthi $1, $ac0 \n" \
1344 " .word 0x00200011 \n" \
1345 " .set pop \n" \
1346 : \
1347 : "r" (x)); \
1348} while (0)
1349
1350#define mthi1(x) \
1351do { \
1352 __asm__ __volatile__( \
1353 " .set push \n" \
1354 " .set noat \n" \
1355 " move $1, %0 \n" \
1356 " # mthi $1, $ac1 \n" \
1357 " .word 0x00200811 \n" \
1358 " .set pop \n" \
1359 : \
1360 : "r" (x)); \
1361} while (0)
1362
1363#define mthi2(x) \
1364do { \
1365 __asm__ __volatile__( \
1366 " .set push \n" \
1367 " .set noat \n" \
1368 " move $1, %0 \n" \
1369 " # mthi $1, $ac2 \n" \
1370 " .word 0x00201011 \n" \
1371 " .set pop \n" \
1372 : \
1373 : "r" (x)); \
1374} while (0)
1375
1376#define mthi3(x) \
1377do { \
1378 __asm__ __volatile__( \
1379 " .set push \n" \
1380 " .set noat \n" \
1381 " move $1, %0 \n" \
1382 " # mthi $1, $ac3 \n" \
1383 " .word 0x00201811 \n" \
1384 " .set pop \n" \
1385 : \
1386 : "r" (x)); \
1387} while (0)
1388
1389#define mtlo0(x) \
1390do { \
1391 __asm__ __volatile__( \
1392 " .set push \n" \
1393 " .set noat \n" \
1394 " move $1, %0 \n" \
1395 " # mtlo $1, $ac0 \n" \
1396 " .word 0x00200013 \n" \
1397 " .set pop \n" \
1398 : \
1399 : "r" (x)); \
1400} while (0)
1401
1402#define mtlo1(x) \
1403do { \
1404 __asm__ __volatile__( \
1405 " .set push \n" \
1406 " .set noat \n" \
1407 " move $1, %0 \n" \
1408 " # mtlo $1, $ac1 \n" \
1409 " .word 0x00200813 \n" \
1410 " .set pop \n" \
1411 : \
1412 : "r" (x)); \
1413} while (0)
1414
1415#define mtlo2(x) \
1416do { \
1417 __asm__ __volatile__( \
1418 " .set push \n" \
1419 " .set noat \n" \
1420 " move $1, %0 \n" \
1421 " # mtlo $1, $ac2 \n" \
1422 " .word 0x00201013 \n" \
1423 " .set pop \n" \
1424 : \
1425 : "r" (x)); \
1426} while (0)
1427
1428#define mtlo3(x) \
1429do { \
1430 __asm__ __volatile__( \
1431 " .set push \n" \
1432 " .set noat \n" \
1433 " move $1, %0 \n" \
1434 " # mtlo $1, $ac3 \n" \
1435 " .word 0x00201813 \n" \
1436 " .set pop \n" \
1437 : \
1438 : "r" (x)); \
1439} while (0)
1440
1441#endif
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443/*
1444 * TLB operations.
1445 *
1446 * It is responsibility of the caller to take care of any TLB hazards.
1447 */
1448static inline void tlb_probe(void)
1449{
1450 __asm__ __volatile__(
1451 ".set noreorder\n\t"
1452 "tlbp\n\t"
1453 ".set reorder");
1454}
1455
1456static inline void tlb_read(void)
1457{
Marc St-Jean9267a302007-06-14 15:55:31 -06001458#if MIPS34K_MISSED_ITLB_WAR
1459 int res = 0;
1460
1461 __asm__ __volatile__(
1462 " .set push \n"
1463 " .set noreorder \n"
1464 " .set noat \n"
1465 " .set mips32r2 \n"
1466 " .word 0x41610001 # dvpe $1 \n"
1467 " move %0, $1 \n"
1468 " ehb \n"
1469 " .set pop \n"
1470 : "=r" (res));
1471
1472 instruction_hazard();
1473#endif
1474
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 __asm__ __volatile__(
1476 ".set noreorder\n\t"
1477 "tlbr\n\t"
1478 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06001479
1480#if MIPS34K_MISSED_ITLB_WAR
1481 if ((res & _ULCAST_(1)))
1482 __asm__ __volatile__(
1483 " .set push \n"
1484 " .set noreorder \n"
1485 " .set noat \n"
1486 " .set mips32r2 \n"
1487 " .word 0x41600021 # evpe \n"
1488 " ehb \n"
1489 " .set pop \n");
1490#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491}
1492
1493static inline void tlb_write_indexed(void)
1494{
1495 __asm__ __volatile__(
1496 ".set noreorder\n\t"
1497 "tlbwi\n\t"
1498 ".set reorder");
1499}
1500
1501static inline void tlb_write_random(void)
1502{
1503 __asm__ __volatile__(
1504 ".set noreorder\n\t"
1505 "tlbwr\n\t"
1506 ".set reorder");
1507}
1508
1509/*
1510 * Manipulate bits in a c0 register.
1511 */
Ralf Baechle41c594a2006-04-05 09:45:45 +01001512#ifndef CONFIG_MIPS_MT_SMTC
1513/*
1514 * SMTC Linux requires shutting-down microthread scheduling
1515 * during CP0 register read-modify-write sequences.
1516 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517#define __BUILD_SET_C0(name) \
1518static inline unsigned int \
1519set_c0_##name(unsigned int set) \
1520{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001521 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 \
1523 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001524 new = res | set; \
1525 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 \
1527 return res; \
1528} \
1529 \
1530static inline unsigned int \
1531clear_c0_##name(unsigned int clear) \
1532{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001533 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 \
1535 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001536 new = res & ~clear; \
1537 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 \
1539 return res; \
1540} \
1541 \
1542static inline unsigned int \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001543change_c0_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001545 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 \
1547 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001548 new = res & ~change; \
1549 new |= (val & change); \
1550 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 \
1552 return res; \
1553}
1554
Ralf Baechle41c594a2006-04-05 09:45:45 +01001555#else /* SMTC versions that manage MT scheduling */
1556
Ralf Baechle192ef362006-07-07 14:07:18 +01001557#include <linux/irqflags.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +01001558
1559/*
1560 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1561 * header file recursion.
1562 */
1563static inline unsigned int __dmt(void)
1564{
1565 int res;
1566
1567 __asm__ __volatile__(
1568 " .set push \n"
1569 " .set mips32r2 \n"
1570 " .set noat \n"
1571 " .word 0x41610BC1 # dmt $1 \n"
1572 " ehb \n"
1573 " move %0, $1 \n"
1574 " .set pop \n"
1575 : "=r" (res));
1576
1577 instruction_hazard();
1578
1579 return res;
1580}
1581
1582#define __VPECONTROL_TE_SHIFT 15
1583#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1584
1585#define __EMT_ENABLE __VPECONTROL_TE
1586
1587static inline void __emt(unsigned int previous)
1588{
1589 if ((previous & __EMT_ENABLE))
1590 __asm__ __volatile__(
Ralf Baechle41c594a2006-04-05 09:45:45 +01001591 " .set mips32r2 \n"
1592 " .word 0x41600be1 # emt \n"
1593 " ehb \n"
Ralf Baechle1bd5e162006-06-03 21:59:51 +01001594 " .set mips0 \n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001595}
1596
1597static inline void __ehb(void)
1598{
1599 __asm__ __volatile__(
Ralf Baechle4277ff52006-06-03 22:40:15 +01001600 " .set mips32r2 \n"
1601 " ehb \n" " .set mips0 \n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001602}
1603
1604/*
1605 * Note that local_irq_save/restore affect TC-specific IXMT state,
1606 * not Status.IE as in non-SMTC kernel.
1607 */
1608
1609#define __BUILD_SET_C0(name) \
1610static inline unsigned int \
1611set_c0_##name(unsigned int set) \
1612{ \
1613 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001614 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001615 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001616 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001617 \
1618 local_irq_save(flags); \
1619 omt = __dmt(); \
1620 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001621 new = res | set; \
1622 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001623 __emt(omt); \
1624 local_irq_restore(flags); \
1625 \
1626 return res; \
1627} \
1628 \
1629static inline unsigned int \
1630clear_c0_##name(unsigned int clear) \
1631{ \
1632 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001633 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001634 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001635 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001636 \
1637 local_irq_save(flags); \
1638 omt = __dmt(); \
1639 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001640 new = res & ~clear; \
1641 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001642 __emt(omt); \
1643 local_irq_restore(flags); \
1644 \
1645 return res; \
1646} \
1647 \
1648static inline unsigned int \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001649change_c0_##name(unsigned int change, unsigned int newbits) \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001650{ \
1651 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001652 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001653 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001654 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001655 \
1656 local_irq_save(flags); \
1657 \
1658 omt = __dmt(); \
1659 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001660 new = res & ~change; \
1661 new |= (newbits & change); \
1662 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001663 __emt(omt); \
1664 local_irq_restore(flags); \
1665 \
1666 return res; \
1667}
1668#endif
1669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670__BUILD_SET_C0(status)
1671__BUILD_SET_C0(cause)
1672__BUILD_SET_C0(config)
1673__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001674__BUILD_SET_C0(intctl)
1675__BUILD_SET_C0(srsmap)
Kevin Cernekee020232f2011-11-16 01:25:44 +00001676__BUILD_SET_C0(brcm_config_0)
1677__BUILD_SET_C0(brcm_bus_pll)
1678__BUILD_SET_C0(brcm_reset)
1679__BUILD_SET_C0(brcm_cmt_intr)
1680__BUILD_SET_C0(brcm_cmt_ctrl)
1681__BUILD_SET_C0(brcm_config)
1682__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
1684#endif /* !__ASSEMBLY__ */
1685
1686#endif /* _ASM_MIPSREGS_H */