blob: 6b8bc0dd09d4a6e769adae004867b839bb6f4c6f [file] [log] [blame]
Paul Mackerras9994a332005-10-10 22:36:14 +10001/*
Paul Mackerras9994a332005-10-10 22:36:14 +10002 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Adapted for Power Macintosh by Paul Mackerras.
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains the system call entry code, context switch
13 * code, and exception/interrupt return code for PowerPC.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
Paul Mackerras9994a332005-10-10 22:36:14 +100021#include <linux/errno.h>
Michael Ellermanc3525942015-07-23 20:21:01 +100022#include <linux/err.h>
Michael Ellerman85baa092016-03-24 22:04:05 +110023#include <linux/magic.h>
Paul Mackerras9994a332005-10-10 22:36:14 +100024#include <asm/unistd.h>
25#include <asm/processor.h>
26#include <asm/page.h>
27#include <asm/mmu.h>
28#include <asm/thread_info.h>
29#include <asm/ppc_asm.h>
30#include <asm/asm-offsets.h>
31#include <asm/cputable.h>
Stephen Rothwell3f639ee2006-09-25 18:19:00 +100032#include <asm/firmware.h>
David Woodhouse007d88d2007-01-01 18:45:34 +000033#include <asm/bug.h>
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100034#include <asm/ptrace.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100035#include <asm/irqflags.h>
Abhishek Sagar395a59d2008-06-21 23:47:27 +053036#include <asm/ftrace.h>
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +110037#include <asm/hw_irq.h>
Li Zhong5d1c5742013-05-13 16:16:43 +000038#include <asm/context_tracking.h>
Sam bobroffb4b56f92015-06-12 11:06:32 +100039#include <asm/tm.h>
Chris Smart8a649042016-04-26 10:28:50 +100040#include <asm/ppc-opcode.h>
Paul Mackerras9994a332005-10-10 22:36:14 +100041
42/*
43 * System calls.
44 */
45 .section ".toc","aw"
Anton Blanchardc857c432014-02-04 16:05:53 +110046SYS_CALL_TABLE:
47 .tc sys_call_table[TC],sys_call_table
Paul Mackerras9994a332005-10-10 22:36:14 +100048
49/* This value is used to mark exception frames on the stack. */
50exception_marker:
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100051 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
Paul Mackerras9994a332005-10-10 22:36:14 +100052
53 .section ".text"
54 .align 7
55
Paul Mackerras9994a332005-10-10 22:36:14 +100056 .globl system_call_common
57system_call_common:
Sam bobroffb4b56f92015-06-12 11:06:32 +100058#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
59BEGIN_FTR_SECTION
60 extrdi. r10, r12, 1, (63-MSR_TS_T_LG) /* transaction active? */
61 bne tabort_syscall
62END_FTR_SECTION_IFSET(CPU_FTR_TM)
63#endif
Paul Mackerras9994a332005-10-10 22:36:14 +100064 andi. r10,r12,MSR_PR
65 mr r10,r1
66 addi r1,r1,-INT_FRAME_SIZE
67 beq- 1f
68 ld r1,PACAKSAVE(r13)
691: std r10,0(r1)
70 std r11,_NIP(r1)
71 std r12,_MSR(r1)
72 std r0,GPR0(r1)
73 std r10,GPR1(r1)
Haren Myneni5d75b262012-12-06 21:46:37 +000074 beq 2f /* if from kernel mode */
Christophe Leroyc223c902016-05-17 08:33:46 +020075 ACCOUNT_CPU_USER_ENTRY(r13, r10, r11)
Haren Myneni5d75b262012-12-06 21:46:37 +0000762: std r2,GPR2(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100077 std r3,GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000078 mfcr r2
Paul Mackerras9994a332005-10-10 22:36:14 +100079 std r4,GPR4(r1)
80 std r5,GPR5(r1)
81 std r6,GPR6(r1)
82 std r7,GPR7(r1)
83 std r8,GPR8(r1)
84 li r11,0
85 std r11,GPR9(r1)
86 std r11,GPR10(r1)
87 std r11,GPR11(r1)
88 std r11,GPR12(r1)
Anton Blanchard823df432012-04-04 18:24:29 +000089 std r11,_XER(r1)
Anton Blanchard82087412012-04-04 18:26:39 +000090 std r11,_CTR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100091 std r9,GPR13(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100092 mflr r10
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000093 /*
94 * This clears CR0.SO (bit 28), which is the error indication on
95 * return from this system call.
96 */
97 rldimi r2,r11,28,(63-28)
Paul Mackerras9994a332005-10-10 22:36:14 +100098 li r11,0xc01
Paul Mackerras9994a332005-10-10 22:36:14 +100099 std r10,_LINK(r1)
100 std r11,_TRAP(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000101 std r3,ORIG_GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +0000102 std r2,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000103 ld r2,PACATOC(r13)
104 addi r9,r1,STACK_FRAME_OVERHEAD
105 ld r11,exception_marker@toc(r2)
106 std r11,-16(r9) /* "regshere" marker */
Frederic Weisbeckerabf917c2012-07-25 07:56:04 +0200107#if defined(CONFIG_VIRT_CPU_ACCOUNTING_NATIVE) && defined(CONFIG_PPC_SPLPAR)
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000108BEGIN_FW_FTR_SECTION
109 beq 33f
110 /* if from user, see if there are any DTL entries to process */
111 ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
112 ld r11,PACA_DTL_RIDX(r13) /* get log read index */
Anton Blanchard7ffcf8e2013-08-07 02:01:46 +1000113 addi r10,r10,LPPACA_DTLIDX
114 LDX_BE r10,0,r10 /* get log write index */
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000115 cmpd cr1,r11,r10
116 beq+ cr1,33f
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100117 bl accumulate_stolen_time
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000118 REST_GPR(0,r1)
119 REST_4GPRS(3,r1)
120 REST_2GPRS(7,r1)
121 addi r9,r1,STACK_FRAME_OVERHEAD
12233:
123END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
Frederic Weisbeckerabf917c2012-07-25 07:56:04 +0200124#endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE && CONFIG_PPC_SPLPAR */
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000125
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100126 /*
127 * A syscall should always be called with interrupts enabled
128 * so we just unconditionally hard-enable here. When some kind
129 * of irq tracing is used, we additionally check that condition
130 * is correct
131 */
132#if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
133 lbz r10,PACASOFTIRQEN(r13)
134 xori r10,r10,1
1351: tdnei r10,0
136 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
137#endif
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000138
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000139#ifdef CONFIG_PPC_BOOK3E
140 wrteei 1
141#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100142 ld r11,PACAKMSR(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000143 ori r11,r11,MSR_EE
144 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000145#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000146
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100147 /* We do need to set SOFTE in the stack frame or the return
148 * from interrupt will be painful
149 */
150 li r10,1
151 std r10,SOFTE(r1)
152
Stuart Yoder9778b692012-07-05 04:41:35 +0000153 CURRENT_THREAD_INFO(r11, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000154 ld r10,TI_FLAGS(r11)
Michael Ellerman10ea8342015-01-15 12:01:42 +1100155 andi. r11,r10,_TIF_SYSCALL_DOTRACE
Michael Ellermand3837412015-07-23 20:21:02 +1000156 bne syscall_dotrace /* does not return */
Paul Mackerras9994a332005-10-10 22:36:14 +1000157 cmpldi 0,r0,NR_syscalls
158 bge- syscall_enosys
159
160system_call: /* label this so stack traces look sane */
161/*
162 * Need to vector to 32 Bit or default sys_call_table here,
163 * based on caller's run-mode / personality.
164 */
Anton Blanchardc857c432014-02-04 16:05:53 +1100165 ld r11,SYS_CALL_TABLE@toc(2)
Paul Mackerras9994a332005-10-10 22:36:14 +1000166 andi. r10,r10,_TIF_32BIT
167 beq 15f
168 addi r11,r11,8 /* use 32-bit syscall entries */
169 clrldi r3,r3,32
170 clrldi r4,r4,32
171 clrldi r5,r5,32
172 clrldi r6,r6,32
173 clrldi r7,r7,32
174 clrldi r8,r8,32
17515:
176 slwi r0,r0,4
Anton Blanchardcc7efbf2014-02-04 16:07:47 +1100177 ldx r12,r11,r0 /* Fetch system call handler [ptr] */
178 mtctr r12
Paul Mackerras9994a332005-10-10 22:36:14 +1000179 bctrl /* Call handler */
180
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100181.Lsyscall_exit:
Paul Mackerras9994a332005-10-10 22:36:14 +1000182 std r3,RESULT(r1)
Stuart Yoder9778b692012-07-05 04:41:35 +0000183 CURRENT_THREAD_INFO(r12, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000184
Paul Mackerras9994a332005-10-10 22:36:14 +1000185 ld r8,_MSR(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000186#ifdef CONFIG_PPC_BOOK3S
187 /* No MSR:RI on BookE */
Paul Mackerras9994a332005-10-10 22:36:14 +1000188 andi. r10,r8,MSR_RI
189 beq- unrecov_restore
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000190#endif
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100191 /*
192 * Disable interrupts so current_thread_info()->flags can't change,
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000193 * and so that we don't get interrupted after loading SRR0/1.
194 */
195#ifdef CONFIG_PPC_BOOK3E
196 wrteei 0
197#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100198 ld r10,PACAKMSR(r13)
Anton Blanchardac1dc362012-05-29 12:22:00 +0000199 /*
200 * For performance reasons we clear RI the same time that we
201 * clear EE. We only need to clear RI just before we restore r13
202 * below, but batching it with EE saves us one expensive mtmsrd call.
203 * We have to be careful to restore RI if we branch anywhere from
204 * here (eg syscall_exit_work).
205 */
206 li r9,MSR_RI
207 andc r11,r10,r9
208 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000209#endif /* CONFIG_PPC_BOOK3E */
210
Paul Mackerras9994a332005-10-10 22:36:14 +1000211 ld r9,TI_FLAGS(r12)
Michael Ellermanc3525942015-07-23 20:21:01 +1000212 li r11,-MAX_ERRNO
Michael Ellerman10ea8342015-01-15 12:01:42 +1100213 andi. r0,r9,(_TIF_SYSCALL_DOTRACE|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
Paul Mackerras9994a332005-10-10 22:36:14 +1000214 bne- syscall_exit_work
Cyril Bur70fe3d92016-02-29 17:53:47 +1100215
216 andi. r0,r8,MSR_FP
217 beq 2f
218#ifdef CONFIG_ALTIVEC
219 andis. r0,r8,MSR_VEC@h
220 bne 3f
221#endif
2222: addi r3,r1,STACK_FRAME_OVERHEAD
Cyril Bur6e669f02016-03-16 13:29:30 +1100223#ifdef CONFIG_PPC_BOOK3S
224 mtmsrd r10,1 /* Restore RI */
225#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +1100226 bl restore_math
Cyril Bur6e669f02016-03-16 13:29:30 +1100227#ifdef CONFIG_PPC_BOOK3S
228 ld r10,PACAKMSR(r13)
229 li r9,MSR_RI
230 andc r11,r10,r9 /* Re-clear RI */
231 mtmsrd r11,1
232#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +1100233 ld r8,_MSR(r1)
234 ld r3,RESULT(r1)
235 li r11,-MAX_ERRNO
236
2373: cmpld r3,r11
David Woodhouse401d1f02005-11-15 18:52:18 +0000238 ld r5,_CCR(r1)
239 bge- syscall_error
Anton Blanchardd14299d2012-04-04 18:23:27 +0000240.Lsyscall_error_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000241 ld r7,_NIP(r1)
Anton Blanchardf89451f2010-08-11 01:40:27 +0000242BEGIN_FTR_SECTION
Paul Mackerras9994a332005-10-10 22:36:14 +1000243 stdcx. r0,0,r1 /* to clear the reservation */
Anton Blanchardf89451f2010-08-11 01:40:27 +0000244END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
Paul Mackerras9994a332005-10-10 22:36:14 +1000245 andi. r6,r8,MSR_PR
246 ld r4,_LINK(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000247
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100248 beq- 1f
Christophe Leroyc223c902016-05-17 08:33:46 +0200249 ACCOUNT_CPU_USER_EXIT(r13, r11, r12)
Michael Ellermand030a4b2015-11-25 14:25:17 +1100250
251BEGIN_FTR_SECTION
252 HMT_MEDIUM_LOW
253END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
254
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100255 ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
Paul Mackerras9994a332005-10-10 22:36:14 +10002561: ld r2,GPR2(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000257 ld r1,GPR1(r1)
258 mtlr r4
259 mtcr r5
260 mtspr SPRN_SRR0,r7
261 mtspr SPRN_SRR1,r8
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000262 RFI
Paul Mackerras9994a332005-10-10 22:36:14 +1000263 b . /* prevent speculative execution */
264
David Woodhouse401d1f02005-11-15 18:52:18 +0000265syscall_error:
Paul Mackerras9994a332005-10-10 22:36:14 +1000266 oris r5,r5,0x1000 /* Set SO bit in CR */
David Woodhouse401d1f02005-11-15 18:52:18 +0000267 neg r3,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000268 std r5,_CCR(r1)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000269 b .Lsyscall_error_cont
David Woodhouse401d1f02005-11-15 18:52:18 +0000270
Paul Mackerras9994a332005-10-10 22:36:14 +1000271/* Traced system call support */
272syscall_dotrace:
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100273 bl save_nvgprs
Paul Mackerras9994a332005-10-10 22:36:14 +1000274 addi r3,r1,STACK_FRAME_OVERHEAD
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100275 bl do_syscall_trace_enter
Michael Ellermand3837412015-07-23 20:21:02 +1000276
Roland McGrath4f72c422008-07-27 16:51:03 +1000277 /*
Michael Ellermand3837412015-07-23 20:21:02 +1000278 * We use the return value of do_syscall_trace_enter() as the syscall
279 * number. If the syscall was rejected for any reason do_syscall_trace_enter()
280 * returns an invalid syscall number and the test below against
281 * NR_syscalls will fail.
Roland McGrath4f72c422008-07-27 16:51:03 +1000282 */
283 mr r0,r3
Michael Ellermand3837412015-07-23 20:21:02 +1000284
285 /* Restore argument registers just clobbered and/or possibly changed. */
Paul Mackerras9994a332005-10-10 22:36:14 +1000286 ld r3,GPR3(r1)
287 ld r4,GPR4(r1)
288 ld r5,GPR5(r1)
289 ld r6,GPR6(r1)
290 ld r7,GPR7(r1)
291 ld r8,GPR8(r1)
Michael Ellermand3837412015-07-23 20:21:02 +1000292
293 /* Repopulate r9 and r10 for the system_call path */
Paul Mackerras9994a332005-10-10 22:36:14 +1000294 addi r9,r1,STACK_FRAME_OVERHEAD
Stuart Yoder9778b692012-07-05 04:41:35 +0000295 CURRENT_THREAD_INFO(r10, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000296 ld r10,TI_FLAGS(r10)
Michael Ellermand3837412015-07-23 20:21:02 +1000297
298 cmpldi r0,NR_syscalls
299 blt+ system_call
300
301 /* Return code is already in r3 thanks to do_syscall_trace_enter() */
302 b .Lsyscall_exit
303
Paul Mackerras9994a332005-10-10 22:36:14 +1000304
David Woodhouse401d1f02005-11-15 18:52:18 +0000305syscall_enosys:
306 li r3,-ENOSYS
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100307 b .Lsyscall_exit
David Woodhouse401d1f02005-11-15 18:52:18 +0000308
309syscall_exit_work:
Anton Blanchardac1dc362012-05-29 12:22:00 +0000310#ifdef CONFIG_PPC_BOOK3S
311 mtmsrd r10,1 /* Restore RI */
312#endif
David Woodhouse401d1f02005-11-15 18:52:18 +0000313 /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
314 If TIF_NOERROR is set, just save r3 as it is. */
315
316 andi. r0,r9,_TIF_RESTOREALL
Paul Mackerras1bd79332006-03-08 13:24:22 +1100317 beq+ 0f
318 REST_NVGPRS(r1)
319 b 2f
Michael Ellermanc3525942015-07-23 20:21:01 +10003200: cmpld r3,r11 /* r11 is -MAX_ERRNO */
David Woodhouse401d1f02005-11-15 18:52:18 +0000321 blt+ 1f
322 andi. r0,r9,_TIF_NOERROR
323 bne- 1f
324 ld r5,_CCR(r1)
325 neg r3,r3
326 oris r5,r5,0x1000 /* Set SO bit in CR */
327 std r5,_CCR(r1)
3281: std r3,GPR3(r1)
3292: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
330 beq 4f
331
Paul Mackerras1bd79332006-03-08 13:24:22 +1100332 /* Clear per-syscall TIF flags if any are set. */
David Woodhouse401d1f02005-11-15 18:52:18 +0000333
334 li r11,_TIF_PERSYSCALL_MASK
335 addi r12,r12,TI_FLAGS
3363: ldarx r10,0,r12
337 andc r10,r10,r11
338 stdcx. r10,0,r12
339 bne- 3b
340 subi r12,r12,TI_FLAGS
Paul Mackerras1bd79332006-03-08 13:24:22 +1100341
3424: /* Anything else left to do? */
Michael Ellermand8725ce2015-11-25 14:25:18 +1100343BEGIN_FTR_SECTION
344 lis r3,INIT_PPR@highest /* Set thread.ppr = 3 */
345 ld r10,PACACURRENT(r13)
346 sldi r3,r3,32 /* bits 11-13 are used for ppr */
347 std r3,TASKTHREADPPR(r10)
348END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
349
Michael Ellerman10ea8342015-01-15 12:01:42 +1100350 andi. r0,r9,(_TIF_SYSCALL_DOTRACE|_TIF_SINGLESTEP)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100351 beq ret_from_except_lite
David Woodhouse401d1f02005-11-15 18:52:18 +0000352
353 /* Re-enable interrupts */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000354#ifdef CONFIG_PPC_BOOK3E
355 wrteei 1
356#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100357 ld r10,PACAKMSR(r13)
David Woodhouse401d1f02005-11-15 18:52:18 +0000358 ori r10,r10,MSR_EE
359 mtmsrd r10,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000360#endif /* CONFIG_PPC_BOOK3E */
David Woodhouse401d1f02005-11-15 18:52:18 +0000361
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100362 bl save_nvgprs
Paul Mackerras9994a332005-10-10 22:36:14 +1000363 addi r3,r1,STACK_FRAME_OVERHEAD
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100364 bl do_syscall_trace_leave
365 b ret_from_except
Paul Mackerras9994a332005-10-10 22:36:14 +1000366
Sam bobroffb4b56f92015-06-12 11:06:32 +1000367#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
368tabort_syscall:
369 /* Firstly we need to enable TM in the kernel */
370 mfmsr r10
371 li r13, 1
372 rldimi r10, r13, MSR_TM_LG, 63-MSR_TM_LG
373 mtmsrd r10, 0
374
375 /* tabort, this dooms the transaction, nothing else */
376 li r13, (TM_CAUSE_SYSCALL|TM_CAUSE_PERSISTENT)
377 TABORT(R13)
378
379 /*
380 * Return directly to userspace. We have corrupted user register state,
381 * but userspace will never see that register state. Execution will
382 * resume after the tbegin of the aborted transaction with the
383 * checkpointed register state.
384 */
385 li r13, MSR_RI
386 andc r10, r10, r13
387 mtmsrd r10, 1
388 mtspr SPRN_SRR0, r11
389 mtspr SPRN_SRR1, r12
390
391 rfid
392 b . /* prevent speculative execution */
393#endif
394
Paul Mackerras9994a332005-10-10 22:36:14 +1000395/* Save non-volatile GPRs, if not already saved. */
396_GLOBAL(save_nvgprs)
397 ld r11,_TRAP(r1)
398 andi. r0,r11,1
399 beqlr-
400 SAVE_NVGPRS(r1)
401 clrrdi r0,r11,1
402 std r0,_TRAP(r1)
403 blr
404
David Woodhouse401d1f02005-11-15 18:52:18 +0000405
Paul Mackerras9994a332005-10-10 22:36:14 +1000406/*
407 * The sigsuspend and rt_sigsuspend system calls can call do_signal
408 * and thus put the process into the stopped state where we might
409 * want to examine its user state with ptrace. Therefore we need
410 * to save all the nonvolatile registers (r14 - r31) before calling
411 * the C code. Similarly, fork, vfork and clone need the full
412 * register state on the stack so that it can be copied to the child.
413 */
Paul Mackerras9994a332005-10-10 22:36:14 +1000414
415_GLOBAL(ppc_fork)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100416 bl save_nvgprs
417 bl sys_fork
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100418 b .Lsyscall_exit
Paul Mackerras9994a332005-10-10 22:36:14 +1000419
420_GLOBAL(ppc_vfork)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100421 bl save_nvgprs
422 bl sys_vfork
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100423 b .Lsyscall_exit
Paul Mackerras9994a332005-10-10 22:36:14 +1000424
425_GLOBAL(ppc_clone)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100426 bl save_nvgprs
427 bl sys_clone
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100428 b .Lsyscall_exit
Paul Mackerras9994a332005-10-10 22:36:14 +1000429
Paul Mackerras1bd79332006-03-08 13:24:22 +1100430_GLOBAL(ppc32_swapcontext)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100431 bl save_nvgprs
432 bl compat_sys_swapcontext
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100433 b .Lsyscall_exit
Paul Mackerras1bd79332006-03-08 13:24:22 +1100434
435_GLOBAL(ppc64_swapcontext)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100436 bl save_nvgprs
437 bl sys_swapcontext
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100438 b .Lsyscall_exit
Paul Mackerras1bd79332006-03-08 13:24:22 +1100439
Michael Ellerman529d2352015-03-28 21:35:16 +1100440_GLOBAL(ppc_switch_endian)
441 bl save_nvgprs
442 bl sys_switch_endian
443 b .Lsyscall_exit
444
Paul Mackerras9994a332005-10-10 22:36:14 +1000445_GLOBAL(ret_from_fork)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100446 bl schedule_tail
Paul Mackerras9994a332005-10-10 22:36:14 +1000447 REST_NVGPRS(r1)
448 li r3,0
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100449 b .Lsyscall_exit
Paul Mackerras9994a332005-10-10 22:36:14 +1000450
Al Viro58254e12012-09-12 18:32:42 -0400451_GLOBAL(ret_from_kernel_thread)
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100452 bl schedule_tail
Al Viro58254e12012-09-12 18:32:42 -0400453 REST_NVGPRS(r1)
Al Viro58254e12012-09-12 18:32:42 -0400454 mtlr r14
455 mr r3,r15
Michael Ellermanf55d9662016-06-06 22:26:10 +0530456#ifdef PPC64_ELF_ABI_v2
Anton Blanchard7cedd602014-02-04 16:08:51 +1100457 mr r12,r14
458#endif
Al Viro58254e12012-09-12 18:32:42 -0400459 blrl
460 li r3,0
Michael Ellerman4c3b2162014-12-05 21:16:59 +1100461 b .Lsyscall_exit
Al Virobe6abfa2012-08-31 15:48:05 -0400462
Paul Mackerras9994a332005-10-10 22:36:14 +1000463/*
464 * This routine switches between two different tasks. The process
465 * state of one is saved on its kernel stack. Then the state
466 * of the other is restored from its kernel stack. The memory
467 * management hardware is updated to the second process's state.
468 * Finally, we can return to the second process, via ret_from_except.
469 * On entry, r3 points to the THREAD for the current task, r4
470 * points to the THREAD for the new task.
471 *
472 * Note: there are two ways to get to the "going out" portion
473 * of this code; either by coming in via the entry (_switch)
474 * or via "fork" which must set up an environment equivalent
475 * to the "_switch" path. If you change this you'll have to change
476 * the fork code also.
477 *
478 * The code which creates the new task context is in 'copy_thread'
Jon Mason2ef94812006-01-23 10:58:20 -0600479 * in arch/powerpc/kernel/process.c
Paul Mackerras9994a332005-10-10 22:36:14 +1000480 */
481 .align 7
482_GLOBAL(_switch)
483 mflr r0
484 std r0,16(r1)
485 stdu r1,-SWITCH_FRAME_SIZE(r1)
486 /* r3-r13 are caller saved -- Cort */
487 SAVE_8GPRS(14, r1)
488 SAVE_10GPRS(22, r1)
Anton Blanchard68bfa962015-10-29 11:43:56 +1100489 std r0,_NIP(r1) /* Return to switch caller */
Paul Mackerras9994a332005-10-10 22:36:14 +1000490 mfcr r23
491 std r23,_CCR(r1)
492 std r1,KSP(r3) /* Set old stack pointer */
493
494#ifdef CONFIG_SMP
495 /* We need a sync somewhere here to make sure that if the
496 * previous task gets rescheduled on another CPU, it sees all
497 * stores it has performed on this one.
498 */
499 sync
500#endif /* CONFIG_SMP */
501
Anton Blanchardf89451f2010-08-11 01:40:27 +0000502 /*
503 * If we optimise away the clear of the reservation in system
504 * calls because we know the CPU tracks the address of the
505 * reservation, then we need to clear it here to cover the
506 * case that the kernel context switch path has no larx
507 * instructions.
508 */
509BEGIN_FTR_SECTION
510 ldarx r6,0,r1
511END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
512
Chris Smart8a649042016-04-26 10:28:50 +1000513BEGIN_FTR_SECTION
514/*
515 * A cp_abort (copy paste abort) here ensures that when context switching, a
516 * copy from one process can't leak into the paste of another.
517 */
518 PPC_CP_ABORT
519END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
520
Michael Neulinga5153482013-05-29 19:34:27 +0000521#ifdef CONFIG_PPC_BOOK3S
522/* Cancel all explict user streams as they will have no use after context
523 * switch and will stop the HW from creating streams itself
524 */
525 DCBT_STOP_ALL_STREAM_IDS(r6)
526#endif
527
Paul Mackerras9994a332005-10-10 22:36:14 +1000528 addi r6,r4,-THREAD /* Convert THREAD to 'current' */
529 std r6,PACACURRENT(r13) /* Set new 'current' */
530
531 ld r8,KSP(r4) /* new stack pointer */
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +1000532#ifdef CONFIG_PPC_STD_MMU_64
533BEGIN_MMU_FTR_SECTION
534 b 2f
Aneesh Kumar K.V5a25b6f2016-07-27 13:19:01 +1000535END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)
Paul Mackerras9994a332005-10-10 22:36:14 +1000536BEGIN_FTR_SECTION
537 clrrdi r6,r8,28 /* get its ESID */
538 clrrdi r9,r1,28 /* get current sp ESID */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000539FTR_SECTION_ELSE
Paul Mackerras1189be62007-10-11 20:37:10 +1000540 clrrdi r6,r8,40 /* get its 1T ESID */
541 clrrdi r9,r1,40 /* get current sp 1T ESID */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000542ALT_MMU_FTR_SECTION_END_IFCLR(MMU_FTR_1T_SEGMENT)
Paul Mackerras9994a332005-10-10 22:36:14 +1000543 clrldi. r0,r6,2 /* is new ESID c00000000? */
544 cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
545 cror eq,4*cr1+eq,eq
546 beq 2f /* if yes, don't slbie it */
547
548 /* Bolt in the new stack SLB entry */
549 ld r7,KSP_VSID(r4) /* Get new stack's VSID */
550 oris r0,r6,(SLB_ESID_V)@h
551 ori r0,r0,(SLB_NUM_BOLTED-1)@l
Paul Mackerras1189be62007-10-11 20:37:10 +1000552BEGIN_FTR_SECTION
553 li r9,MMU_SEGSIZE_1T /* insert B field */
554 oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
555 rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
Matt Evans44ae3ab2011-04-06 19:48:50 +0000556END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Michael Neuling2f6093c2006-08-07 16:19:19 +1000557
Michael Neuling00efee72007-08-24 16:58:37 +1000558 /* Update the last bolted SLB. No write barriers are needed
559 * here, provided we only update the current CPU's SLB shadow
560 * buffer.
561 */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000562 ld r9,PACA_SLBSHADOWPTR(r13)
Michael Neuling11a27ad2006-08-09 17:00:30 +1000563 li r12,0
Anton Blanchard7ffcf8e2013-08-07 02:01:46 +1000564 std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
565 li r12,SLBSHADOW_STACKVSID
566 STDX_BE r7,r12,r9 /* Save VSID */
567 li r12,SLBSHADOW_STACKESID
568 STDX_BE r0,r12,r9 /* Save ESID */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000569
Matt Evans44ae3ab2011-04-06 19:48:50 +0000570 /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
Olof Johanssonf66bce52007-10-16 00:58:59 +1000571 * we have 1TB segments, the only CPUs known to have the errata
572 * only support less than 1TB of system memory and we'll never
573 * actually hit this code path.
574 */
575
Paul Mackerras9994a332005-10-10 22:36:14 +1000576 slbie r6
577 slbie r6 /* Workaround POWER5 < DD2.1 issue */
578 slbmte r7,r0
579 isync
Paul Mackerras9994a332005-10-10 22:36:14 +10005802:
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +1000581#endif /* CONFIG_PPC_STD_MMU_64 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000582
Stuart Yoder9778b692012-07-05 04:41:35 +0000583 CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
Paul Mackerras9994a332005-10-10 22:36:14 +1000584 /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
585 because we don't need to leave the 288-byte ABI gap at the
586 top of the kernel stack. */
587 addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
588
589 mr r1,r8 /* start using new stack pointer */
590 std r7,PACAKSAVE(r13)
591
Anton Blanchard71433282012-09-03 16:51:10 +0000592 ld r6,_CCR(r1)
593 mtcrf 0xFF,r6
594
Paul Mackerras9994a332005-10-10 22:36:14 +1000595 /* r3-r13 are destroyed -- Cort */
596 REST_8GPRS(14, r1)
597 REST_10GPRS(22, r1)
598
599 /* convert old thread to its task_struct for return value */
600 addi r3,r3,-THREAD
601 ld r7,_NIP(r1) /* Return to _switch caller in new task */
602 mtlr r7
603 addi r1,r1,SWITCH_FRAME_SIZE
604 blr
605
606 .align 7
607_GLOBAL(ret_from_except)
608 ld r11,_TRAP(r1)
609 andi. r0,r11,1
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100610 bne ret_from_except_lite
Paul Mackerras9994a332005-10-10 22:36:14 +1000611 REST_NVGPRS(r1)
612
613_GLOBAL(ret_from_except_lite)
614 /*
615 * Disable interrupts so that current_thread_info()->flags
616 * can't change between when we test it and when we return
617 * from the interrupt.
618 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000619#ifdef CONFIG_PPC_BOOK3E
620 wrteei 0
621#else
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100622 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
623 mtmsrd r10,1 /* Update machine state */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000624#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000625
Stuart Yoder9778b692012-07-05 04:41:35 +0000626 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000627 ld r3,_MSR(r1)
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530628#ifdef CONFIG_PPC_BOOK3E
629 ld r10,PACACURRENT(r13)
630#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000631 ld r4,TI_FLAGS(r9)
Paul Mackerras9994a332005-10-10 22:36:14 +1000632 andi. r3,r3,MSR_PR
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000633 beq resume_kernel
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530634#ifdef CONFIG_PPC_BOOK3E
635 lwz r3,(THREAD+THREAD_DBCR0)(r10)
636#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000637
638 /* Check current_thread_info()->flags */
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000639 andi. r0,r4,_TIF_USER_WORK_MASK
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530640 bne 1f
Cyril Bur70fe3d92016-02-29 17:53:47 +1100641#ifdef CONFIG_PPC_BOOK3E
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530642 /*
643 * Check to see if the dbcr0 register is set up to debug.
644 * Use the internal debug mode bit to do this.
645 */
646 andis. r0,r3,DBCR0_IDM@h
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000647 beq restore
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530648 mfmsr r0
649 rlwinm r0,r0,0,~MSR_DE /* Clear MSR.DE */
650 mtmsr r0
651 mtspr SPRN_DBCR0,r3
652 li r10, -1
653 mtspr SPRN_DBSR,r10
654 b restore
655#else
Cyril Bur70fe3d92016-02-29 17:53:47 +1100656 addi r3,r1,STACK_FRAME_OVERHEAD
657 bl restore_math
658 b restore
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530659#endif
6601: andi. r0,r4,_TIF_NEED_RESCHED
661 beq 2f
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100662 bl restore_interrupts
Li Zhong5d1c5742013-05-13 16:16:43 +0000663 SCHEDULE_USER
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100664 b ret_from_except_lite
Paul Mackerrasd31626f2014-01-13 15:56:29 +11006652:
666#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
667 andi. r0,r4,_TIF_USER_WORK_MASK & ~_TIF_RESTORE_TM
668 bne 3f /* only restore TM if nothing else to do */
669 addi r3,r1,STACK_FRAME_OVERHEAD
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100670 bl restore_tm_state
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100671 b restore
6723:
673#endif
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100674 bl save_nvgprs
Anton Blanchard808be312014-10-31 16:50:57 +1100675 /*
676 * Use a non volatile GPR to save and restore our thread_info flags
677 * across the call to restore_interrupts.
678 */
679 mr r30,r4
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100680 bl restore_interrupts
Anton Blanchard808be312014-10-31 16:50:57 +1100681 mr r4,r30
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000682 addi r3,r1,STACK_FRAME_OVERHEAD
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100683 bl do_notify_resume
684 b ret_from_except
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000685
686resume_kernel:
Tiejun Chena9c4e542012-09-16 23:54:30 +0000687 /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
Kevin Hao0edfdd12013-09-26 16:41:34 +0800688 andis. r8,r4,_TIF_EMULATE_STACK_STORE@h
Tiejun Chena9c4e542012-09-16 23:54:30 +0000689 beq+ 1f
690
691 addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
692
693 lwz r3,GPR1(r1)
694 subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
695 mr r4,r1 /* src: current exception frame */
696 mr r1,r3 /* Reroute the trampoline frame to r1 */
697
698 /* Copy from the original to the trampoline. */
699 li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
700 li r6,0 /* start offset: 0 */
701 mtctr r5
7022: ldx r0,r6,r4
703 stdx r0,r6,r3
704 addi r6,r6,8
705 bdnz 2b
706
707 /* Do real store operation to complete stwu */
708 lwz r5,GPR1(r1)
709 std r8,0(r5)
710
711 /* Clear _TIF_EMULATE_STACK_STORE flag */
712 lis r11,_TIF_EMULATE_STACK_STORE@h
713 addi r5,r9,TI_FLAGS
Kevin Haod8b92292013-04-09 22:31:24 +00007140: ldarx r4,0,r5
Tiejun Chena9c4e542012-09-16 23:54:30 +0000715 andc r4,r4,r11
716 stdcx. r4,0,r5
717 bne- 0b
7181:
719
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000720#ifdef CONFIG_PREEMPT
721 /* Check if we need to preempt */
722 andi. r0,r4,_TIF_NEED_RESCHED
723 beq+ restore
724 /* Check that preempt_count() == 0 and interrupts are enabled */
725 lwz r8,TI_PREEMPT(r9)
726 cmpwi cr1,r8,0
727 ld r0,SOFTE(r1)
728 cmpdi r0,0
729 crandc eq,cr1*4+eq,eq
730 bne restore
731
732 /*
733 * Here we are preempting the current task. We want to make
Tiejun Chende021bb2013-07-16 11:09:30 +0800734 * sure we are soft-disabled first and reconcile irq state.
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000735 */
Tiejun Chende021bb2013-07-16 11:09:30 +0800736 RECONCILE_IRQ_STATE(r3,r4)
Anton Blanchardb1576fe2014-02-04 16:04:35 +11007371: bl preempt_schedule_irq
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000738
739 /* Re-test flags and eventually loop */
Stuart Yoder9778b692012-07-05 04:41:35 +0000740 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000741 ld r4,TI_FLAGS(r9)
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000742 andi. r0,r4,_TIF_NEED_RESCHED
743 bne 1b
Tiejun Chen572177d2013-01-06 00:49:34 +0000744
745 /*
746 * arch_local_irq_restore() from preempt_schedule_irq above may
747 * enable hard interrupt but we really should disable interrupts
748 * when we return from the interrupt, and so that we don't get
749 * interrupted after loading SRR0/1.
750 */
751#ifdef CONFIG_PPC_BOOK3E
752 wrteei 0
753#else
754 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
755 mtmsrd r10,1 /* Update machine state */
756#endif /* CONFIG_PPC_BOOK3E */
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000757#endif /* CONFIG_PREEMPT */
Paul Mackerras9994a332005-10-10 22:36:14 +1000758
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100759 .globl fast_exc_return_irq
760fast_exc_return_irq:
Paul Mackerras9994a332005-10-10 22:36:14 +1000761restore:
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100762 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000763 * This is the main kernel exit path. First we check if we
764 * are about to re-enable interrupts
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100765 */
Michael Ellerman01f3880d2008-07-16 14:21:34 +1000766 ld r5,SOFTE(r1)
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100767 lbz r6,PACASOFTIRQEN(r13)
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000768 cmpwi cr0,r5,0
769 beq restore_irq_off
Paul Mackerras9994a332005-10-10 22:36:14 +1000770
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000771 /* We are enabling, were we already enabled ? Yes, just return */
772 cmpwi cr0,r6,1
773 beq cr0,do_restore
Paul Mackerrasb0a779d2006-10-18 10:11:22 +1000774
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000775 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100776 * We are about to soft-enable interrupts (we are hard disabled
777 * at this point). We check if there's anything that needs to
778 * be replayed first.
779 */
780 lbz r0,PACAIRQHAPPENED(r13)
781 cmpwi cr0,r0,0
782 bne- restore_check_irq_replay
783
784 /*
785 * Get here when nothing happened while soft-disabled, just
786 * soft-enable and move-on. We will hard-enable as a side
787 * effect of rfi
788 */
789restore_no_replay:
790 TRACE_ENABLE_INTS
791 li r0,1
792 stb r0,PACASOFTIRQEN(r13);
793
794 /*
795 * Final return path. BookE is handled in a different file
796 */
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000797do_restore:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000798#ifdef CONFIG_PPC_BOOK3E
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100799 b exception_return_book3e
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000800#else
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100801 /*
802 * Clear the reservation. If we know the CPU tracks the address of
803 * the reservation then we can potentially save some cycles and use
804 * a larx. On POWER6 and POWER7 this is significantly faster.
805 */
806BEGIN_FTR_SECTION
807 stdcx. r0,0,r1 /* to clear the reservation */
808FTR_SECTION_ELSE
809 ldarx r4,0,r1
810ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
811
812 /*
813 * Some code path such as load_up_fpu or altivec return directly
814 * here. They run entirely hard disabled and do not alter the
815 * interrupt state. They also don't use lwarx/stwcx. and thus
816 * are known not to leave dangling reservations.
817 */
818 .globl fast_exception_return
819fast_exception_return:
820 ld r3,_MSR(r1)
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100821 ld r4,_CTR(r1)
822 ld r0,_LINK(r1)
823 mtctr r4
824 mtlr r0
825 ld r4,_XER(r1)
826 mtspr SPRN_XER,r4
827
828 REST_8GPRS(5, r1)
829
830 andi. r0,r3,MSR_RI
831 beq- unrecov_restore
832
Benjamin Herrenschmidt0c4888e2013-11-05 16:33:22 +1100833 /* Load PPR from thread struct before we clear MSR:RI */
834BEGIN_FTR_SECTION
835 ld r2,PACACURRENT(r13)
836 ld r2,TASKTHREADPPR(r2)
837END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
838
Anton Blanchardf89451f2010-08-11 01:40:27 +0000839 /*
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100840 * Clear RI before restoring r13. If we are returning to
841 * userspace and we take an exception after restoring r13,
842 * we end up corrupting the userspace r13 value.
843 */
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100844 ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
845 andc r4,r4,r0 /* r0 contains MSR_RI here */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100846 mtmsrd r4,1
Paul Mackerras9994a332005-10-10 22:36:14 +1000847
Michael Neulingafc07702013-02-13 16:21:34 +0000848#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
849 /* TM debug */
850 std r3, PACATMSCRATCH(r13) /* Stash returned-to MSR */
851#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000852 /*
853 * r13 is our per cpu area, only restore it if we are returning to
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100854 * userspace the value stored in the stack frame may belong to
855 * another CPU.
Paul Mackerras9994a332005-10-10 22:36:14 +1000856 */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100857 andi. r0,r3,MSR_PR
Paul Mackerras9994a332005-10-10 22:36:14 +1000858 beq 1f
Benjamin Herrenschmidt0c4888e2013-11-05 16:33:22 +1100859BEGIN_FTR_SECTION
860 mtspr SPRN_PPR,r2 /* Restore PPR */
861END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
Christophe Leroyc223c902016-05-17 08:33:46 +0200862 ACCOUNT_CPU_USER_EXIT(r13, r2, r4)
Paul Mackerras9994a332005-10-10 22:36:14 +1000863 REST_GPR(13, r1)
8641:
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100865 mtspr SPRN_SRR1,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000866
867 ld r2,_CCR(r1)
868 mtcrf 0xFF,r2
869 ld r2,_NIP(r1)
870 mtspr SPRN_SRR0,r2
871
872 ld r0,GPR0(r1)
873 ld r2,GPR2(r1)
874 ld r3,GPR3(r1)
875 ld r4,GPR4(r1)
876 ld r1,GPR1(r1)
877
878 rfid
879 b . /* prevent speculative execution */
880
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000881#endif /* CONFIG_PPC_BOOK3E */
882
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100883 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000884 * We are returning to a context with interrupts soft disabled.
885 *
886 * However, we may also about to hard enable, so we need to
887 * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
888 * or that bit can get out of sync and bad things will happen
889 */
890restore_irq_off:
891 ld r3,_MSR(r1)
892 lbz r7,PACAIRQHAPPENED(r13)
893 andi. r0,r3,MSR_EE
894 beq 1f
895 rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
896 stb r7,PACAIRQHAPPENED(r13)
8971: li r0,0
898 stb r0,PACASOFTIRQEN(r13);
899 TRACE_DISABLE_INTS
900 b do_restore
901
902 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100903 * Something did happen, check if a re-emit is needed
904 * (this also clears paca->irq_happened)
905 */
906restore_check_irq_replay:
907 /* XXX: We could implement a fast path here where we check
908 * for irq_happened being just 0x01, in which case we can
909 * clear it and return. That means that we would potentially
910 * miss a decrementer having wrapped all the way around.
911 *
912 * Still, this might be useful for things like hash_page
913 */
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100914 bl __check_irq_replay
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100915 cmpwi cr0,r3,0
916 beq restore_no_replay
917
918 /*
919 * We need to re-emit an interrupt. We do so by re-using our
920 * existing exception frame. We first change the trap value,
921 * but we need to ensure we preserve the low nibble of it
922 */
923 ld r4,_TRAP(r1)
924 clrldi r4,r4,60
925 or r4,r4,r3
926 std r4,_TRAP(r1)
927
928 /*
929 * Then find the right handler and call it. Interrupts are
930 * still soft-disabled and we keep them that way.
931 */
932 cmpwi cr0,r3,0x500
933 bne 1f
934 addi r3,r1,STACK_FRAME_OVERHEAD;
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100935 bl do_IRQ
936 b ret_from_except
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +05309371: cmpwi cr0,r3,0xe60
938 bne 1f
939 addi r3,r1,STACK_FRAME_OVERHEAD;
940 bl handle_hmi_exception
941 b ret_from_except
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +11009421: cmpwi cr0,r3,0x900
943 bne 1f
944 addi r3,r1,STACK_FRAME_OVERHEAD;
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100945 bl timer_interrupt
946 b ret_from_except
Ian Munsiefe9e1d52012-11-14 18:49:48 +0000947#ifdef CONFIG_PPC_DOORBELL
9481:
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100949#ifdef CONFIG_PPC_BOOK3E
Ian Munsiefe9e1d52012-11-14 18:49:48 +0000950 cmpwi cr0,r3,0x280
951#else
952 BEGIN_FTR_SECTION
953 cmpwi cr0,r3,0xe80
954 FTR_SECTION_ELSE
955 cmpwi cr0,r3,0xa00
956 ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
957#endif /* CONFIG_PPC_BOOK3E */
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100958 bne 1f
959 addi r3,r1,STACK_FRAME_OVERHEAD;
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100960 bl doorbell_exception
961 b ret_from_except
Ian Munsiefe9e1d52012-11-14 18:49:48 +0000962#endif /* CONFIG_PPC_DOORBELL */
Anton Blanchardb1576fe2014-02-04 16:04:35 +11009631: b ret_from_except /* What else to do here ? */
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100964
Paul Mackerras9994a332005-10-10 22:36:14 +1000965unrecov_restore:
966 addi r3,r1,STACK_FRAME_OVERHEAD
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100967 bl unrecoverable_exception
Paul Mackerras9994a332005-10-10 22:36:14 +1000968 b unrecov_restore
969
970#ifdef CONFIG_PPC_RTAS
971/*
972 * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
973 * called with the MMU off.
974 *
975 * In addition, we need to be in 32b mode, at least for now.
976 *
977 * Note: r3 is an input parameter to rtas, so don't trash it...
978 */
979_GLOBAL(enter_rtas)
980 mflr r0
981 std r0,16(r1)
982 stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
983
984 /* Because RTAS is running in 32b mode, it clobbers the high order half
985 * of all registers that it saves. We therefore save those registers
986 * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
987 */
988 SAVE_GPR(2, r1) /* Save the TOC */
989 SAVE_GPR(13, r1) /* Save paca */
990 SAVE_8GPRS(14, r1) /* Save the non-volatiles */
991 SAVE_10GPRS(22, r1) /* ditto */
992
993 mfcr r4
994 std r4,_CCR(r1)
995 mfctr r5
996 std r5,_CTR(r1)
997 mfspr r6,SPRN_XER
998 std r6,_XER(r1)
999 mfdar r7
1000 std r7,_DAR(r1)
1001 mfdsisr r8
1002 std r8,_DSISR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +10001003
Mike Kravetz9fe901d2006-03-27 15:20:00 -08001004 /* Temporary workaround to clear CR until RTAS can be modified to
1005 * ignore all bits.
1006 */
1007 li r0,0
1008 mtcr r0
1009
David Woodhouse007d88d2007-01-01 18:45:34 +00001010#ifdef CONFIG_BUG
Paul Mackerras9994a332005-10-10 22:36:14 +10001011 /* There is no way it is acceptable to get here with interrupts enabled,
1012 * check it with the asm equivalent of WARN_ON
1013 */
Paul Mackerrasd04c56f2006-10-04 16:47:49 +10001014 lbz r0,PACASOFTIRQEN(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +100010151: tdnei r0,0
David Woodhouse007d88d2007-01-01 18:45:34 +00001016 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
1017#endif
1018
Paul Mackerrasd04c56f2006-10-04 16:47:49 +10001019 /* Hard-disable interrupts */
1020 mfmsr r6
1021 rldicl r7,r6,48,1
1022 rotldi r7,r7,16
1023 mtmsrd r7,1
1024
Paul Mackerras9994a332005-10-10 22:36:14 +10001025 /* Unfortunately, the stack pointer and the MSR are also clobbered,
1026 * so they are saved in the PACA which allows us to restore
1027 * our original state after RTAS returns.
1028 */
1029 std r1,PACAR1(r13)
1030 std r6,PACASAVEDMSR(r13)
1031
1032 /* Setup our real return addr */
Anton Blanchardad0289e2014-02-04 16:04:52 +11001033 LOAD_REG_ADDR(r4,rtas_return_loc)
David Gibsone58c3492006-01-13 14:56:25 +11001034 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +10001035 mtlr r4
1036
1037 li r0,0
1038 ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
1039 andc r0,r6,r0
1040
1041 li r9,1
1042 rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +10001043 ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI|MSR_LE
Paul Mackerras9994a332005-10-10 22:36:14 +10001044 andc r6,r0,r9
Paul Mackerras9994a332005-10-10 22:36:14 +10001045 sync /* disable interrupts so SRR0/1 */
1046 mtmsrd r0 /* don't get trashed */
1047
David Gibsone58c3492006-01-13 14:56:25 +11001048 LOAD_REG_ADDR(r4, rtas)
Paul Mackerras9994a332005-10-10 22:36:14 +10001049 ld r5,RTASENTRY(r4) /* get the rtas->entry value */
1050 ld r4,RTASBASE(r4) /* get the rtas->base value */
1051
1052 mtspr SPRN_SRR0,r5
1053 mtspr SPRN_SRR1,r6
1054 rfid
1055 b . /* prevent speculative execution */
1056
Anton Blanchardad0289e2014-02-04 16:04:52 +11001057rtas_return_loc:
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +10001058 FIXUP_ENDIAN
1059
Paul Mackerras9994a332005-10-10 22:36:14 +10001060 /* relocation is off at this point */
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001061 GET_PACA(r4)
David Gibsone58c3492006-01-13 14:56:25 +11001062 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +10001063
Paul Mackerrase31aa452008-08-30 11:41:12 +10001064 bcl 20,31,$+4
10650: mflr r3
Anton Blanchardad0289e2014-02-04 16:04:52 +11001066 ld r3,(1f-0b)(r3) /* get &rtas_restore_regs */
Paul Mackerrase31aa452008-08-30 11:41:12 +10001067
Paul Mackerras9994a332005-10-10 22:36:14 +10001068 mfmsr r6
1069 li r0,MSR_RI
1070 andc r6,r6,r0
1071 sync
1072 mtmsrd r6
1073
1074 ld r1,PACAR1(r4) /* Restore our SP */
Paul Mackerras9994a332005-10-10 22:36:14 +10001075 ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
1076
1077 mtspr SPRN_SRR0,r3
1078 mtspr SPRN_SRR1,r4
1079 rfid
1080 b . /* prevent speculative execution */
1081
Paul Mackerrase31aa452008-08-30 11:41:12 +10001082 .align 3
Anton Blanchardad0289e2014-02-04 16:04:52 +110010831: .llong rtas_restore_regs
Paul Mackerrase31aa452008-08-30 11:41:12 +10001084
Anton Blanchardad0289e2014-02-04 16:04:52 +11001085rtas_restore_regs:
Paul Mackerras9994a332005-10-10 22:36:14 +10001086 /* relocation is on at this point */
1087 REST_GPR(2, r1) /* Restore the TOC */
1088 REST_GPR(13, r1) /* Restore paca */
1089 REST_8GPRS(14, r1) /* Restore the non-volatiles */
1090 REST_10GPRS(22, r1) /* ditto */
1091
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001092 GET_PACA(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +10001093
1094 ld r4,_CCR(r1)
1095 mtcr r4
1096 ld r5,_CTR(r1)
1097 mtctr r5
1098 ld r6,_XER(r1)
1099 mtspr SPRN_XER,r6
1100 ld r7,_DAR(r1)
1101 mtdar r7
1102 ld r8,_DSISR(r1)
1103 mtdsisr r8
Paul Mackerras9994a332005-10-10 22:36:14 +10001104
1105 addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
1106 ld r0,16(r1) /* get return address */
1107
1108 mtlr r0
1109 blr /* return to caller */
1110
1111#endif /* CONFIG_PPC_RTAS */
1112
Paul Mackerras9994a332005-10-10 22:36:14 +10001113_GLOBAL(enter_prom)
1114 mflr r0
1115 std r0,16(r1)
1116 stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
1117
1118 /* Because PROM is running in 32b mode, it clobbers the high order half
1119 * of all registers that it saves. We therefore save those registers
1120 * PROM might touch to the stack. (r0, r3-r13 are caller saved)
1121 */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001122 SAVE_GPR(2, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +10001123 SAVE_GPR(13, r1)
1124 SAVE_8GPRS(14, r1)
1125 SAVE_10GPRS(22, r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001126 mfcr r10
Paul Mackerras9994a332005-10-10 22:36:14 +10001127 mfmsr r11
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001128 std r10,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +10001129 std r11,_MSR(r1)
1130
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +10001131 /* Put PROM address in SRR0 */
1132 mtsrr0 r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001133
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +10001134 /* Setup our trampoline return addr in LR */
1135 bcl 20,31,$+4
11360: mflr r4
1137 addi r4,r4,(1f - 0b)
1138 mtlr r4
1139
1140 /* Prepare a 32-bit mode big endian MSR
Paul Mackerras9994a332005-10-10 22:36:14 +10001141 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001142#ifdef CONFIG_PPC_BOOK3E
1143 rlwinm r11,r11,0,1,31
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +10001144 mtsrr1 r11
1145 rfi
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001146#else /* CONFIG_PPC_BOOK3E */
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +10001147 LOAD_REG_IMMEDIATE(r12, MSR_SF | MSR_ISF | MSR_LE)
1148 andc r11,r11,r12
1149 mtsrr1 r11
1150 rfid
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001151#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +10001152
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +100011531: /* Return from OF */
1154 FIXUP_ENDIAN
Paul Mackerras9994a332005-10-10 22:36:14 +10001155
1156 /* Just make sure that r1 top 32 bits didn't get
1157 * corrupt by OF
1158 */
1159 rldicl r1,r1,0,32
1160
1161 /* Restore the MSR (back to 64 bits) */
1162 ld r0,_MSR(r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001163 MTMSRD(r0)
Paul Mackerras9994a332005-10-10 22:36:14 +10001164 isync
1165
1166 /* Restore other registers */
1167 REST_GPR(2, r1)
1168 REST_GPR(13, r1)
1169 REST_8GPRS(14, r1)
1170 REST_10GPRS(22, r1)
1171 ld r4,_CCR(r1)
1172 mtcr r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001173
1174 addi r1,r1,PROM_FRAME_SIZE
1175 ld r0,16(r1)
1176 mtlr r0
1177 blr
Steven Rostedt4e491d12008-05-14 23:49:44 -04001178
Steven Rostedt606576c2008-10-06 19:06:12 -04001179#ifdef CONFIG_FUNCTION_TRACER
Steven Rostedt4e491d12008-05-14 23:49:44 -04001180#ifdef CONFIG_DYNAMIC_FTRACE
1181_GLOBAL(mcount)
1182_GLOBAL(_mcount)
Torsten Duwe15308662016-03-03 15:26:59 +11001183 mflr r12
1184 mtctr r12
1185 mtlr r0
1186 bctr
Steven Rostedt4e491d12008-05-14 23:49:44 -04001187
Torsten Duwe15308662016-03-03 15:26:59 +11001188#ifndef CC_USING_MPROFILE_KERNEL
Anton Blanchard5e666842014-04-04 09:06:33 +11001189_GLOBAL_TOC(ftrace_caller)
Steven Rostedt4e491d12008-05-14 23:49:44 -04001190 /* Taken from output of objdump from lib64/glibc */
1191 mflr r3
1192 ld r11, 0(r1)
1193 stdu r1, -112(r1)
1194 std r3, 128(r1)
1195 ld r4, 16(r11)
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301196 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001197.globl ftrace_call
1198ftrace_call:
1199 bl ftrace_stub
1200 nop
Steven Rostedt46542882009-02-10 22:19:54 -08001201#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1202.globl ftrace_graph_call
1203ftrace_graph_call:
1204 b ftrace_graph_stub
1205_GLOBAL(ftrace_graph_stub)
1206#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001207 ld r0, 128(r1)
1208 mtlr r0
1209 addi r1, r1, 112
Torsten Duwe15308662016-03-03 15:26:59 +11001210
1211#else /* CC_USING_MPROFILE_KERNEL */
1212/*
1213 *
1214 * ftrace_caller() is the function that replaces _mcount() when ftrace is
1215 * active.
1216 *
1217 * We arrive here after a function A calls function B, and we are the trace
1218 * function for B. When we enter r1 points to A's stack frame, B has not yet
1219 * had a chance to allocate one yet.
1220 *
1221 * Additionally r2 may point either to the TOC for A, or B, depending on
1222 * whether B did a TOC setup sequence before calling us.
1223 *
1224 * On entry the LR points back to the _mcount() call site, and r0 holds the
1225 * saved LR as it was on entry to B, ie. the original return address at the
1226 * call site in A.
1227 *
1228 * Our job is to save the register state into a struct pt_regs (on the stack)
1229 * and then arrange for the ftrace function to be called.
1230 */
1231_GLOBAL(ftrace_caller)
1232 /* Save the original return address in A's stack frame */
1233 std r0,LRSAVE(r1)
1234
1235 /* Create our stack frame + pt_regs */
1236 stdu r1,-SWITCH_FRAME_SIZE(r1)
1237
1238 /* Save all gprs to pt_regs */
1239 SAVE_8GPRS(0,r1)
1240 SAVE_8GPRS(8,r1)
1241 SAVE_8GPRS(16,r1)
1242 SAVE_8GPRS(24,r1)
1243
1244 /* Load special regs for save below */
1245 mfmsr r8
1246 mfctr r9
1247 mfxer r10
1248 mfcr r11
1249
1250 /* Get the _mcount() call site out of LR */
1251 mflr r7
1252 /* Save it as pt_regs->nip & pt_regs->link */
1253 std r7, _NIP(r1)
1254 std r7, _LINK(r1)
1255
1256 /* Save callee's TOC in the ABI compliant location */
1257 std r2, 24(r1)
1258 ld r2,PACATOC(r13) /* get kernel TOC in r2 */
1259
1260 addis r3,r2,function_trace_op@toc@ha
1261 addi r3,r3,function_trace_op@toc@l
1262 ld r5,0(r3)
1263
Michael Ellerman85baa092016-03-24 22:04:05 +11001264#ifdef CONFIG_LIVEPATCH
1265 mr r14,r7 /* remember old NIP */
1266#endif
Torsten Duwe15308662016-03-03 15:26:59 +11001267 /* Calculate ip from nip-4 into r3 for call below */
1268 subi r3, r7, MCOUNT_INSN_SIZE
1269
1270 /* Put the original return address in r4 as parent_ip */
1271 mr r4, r0
1272
1273 /* Save special regs */
1274 std r8, _MSR(r1)
1275 std r9, _CTR(r1)
1276 std r10, _XER(r1)
1277 std r11, _CCR(r1)
1278
1279 /* Load &pt_regs in r6 for call below */
1280 addi r6, r1 ,STACK_FRAME_OVERHEAD
1281
1282 /* ftrace_call(r3, r4, r5, r6) */
1283.globl ftrace_call
1284ftrace_call:
1285 bl ftrace_stub
1286 nop
1287
1288 /* Load ctr with the possibly modified NIP */
1289 ld r3, _NIP(r1)
1290 mtctr r3
Michael Ellerman85baa092016-03-24 22:04:05 +11001291#ifdef CONFIG_LIVEPATCH
1292 cmpd r14,r3 /* has NIP been altered? */
1293#endif
Torsten Duwe15308662016-03-03 15:26:59 +11001294
1295 /* Restore gprs */
1296 REST_8GPRS(0,r1)
1297 REST_8GPRS(8,r1)
1298 REST_8GPRS(16,r1)
1299 REST_8GPRS(24,r1)
1300
1301 /* Restore callee's TOC */
1302 ld r2, 24(r1)
1303
1304 /* Pop our stack frame */
1305 addi r1, r1, SWITCH_FRAME_SIZE
1306
1307 /* Restore original LR for return to B */
1308 ld r0, LRSAVE(r1)
1309 mtlr r0
1310
Michael Ellerman85baa092016-03-24 22:04:05 +11001311#ifdef CONFIG_LIVEPATCH
1312 /* Based on the cmpd above, if the NIP was altered handle livepatch */
1313 bne- livepatch_handler
1314#endif
1315
Torsten Duwe15308662016-03-03 15:26:59 +11001316#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1317 stdu r1, -112(r1)
1318.globl ftrace_graph_call
1319ftrace_graph_call:
1320 b ftrace_graph_stub
1321_GLOBAL(ftrace_graph_stub)
1322 addi r1, r1, 112
1323#endif
1324
1325 ld r0,LRSAVE(r1) /* restore callee's lr at _mcount site */
1326 mtlr r0
1327 bctr /* jump after _mcount site */
1328#endif /* CC_USING_MPROFILE_KERNEL */
1329
Steven Rostedt4e491d12008-05-14 23:49:44 -04001330_GLOBAL(ftrace_stub)
1331 blr
Michael Ellerman85baa092016-03-24 22:04:05 +11001332
1333#ifdef CONFIG_LIVEPATCH
1334 /*
1335 * This function runs in the mcount context, between two functions. As
1336 * such it can only clobber registers which are volatile and used in
1337 * function linkage.
1338 *
1339 * We get here when a function A, calls another function B, but B has
1340 * been live patched with a new function C.
1341 *
1342 * On entry:
1343 * - we have no stack frame and can not allocate one
1344 * - LR points back to the original caller (in A)
1345 * - CTR holds the new NIP in C
1346 * - r0 & r12 are free
1347 *
1348 * r0 can't be used as the base register for a DS-form load or store, so
1349 * we temporarily shuffle r1 (stack pointer) into r0 and then put it back.
1350 */
1351livepatch_handler:
1352 CURRENT_THREAD_INFO(r12, r1)
1353
1354 /* Save stack pointer into r0 */
1355 mr r0, r1
1356
1357 /* Allocate 3 x 8 bytes */
1358 ld r1, TI_livepatch_sp(r12)
1359 addi r1, r1, 24
1360 std r1, TI_livepatch_sp(r12)
1361
1362 /* Save toc & real LR on livepatch stack */
1363 std r2, -24(r1)
1364 mflr r12
1365 std r12, -16(r1)
1366
1367 /* Store stack end marker */
1368 lis r12, STACK_END_MAGIC@h
1369 ori r12, r12, STACK_END_MAGIC@l
1370 std r12, -8(r1)
1371
1372 /* Restore real stack pointer */
1373 mr r1, r0
1374
1375 /* Put ctr in r12 for global entry and branch there */
1376 mfctr r12
1377 bctrl
1378
1379 /*
1380 * Now we are returning from the patched function to the original
1381 * caller A. We are free to use r0 and r12, and we can use r2 until we
1382 * restore it.
1383 */
1384
1385 CURRENT_THREAD_INFO(r12, r1)
1386
1387 /* Save stack pointer into r0 */
1388 mr r0, r1
1389
1390 ld r1, TI_livepatch_sp(r12)
1391
1392 /* Check stack marker hasn't been trashed */
1393 lis r2, STACK_END_MAGIC@h
1394 ori r2, r2, STACK_END_MAGIC@l
1395 ld r12, -8(r1)
13961: tdne r12, r2
1397 EMIT_BUG_ENTRY 1b, __FILE__, __LINE__ - 1, 0
1398
1399 /* Restore LR & toc from livepatch stack */
1400 ld r12, -16(r1)
1401 mtlr r12
1402 ld r2, -24(r1)
1403
1404 /* Pop livepatch stack frame */
1405 CURRENT_THREAD_INFO(r12, r0)
1406 subi r1, r1, 24
1407 std r1, TI_livepatch_sp(r12)
1408
1409 /* Restore real stack pointer */
1410 mr r1, r0
1411
1412 /* Return to original caller of live patched function */
1413 blr
1414#endif
1415
1416
Steven Rostedt4e491d12008-05-14 23:49:44 -04001417#else
Anton Blanchard5e666842014-04-04 09:06:33 +11001418_GLOBAL_TOC(_mcount)
Steven Rostedt4e491d12008-05-14 23:49:44 -04001419 /* Taken from output of objdump from lib64/glibc */
1420 mflr r3
1421 ld r11, 0(r1)
1422 stdu r1, -112(r1)
1423 std r3, 128(r1)
1424 ld r4, 16(r11)
1425
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301426 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001427 LOAD_REG_ADDR(r5,ftrace_trace_function)
1428 ld r5,0(r5)
1429 ld r5,0(r5)
1430 mtctr r5
1431 bctrl
Steven Rostedt4e491d12008-05-14 23:49:44 -04001432 nop
Steven Rostedt6794c782009-02-09 21:10:27 -08001433
1434
1435#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1436 b ftrace_graph_caller
1437#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001438 ld r0, 128(r1)
1439 mtlr r0
1440 addi r1, r1, 112
1441_GLOBAL(ftrace_stub)
1442 blr
1443
Steven Rostedt6794c782009-02-09 21:10:27 -08001444#endif /* CONFIG_DYNAMIC_FTRACE */
1445
1446#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Torsten Duwe15308662016-03-03 15:26:59 +11001447#ifndef CC_USING_MPROFILE_KERNEL
Steven Rostedt46542882009-02-10 22:19:54 -08001448_GLOBAL(ftrace_graph_caller)
Steven Rostedt6794c782009-02-09 21:10:27 -08001449 /* load r4 with local address */
1450 ld r4, 128(r1)
1451 subi r4, r4, MCOUNT_INSN_SIZE
1452
Anton Blanchardb3c18722014-09-17 17:07:04 +10001453 /* Grab the LR out of the caller stack frame */
Steven Rostedt6794c782009-02-09 21:10:27 -08001454 ld r11, 112(r1)
Anton Blanchardb3c18722014-09-17 17:07:04 +10001455 ld r3, 16(r11)
Steven Rostedt6794c782009-02-09 21:10:27 -08001456
Anton Blanchardb1576fe2014-02-04 16:04:35 +11001457 bl prepare_ftrace_return
Steven Rostedt6794c782009-02-09 21:10:27 -08001458 nop
1459
Anton Blanchardb3c18722014-09-17 17:07:04 +10001460 /*
1461 * prepare_ftrace_return gives us the address we divert to.
1462 * Change the LR in the callers stack frame to this.
1463 */
1464 ld r11, 112(r1)
1465 std r3, 16(r11)
1466
Steven Rostedt6794c782009-02-09 21:10:27 -08001467 ld r0, 128(r1)
1468 mtlr r0
1469 addi r1, r1, 112
1470 blr
1471
Torsten Duwe15308662016-03-03 15:26:59 +11001472#else /* CC_USING_MPROFILE_KERNEL */
1473_GLOBAL(ftrace_graph_caller)
1474 /* with -mprofile-kernel, parameter regs are still alive at _mcount */
1475 std r10, 104(r1)
1476 std r9, 96(r1)
1477 std r8, 88(r1)
1478 std r7, 80(r1)
1479 std r6, 72(r1)
1480 std r5, 64(r1)
1481 std r4, 56(r1)
1482 std r3, 48(r1)
1483
1484 /* Save callee's TOC in the ABI compliant location */
1485 std r2, 24(r1)
1486 ld r2, PACATOC(r13) /* get kernel TOC in r2 */
1487
1488 mfctr r4 /* ftrace_caller has moved local addr here */
1489 std r4, 40(r1)
1490 mflr r3 /* ftrace_caller has restored LR from stack */
1491 subi r4, r4, MCOUNT_INSN_SIZE
1492
1493 bl prepare_ftrace_return
1494 nop
1495
1496 /*
1497 * prepare_ftrace_return gives us the address we divert to.
1498 * Change the LR to this.
1499 */
1500 mtlr r3
1501
1502 ld r0, 40(r1)
1503 mtctr r0
1504 ld r10, 104(r1)
1505 ld r9, 96(r1)
1506 ld r8, 88(r1)
1507 ld r7, 80(r1)
1508 ld r6, 72(r1)
1509 ld r5, 64(r1)
1510 ld r4, 56(r1)
1511 ld r3, 48(r1)
1512
1513 /* Restore callee's TOC */
1514 ld r2, 24(r1)
1515
1516 addi r1, r1, 112
1517 mflr r0
1518 std r0, LRSAVE(r1)
1519 bctr
1520#endif /* CC_USING_MPROFILE_KERNEL */
1521
Steven Rostedt6794c782009-02-09 21:10:27 -08001522_GLOBAL(return_to_handler)
1523 /* need to save return values */
1524 std r4, -32(r1)
1525 std r3, -24(r1)
1526 /* save TOC */
1527 std r2, -16(r1)
1528 std r31, -8(r1)
1529 mr r31, r1
1530 stdu r1, -112(r1)
1531
Steven Rostedtbb725342009-02-11 12:45:49 -08001532 /*
Anton Blanchard7d56c652014-09-17 17:07:03 +10001533 * We might be called from a module.
Steven Rostedtbb725342009-02-11 12:45:49 -08001534 * Switch to our TOC to run inside the core kernel.
1535 */
Steven Rostedtbe10ab12009-09-15 08:30:14 -07001536 ld r2, PACATOC(r13)
Steven Rostedt6794c782009-02-09 21:10:27 -08001537
Anton Blanchardb1576fe2014-02-04 16:04:35 +11001538 bl ftrace_return_to_handler
Steven Rostedt6794c782009-02-09 21:10:27 -08001539 nop
1540
1541 /* return value has real return address */
1542 mtlr r3
1543
1544 ld r1, 0(r1)
1545 ld r4, -32(r1)
1546 ld r3, -24(r1)
1547 ld r2, -16(r1)
1548 ld r31, -8(r1)
1549
1550 /* Jump back to real return address */
1551 blr
1552#endif /* CONFIG_FUNCTION_GRAPH_TRACER */
1553#endif /* CONFIG_FUNCTION_TRACER */