blob: 96d97104050341710e4ac94e97ebda633a044c06 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_HW_IRQ_H
2#define __ASM_SH_HW_IRQ_H
3
Magnus Damm02ab3f72007-07-18 17:25:09 +09004#include <linux/init.h>
Paul Mundt35f3c512006-10-06 15:31:16 +09005#include <asm/atomic.h>
6
7extern atomic_t irq_err_count;
8
Magnus Damm68abdbb2007-06-15 18:56:19 +09009struct ipr_data {
10 unsigned char irq;
11 unsigned char ipr_idx; /* Index for the IPR registered */
12 unsigned char shift; /* Number of bits to shift the data */
13 unsigned char priority; /* The priority */
14};
15
16struct ipr_desc {
17 unsigned long *ipr_offsets;
18 unsigned int nr_offsets;
19 struct ipr_data *ipr_data;
20 unsigned int nr_irqs;
21 struct irq_chip chip;
22};
23
24void register_ipr_controller(struct ipr_desc *);
Magnus Damm68abdbb2007-06-15 18:56:19 +090025
Magnus Damm02ab3f72007-07-18 17:25:09 +090026typedef unsigned char intc_enum;
27
28struct intc_vect {
29 intc_enum enum_id;
30 unsigned short vect;
31};
32
33#define INTC_VECT(enum_id, vect) { enum_id, vect }
Magnus Damm51da6422007-08-03 14:25:32 +090034#define INTC_IRQ(enum_id, irq) INTC_VECT(enum_id, irq2evt(irq))
Magnus Damm02ab3f72007-07-18 17:25:09 +090035
36struct intc_prio {
37 intc_enum enum_id;
38 unsigned char priority;
39};
40
41#define INTC_PRIO(enum_id, prio) { enum_id, prio }
42
43struct intc_group {
44 intc_enum enum_id;
Magnus Damm5c37e022007-08-17 00:45:35 +090045 intc_enum enum_ids[32];
Magnus Damm02ab3f72007-07-18 17:25:09 +090046};
47
Magnus Damm5c37e022007-08-17 00:45:35 +090048#define INTC_GROUP(enum_id, ids...) { enum_id, { ids } }
Magnus Damm02ab3f72007-07-18 17:25:09 +090049
50struct intc_mask_reg {
51 unsigned long set_reg, clr_reg, reg_width;
52 intc_enum enum_ids[32];
53};
54
55struct intc_prio_reg {
Magnus Damm6ef5fb22007-08-12 15:22:02 +090056 unsigned long set_reg, clr_reg, reg_width, field_width;
Magnus Damm02ab3f72007-07-18 17:25:09 +090057 intc_enum enum_ids[16];
58};
59
60struct intc_sense_reg {
61 unsigned long reg, reg_width, field_width;
62 intc_enum enum_ids[16];
63};
64
65struct intc_desc {
66 struct intc_vect *vectors;
67 unsigned int nr_vectors;
68 struct intc_group *groups;
69 unsigned int nr_groups;
70 struct intc_prio *priorities;
71 unsigned int nr_priorities;
72 struct intc_mask_reg *mask_regs;
73 unsigned int nr_mask_regs;
74 struct intc_prio_reg *prio_regs;
75 unsigned int nr_prio_regs;
76 struct intc_sense_reg *sense_regs;
77 unsigned int nr_sense_regs;
Magnus Damm73505b42007-08-12 15:26:12 +090078 char *name;
Magnus Damm02ab3f72007-07-18 17:25:09 +090079};
80
81#define _INTC_ARRAY(a) a, sizeof(a)/sizeof(*a)
82#define DECLARE_INTC_DESC(symbol, chipname, vectors, groups, \
83 priorities, mask_regs, prio_regs, sense_regs) \
Magnus Damm5c37e022007-08-17 00:45:35 +090084struct intc_desc symbol __initdata = { \
Magnus Damm02ab3f72007-07-18 17:25:09 +090085 _INTC_ARRAY(vectors), _INTC_ARRAY(groups), \
86 _INTC_ARRAY(priorities), \
87 _INTC_ARRAY(mask_regs), _INTC_ARRAY(prio_regs), \
88 _INTC_ARRAY(sense_regs), \
Magnus Damm73505b42007-08-12 15:26:12 +090089 chipname, \
Magnus Damm02ab3f72007-07-18 17:25:09 +090090}
91
92void __init register_intc_controller(struct intc_desc *desc);
Magnus Damm3d37d942007-08-17 00:50:44 +090093int intc_set_priority(unsigned int irq, unsigned int prio);
Magnus Damm02ab3f72007-07-18 17:25:09 +090094
Magnus Damm90015c82007-07-18 17:57:34 +090095void __init plat_irq_setup(void);
96
Magnus Damma0e23262007-07-31 17:11:21 +090097enum { IRQ_MODE_IRQ, IRQ_MODE_IRQ7654, IRQ_MODE_IRQ3210,
Magnus Damm953c8ef2007-09-10 12:03:50 +090098 IRQ_MODE_IRL7654_MASK, IRQ_MODE_IRL3210_MASK,
Magnus Damma0e23262007-07-31 17:11:21 +090099 IRQ_MODE_IRL7654, IRQ_MODE_IRL3210 };
Magnus Damm39c7aa92007-07-20 12:10:29 +0900100void __init plat_irq_setup_pins(int mode);
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#endif /* __ASM_SH_HW_IRQ_H */