blob: 61219b9b34458862c9be600652006d8ac84b8705 [file] [log] [blame]
Florian Fainelli755ccb92013-05-15 08:00:25 +00001#ifndef _LINUX_BRCMPHY_H
2#define _LINUX_BRCMPHY_H
3
Matt Carlson6a443a02010-02-17 15:17:04 +00004#define PHY_ID_BCM50610 0x0143bd60
5#define PHY_ID_BCM50610M 0x0143bd70
Dmitry Baryshkov7a938f82010-06-16 23:02:24 +00006#define PHY_ID_BCM5241 0x0143bc30
Matt Carlson6a443a02010-02-17 15:17:04 +00007#define PHY_ID_BCMAC131 0x0143bc70
Dmitry Baryshkovfcb26ec2010-06-16 23:02:23 +00008#define PHY_ID_BCM5481 0x0143bca0
9#define PHY_ID_BCM5482 0x0143bcb0
10#define PHY_ID_BCM5411 0x00206070
11#define PHY_ID_BCM5421 0x002060e0
12#define PHY_ID_BCM5464 0x002060b0
13#define PHY_ID_BCM5461 0x002060c0
Matt Carlson6a443a02010-02-17 15:17:04 +000014#define PHY_ID_BCM57780 0x03625d90
15
Florian Fainellib560a582014-02-13 16:08:45 -080016#define PHY_ID_BCM7366 0x600d8490
17#define PHY_ID_BCM7439 0x600d8480
18#define PHY_ID_BCM7445 0x600d8510
Florian Fainellib560a582014-02-13 16:08:45 -080019
Matt Carlson6a443a02010-02-17 15:17:04 +000020#define PHY_BCM_OUI_MASK 0xfffffc00
21#define PHY_BCM_OUI_1 0x00206000
22#define PHY_BCM_OUI_2 0x0143bc00
23#define PHY_BCM_OUI_3 0x03625c00
Florian Fainellib560a582014-02-13 16:08:45 -080024#define PHY_BCM_OUI_4 0x600d0000
25#define PHY_BCM_OUI_5 0x03625e00
Matt Carlson6a443a02010-02-17 15:17:04 +000026
27
Matt Carlson8649f132009-11-02 14:30:00 +000028#define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
29#define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
30#define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
31#define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
32#define PHY_BRCM_WIRESPEED_ENABLE 0x00000100
33#define PHY_BRCM_AUTO_PWRDWN_ENABLE 0x00000200
Matt Carlson32e5a8d2009-11-02 14:31:39 +000034#define PHY_BRCM_RX_REFCLK_UNUSED 0x00000400
Matt Carlson8649f132009-11-02 14:30:00 +000035#define PHY_BRCM_STD_IBND_DISABLE 0x00000800
36#define PHY_BRCM_EXT_IBND_RX_ENABLE 0x00001000
37#define PHY_BRCM_EXT_IBND_TX_ENABLE 0x00002000
Matt Carlson63a14ce2009-11-02 14:30:40 +000038#define PHY_BRCM_CLEAR_RGMII_MODE 0x00004000
Matt Carlson52fae082009-11-02 14:32:38 +000039#define PHY_BRCM_DIS_TXCRXC_NOENRGY 0x00008000
Florian Fainellib560a582014-02-13 16:08:45 -080040/* Broadcom BCM7xxx specific workarounds */
41#define PHY_BRCM_100MBPS_WAR 0x00010000
Matt Carlson8649f132009-11-02 14:30:00 +000042#define PHY_BCM_FLAGS_VALID 0x80000000
Florian Fainelli755ccb92013-05-15 08:00:25 +000043
Florian Fainelli439d39a2014-02-13 16:08:44 -080044/* Broadcom BCM54XX register definitions, common to most Broadcom PHYs */
45#define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
46#define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
47#define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
48
49#define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
50#define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
51
52#define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
53#define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
54#define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
55#define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
56
57#define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
58#define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
59#define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
60#define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
61#define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
62#define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
63#define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
64#define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
65#define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
66#define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
67#define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
68#define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
69#define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
70#define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
71#define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
72#define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
73#define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
74#define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
75
76#define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
77#define MII_BCM54XX_SHD_WRITE 0x8000
78#define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
79#define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
80
81/*
82 * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
83 */
84#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
85#define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
86#define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
87
88#define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
89#define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
90#define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
91#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
92
93#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
94
Florian Fainelli755ccb92013-05-15 08:00:25 +000095#endif /* _LINUX_BRCMPHY_H */