blob: 824c9428efaa2768a3c52d04f5784bdffee04ea0 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080022 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070023 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhu Yib481de92007-09-25 17:54:57 -070031#include <linux/pci.h>
32#include <linux/dma-mapping.h>
33#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040034#include <linux/sched.h>
Zhu Yib481de92007-09-25 17:54:57 -070035#include <linux/skbuff.h>
36#include <linux/netdevice.h>
37#include <linux/wireless.h>
38#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070039#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080040#include <asm/unaligned.h>
41#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070042
Winkler, Tomasdbb66542008-12-22 11:31:14 +080043#include "iwl-fh.h"
Tomas Winklerbddadf82008-12-19 10:37:01 +080044#include "iwl-3945-fh.h"
Tomas Winkler600c0e12008-12-19 10:37:04 +080045#include "iwl-commands.h"
Samuel Ortiz17f841c2009-01-23 13:45:20 -080046#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070047#include "iwl-3945.h"
Samuel Ortize6148912009-01-23 13:45:15 -080048#include "iwl-eeprom.h"
Kolekar, Abhijeet5747d472008-12-19 10:37:18 +080049#include "iwl-core.h"
Reinette Chatre4a6547c2010-02-18 22:03:02 -080050#include "iwl-helpers.h"
Johannes Berge932a602009-10-02 13:44:03 -070051#include "iwl-led.h"
52#include "iwl-3945-led.h"
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -070053#include "iwl-3945-debugfs.h"
Zhu Yib481de92007-09-25 17:54:57 -070054
55#define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
56 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
57 IWL_RATE_##r##M_IEEE, \
58 IWL_RATE_##ip##M_INDEX, \
59 IWL_RATE_##in##M_INDEX, \
60 IWL_RATE_##rp##M_INDEX, \
61 IWL_RATE_##rn##M_INDEX, \
62 IWL_RATE_##pp##M_INDEX, \
Mohamed Abbas14577f22007-11-12 11:37:42 +080063 IWL_RATE_##np##M_INDEX, \
64 IWL_RATE_##r##M_INDEX_TABLE, \
65 IWL_RATE_##ip##M_INDEX_TABLE }
Zhu Yib481de92007-09-25 17:54:57 -070066
67/*
68 * Parameter order:
69 * rate, prev rate, next rate, prev tgg rate, next tgg rate
70 *
71 * If there isn't a valid next or previous rate then INV is used which
72 * maps to IWL_RATE_INVALID
73 *
74 */
Samuel Ortizd9829a62008-12-19 10:37:12 +080075const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
Mohamed Abbas14577f22007-11-12 11:37:42 +080076 IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
77 IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
78 IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
79 IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
Zhu Yib481de92007-09-25 17:54:57 -070080 IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
81 IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
82 IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
83 IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
84 IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
85 IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
86 IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
87 IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
Zhu Yib481de92007-09-25 17:54:57 -070088};
89
Johannes Berg635b85b2010-09-22 18:02:04 +020090static inline u8 iwl3945_get_prev_ieee_rate(u8 rate_index)
91{
92 u8 rate = iwl3945_rates[rate_index].prev_ieee;
93
94 if (rate == IWL_RATE_INVALID)
95 rate = rate_index;
96 return rate;
97}
98
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080099/* 1 = enable the iwl3945_disable_events() function */
Zhu Yib481de92007-09-25 17:54:57 -0700100#define IWL_EVT_DISABLE (0)
101#define IWL_EVT_DISABLE_SIZE (1532/32)
102
103/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800104 * iwl3945_disable_events - Disable selected events in uCode event log
Zhu Yib481de92007-09-25 17:54:57 -0700105 *
106 * Disable an event by writing "1"s into "disable"
107 * bitmap in SRAM. Bit position corresponds to Event # (id/type).
108 * Default values of 0 enable uCode events to be logged.
109 * Use for only special debugging. This function is just a placeholder as-is,
110 * you'll need to provide the special bits! ...
111 * ... and set IWL_EVT_DISABLE to 1. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800112void iwl3945_disable_events(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700113{
Zhu Yib481de92007-09-25 17:54:57 -0700114 int i;
115 u32 base; /* SRAM address of event log header */
116 u32 disable_ptr; /* SRAM address of event-disable bitmap array */
117 u32 array_size; /* # of u32 entries in array */
118 u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
119 0x00000000, /* 31 - 0 Event id numbers */
120 0x00000000, /* 63 - 32 */
121 0x00000000, /* 95 - 64 */
122 0x00000000, /* 127 - 96 */
123 0x00000000, /* 159 - 128 */
124 0x00000000, /* 191 - 160 */
125 0x00000000, /* 223 - 192 */
126 0x00000000, /* 255 - 224 */
127 0x00000000, /* 287 - 256 */
128 0x00000000, /* 319 - 288 */
129 0x00000000, /* 351 - 320 */
130 0x00000000, /* 383 - 352 */
131 0x00000000, /* 415 - 384 */
132 0x00000000, /* 447 - 416 */
133 0x00000000, /* 479 - 448 */
134 0x00000000, /* 511 - 480 */
135 0x00000000, /* 543 - 512 */
136 0x00000000, /* 575 - 544 */
137 0x00000000, /* 607 - 576 */
138 0x00000000, /* 639 - 608 */
139 0x00000000, /* 671 - 640 */
140 0x00000000, /* 703 - 672 */
141 0x00000000, /* 735 - 704 */
142 0x00000000, /* 767 - 736 */
143 0x00000000, /* 799 - 768 */
144 0x00000000, /* 831 - 800 */
145 0x00000000, /* 863 - 832 */
146 0x00000000, /* 895 - 864 */
147 0x00000000, /* 927 - 896 */
148 0x00000000, /* 959 - 928 */
149 0x00000000, /* 991 - 960 */
150 0x00000000, /* 1023 - 992 */
151 0x00000000, /* 1055 - 1024 */
152 0x00000000, /* 1087 - 1056 */
153 0x00000000, /* 1119 - 1088 */
154 0x00000000, /* 1151 - 1120 */
155 0x00000000, /* 1183 - 1152 */
156 0x00000000, /* 1215 - 1184 */
157 0x00000000, /* 1247 - 1216 */
158 0x00000000, /* 1279 - 1248 */
159 0x00000000, /* 1311 - 1280 */
160 0x00000000, /* 1343 - 1312 */
161 0x00000000, /* 1375 - 1344 */
162 0x00000000, /* 1407 - 1376 */
163 0x00000000, /* 1439 - 1408 */
164 0x00000000, /* 1471 - 1440 */
165 0x00000000, /* 1503 - 1472 */
166 };
167
168 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800169 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800170 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
Zhu Yib481de92007-09-25 17:54:57 -0700171 return;
172 }
173
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800174 disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
175 array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
Zhu Yib481de92007-09-25 17:54:57 -0700176
177 if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800178 IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
Zhu Yib481de92007-09-25 17:54:57 -0700179 disable_ptr);
Zhu Yib481de92007-09-25 17:54:57 -0700180 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800181 iwl_write_targ_mem(priv,
Tomas Winkleraf7cca22007-10-25 17:15:36 +0800182 disable_ptr + (i * sizeof(u32)),
183 evt_disable[i]);
Zhu Yib481de92007-09-25 17:54:57 -0700184
Zhu Yib481de92007-09-25 17:54:57 -0700185 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800186 IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
187 IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
188 IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
Zhu Yib481de92007-09-25 17:54:57 -0700189 disable_ptr, array_size);
190 }
191
192}
193
Tomas Winkler17744ff2008-03-02 01:52:00 +0200194static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
195{
196 int idx;
197
Reinette Chatre1d79e532010-02-26 11:01:36 -0800198 for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
Tomas Winkler17744ff2008-03-02 01:52:00 +0200199 if (iwl3945_rates[idx].plcp == plcp)
200 return idx;
201 return -1;
202}
203
Samuel Ortizd08853a2009-01-23 13:45:17 -0800204#ifdef CONFIG_IWLWIFI_DEBUG
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700205#define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
Tomas Winkler91c066f2008-03-06 17:36:55 -0800206
207static const char *iwl3945_get_tx_fail_reason(u32 status)
208{
209 switch (status & TX_STATUS_MSK) {
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700210 case TX_3945_STATUS_SUCCESS:
Tomas Winkler91c066f2008-03-06 17:36:55 -0800211 return "SUCCESS";
212 TX_STATUS_ENTRY(SHORT_LIMIT);
213 TX_STATUS_ENTRY(LONG_LIMIT);
214 TX_STATUS_ENTRY(FIFO_UNDERRUN);
215 TX_STATUS_ENTRY(MGMNT_ABORT);
216 TX_STATUS_ENTRY(NEXT_FRAG);
217 TX_STATUS_ENTRY(LIFE_EXPIRE);
218 TX_STATUS_ENTRY(DEST_PS);
219 TX_STATUS_ENTRY(ABORTED);
220 TX_STATUS_ENTRY(BT_RETRY);
221 TX_STATUS_ENTRY(STA_INVALID);
222 TX_STATUS_ENTRY(FRAG_DROPPED);
223 TX_STATUS_ENTRY(TID_DISABLE);
224 TX_STATUS_ENTRY(FRAME_FLUSHED);
225 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
226 TX_STATUS_ENTRY(TX_LOCKED);
227 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
228 }
229
230 return "UNKNOWN";
231}
232#else
233static inline const char *iwl3945_get_tx_fail_reason(u32 status)
234{
235 return "";
236}
237#endif
238
Johannes Berge6a98542008-10-21 12:40:02 +0200239/*
240 * get ieee prev rate from rate scale table.
241 * for A and B mode we need to overright prev
242 * value
243 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800244int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
Johannes Berge6a98542008-10-21 12:40:02 +0200245{
246 int next_rate = iwl3945_get_prev_ieee_rate(rate);
247
248 switch (priv->band) {
249 case IEEE80211_BAND_5GHZ:
250 if (rate == IWL_RATE_12M_INDEX)
251 next_rate = IWL_RATE_9M_INDEX;
252 else if (rate == IWL_RATE_6M_INDEX)
253 next_rate = IWL_RATE_6M_INDEX;
254 break;
Abbas, Mohamed72627962008-12-05 07:58:37 -0800255 case IEEE80211_BAND_2GHZ:
Johannes Bergee525d12010-01-21 06:09:28 -0800256 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
Johannes Berg246ed352010-08-23 10:46:32 +0200257 iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
Abbas, Mohamed72627962008-12-05 07:58:37 -0800258 if (rate == IWL_RATE_11M_INDEX)
259 next_rate = IWL_RATE_5M_INDEX;
260 }
Johannes Berge6a98542008-10-21 12:40:02 +0200261 break;
Abbas, Mohamed72627962008-12-05 07:58:37 -0800262
Johannes Berge6a98542008-10-21 12:40:02 +0200263 default:
264 break;
265 }
266
267 return next_rate;
268}
269
Tomas Winkler91c066f2008-03-06 17:36:55 -0800270
271/**
272 * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
273 *
274 * When FW advances 'R' index, all entries between old and new 'R' index
275 * need to be reclaimed. As result, some free space forms. If there is
276 * enough free space (> low mark), wake the stack that feeds us.
277 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800278static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
Tomas Winkler91c066f2008-03-06 17:36:55 -0800279 int txq_id, int index)
280{
Samuel Ortiz188cf6c2008-12-22 11:31:16 +0800281 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Samuel Ortizd20b3c62008-12-19 10:37:15 +0800282 struct iwl_queue *q = &txq->q;
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800283 struct iwl_tx_info *tx_info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800284
Johannes Berg13bb9482010-08-23 10:46:33 +0200285 BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800286
287 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
288 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
289
290 tx_info = &txq->txb[txq->q.read_ptr];
Johannes Bergff0d91c2010-05-17 02:37:34 -0700291 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
292 tx_info->skb = NULL;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800293 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800294 }
295
Samuel Ortizd20b3c62008-12-19 10:37:15 +0800296 if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
Johannes Berg13bb9482010-08-23 10:46:33 +0200297 (txq_id != IWL39_CMD_QUEUE_NUM) &&
Tomas Winkler91c066f2008-03-06 17:36:55 -0800298 priv->mac80211_registered)
Johannes Berge4e72fb2009-03-23 17:28:42 +0100299 iwl_wake_queue(priv, txq_id);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800300}
301
302/**
303 * iwl3945_rx_reply_tx - Handle Tx response
304 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800305static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700306 struct iwl_rx_mem_buffer *rxb)
Tomas Winkler91c066f2008-03-06 17:36:55 -0800307{
Zhu Yi2f301222009-10-09 17:19:45 +0800308 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800309 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
310 int txq_id = SEQ_TO_QUEUE(sequence);
311 int index = SEQ_TO_INDEX(sequence);
Samuel Ortiz188cf6c2008-12-22 11:31:16 +0800312 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Johannes Berge039fa42008-05-15 12:55:29 +0200313 struct ieee80211_tx_info *info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800314 struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
315 u32 status = le32_to_cpu(tx_resp->status);
316 int rate_idx;
Abbas, Mohamed74221d02008-12-02 12:14:03 -0800317 int fail;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800318
Winkler, Tomas625a3812009-01-08 10:19:55 -0800319 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800320 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Tomas Winkler91c066f2008-03-06 17:36:55 -0800321 "is out of range [0-%d] %d %d\n", txq_id,
322 index, txq->q.n_bd, txq->q.write_ptr,
323 txq->q.read_ptr);
324 return;
325 }
326
Johannes Bergff0d91c2010-05-17 02:37:34 -0700327 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
Johannes Berge6a98542008-10-21 12:40:02 +0200328 ieee80211_tx_info_clear_status(info);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800329
Johannes Berge6a98542008-10-21 12:40:02 +0200330 /* Fill the MRR chain with some info about on-chip retransmissions */
331 rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
332 if (info->band == IEEE80211_BAND_5GHZ)
333 rate_idx -= IWL_FIRST_OFDM_RATE;
334
335 fail = tx_resp->failure_frame;
Johannes Berge6a98542008-10-21 12:40:02 +0200336
Abbas, Mohamed74221d02008-12-02 12:14:03 -0800337 info->status.rates[0].idx = rate_idx;
338 info->status.rates[0].count = fail + 1; /* add final attempt */
Johannes Berge6a98542008-10-21 12:40:02 +0200339
Tomas Winkler91c066f2008-03-06 17:36:55 -0800340 /* tx_status->rts_retry_count = tx_resp->failure_rts; */
Johannes Berge039fa42008-05-15 12:55:29 +0200341 info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
342 IEEE80211_TX_STAT_ACK : 0;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800343
Tomas Winklere1623442009-01-27 14:27:56 -0800344 IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
Tomas Winkler91c066f2008-03-06 17:36:55 -0800345 txq_id, iwl3945_get_tx_fail_reason(status), status,
346 tx_resp->rate, tx_resp->failure_frame);
347
Tomas Winklere1623442009-01-27 14:27:56 -0800348 IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800349 iwl3945_tx_queue_reclaim(priv, txq_id, index);
350
351 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800352 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Tomas Winkler91c066f2008-03-06 17:36:55 -0800353}
354
355
356
Zhu Yib481de92007-09-25 17:54:57 -0700357/*****************************************************************************
358 *
359 * Intel PRO/Wireless 3945ABG/BG Network Connection
360 *
361 * RX handler implementations
362 *
Zhu Yib481de92007-09-25 17:54:57 -0700363 *****************************************************************************/
Johannes Bergd73e4922010-05-06 12:18:41 -0700364#ifdef CONFIG_IWLWIFI_DEBUGFS
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700365/*
366 * based on the assumption of all statistics counter are in DWORD
367 * FIXME: This function is for debugging, do not deal with
368 * the case of counters roll-over.
369 */
370static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
371 __le32 *stats)
372{
373 int i;
374 __le32 *prev_stats;
375 u32 *accum_stats;
376 u32 *delta, *max_delta;
377
378 prev_stats = (__le32 *)&priv->_3945.statistics;
379 accum_stats = (u32 *)&priv->_3945.accum_statistics;
380 delta = (u32 *)&priv->_3945.delta_statistics;
381 max_delta = (u32 *)&priv->_3945.max_delta;
382
383 for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
384 i += sizeof(__le32), stats++, prev_stats++, delta++,
385 max_delta++, accum_stats++) {
386 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
387 *delta = (le32_to_cpu(*stats) -
388 le32_to_cpu(*prev_stats));
389 *accum_stats += *delta;
390 if (*delta > *max_delta)
391 *max_delta = *delta;
392 }
393 }
394
395 /* reset accumulative statistics for "no-counter" type statistics */
396 priv->_3945.accum_statistics.general.temperature =
397 priv->_3945.statistics.general.temperature;
398 priv->_3945.accum_statistics.general.ttl_timestamp =
399 priv->_3945.statistics.general.ttl_timestamp;
400}
401#endif
Zhu Yib481de92007-09-25 17:54:57 -0700402
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700403/**
404 * iwl3945_good_plcp_health - checks for plcp error.
405 *
406 * When the plcp error is exceeding the thresholds, reset the radio
407 * to improve the throughput.
408 */
409static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
410 struct iwl_rx_packet *pkt)
411{
412 bool rc = true;
413 struct iwl3945_notif_statistics current_stat;
414 int combined_plcp_delta;
415 unsigned int plcp_msec;
416 unsigned long plcp_received_jiffies;
417
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700418 if (priv->cfg->base_params->plcp_delta_threshold ==
Wey-Yi Guy680788a2010-06-17 15:25:00 -0700419 IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE) {
420 IWL_DEBUG_RADIO(priv, "plcp_err check disabled\n");
421 return rc;
422 }
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700423 memcpy(&current_stat, pkt->u.raw, sizeof(struct
424 iwl3945_notif_statistics));
425 /*
426 * check for plcp_err and trigger radio reset if it exceeds
427 * the plcp error threshold plcp_delta.
428 */
429 plcp_received_jiffies = jiffies;
430 plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
431 (long) priv->plcp_jiffies);
432 priv->plcp_jiffies = plcp_received_jiffies;
433 /*
434 * check to make sure plcp_msec is not 0 to prevent division
435 * by zero.
436 */
437 if (plcp_msec) {
438 combined_plcp_delta =
439 (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
440 le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
441
442 if ((combined_plcp_delta > 0) &&
443 ((combined_plcp_delta * 100) / plcp_msec) >
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700444 priv->cfg->base_params->plcp_delta_threshold) {
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700445 /*
446 * if plcp_err exceed the threshold, the following
447 * data is printed in csv format:
448 * Text: plcp_err exceeded %d,
449 * Received ofdm.plcp_err,
450 * Current ofdm.plcp_err,
451 * combined_plcp_delta,
452 * plcp_msec
453 */
454 IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
455 "%u, %d, %u mSecs\n",
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700456 priv->cfg->base_params->plcp_delta_threshold,
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700457 le32_to_cpu(current_stat.rx.ofdm.plcp_err),
458 combined_plcp_delta, plcp_msec);
459 /*
460 * Reset the RF radio due to the high plcp
461 * error rate
462 */
463 rc = false;
464 }
465 }
466 return rc;
467}
468
Daniel C Halperin396887a2009-08-13 13:31:01 -0700469void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
470 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700471{
Zhu Yi2f301222009-10-09 17:19:45 +0800472 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700473
Tomas Winklere1623442009-01-27 14:27:56 -0800474 IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800475 (int)sizeof(struct iwl3945_notif_statistics),
Daniel C Halperin396887a2009-08-13 13:31:01 -0700476 le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
Johannes Bergd73e4922010-05-06 12:18:41 -0700477#ifdef CONFIG_IWLWIFI_DEBUGFS
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700478 iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
479#endif
Abhijeet Kolekara29576a2010-04-28 15:47:04 -0700480 iwl_recover_from_statistics(priv, pkt);
Zhu Yib481de92007-09-25 17:54:57 -0700481
Johannes Bergee525d12010-01-21 06:09:28 -0800482 memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
Zhu Yib481de92007-09-25 17:54:57 -0700483}
484
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700485void iwl3945_reply_statistics(struct iwl_priv *priv,
486 struct iwl_rx_mem_buffer *rxb)
487{
488 struct iwl_rx_packet *pkt = rxb_addr(rxb);
489 __le32 *flag = (__le32 *)&pkt->u.raw;
490
491 if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
Johannes Bergd73e4922010-05-06 12:18:41 -0700492#ifdef CONFIG_IWLWIFI_DEBUGFS
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -0700493 memset(&priv->_3945.accum_statistics, 0,
494 sizeof(struct iwl3945_notif_statistics));
495 memset(&priv->_3945.delta_statistics, 0,
496 sizeof(struct iwl3945_notif_statistics));
497 memset(&priv->_3945.max_delta, 0,
498 sizeof(struct iwl3945_notif_statistics));
499#endif
500 IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
501 }
502 iwl3945_hw_rx_statistics(priv, rxb);
503}
504
505
Tomas Winkler17744ff2008-03-02 01:52:00 +0200506/******************************************************************************
507 *
508 * Misc. internal state and helper functions
509 *
510 ******************************************************************************/
Tomas Winkler17744ff2008-03-02 01:52:00 +0200511
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800512/* This is necessary only for a number of statistics, see the caller. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800513static int iwl3945_is_network_packet(struct iwl_priv *priv,
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800514 struct ieee80211_hdr *header)
515{
516 /* Filter incoming packets to determine if they are targeted toward
517 * this network, discarding packets coming from ourselves */
518 switch (priv->iw_mode) {
Johannes Berg05c914f2008-09-11 00:01:58 +0200519 case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800520 /* packets to our IBSS update information */
521 return !compare_ether_addr(header->addr3, priv->bssid);
Johannes Berg05c914f2008-09-11 00:01:58 +0200522 case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800523 /* packets to our IBSS update information */
524 return !compare_ether_addr(header->addr2, priv->bssid);
525 default:
526 return 1;
527 }
528}
Tomas Winkler17744ff2008-03-02 01:52:00 +0200529
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800530static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800531 struct iwl_rx_mem_buffer *rxb,
Zhu Yi12342c42007-12-20 11:27:32 +0800532 struct ieee80211_rx_status *stats)
Zhu Yib481de92007-09-25 17:54:57 -0700533{
Zhu Yi2f301222009-10-09 17:19:45 +0800534 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800535 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800536 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
537 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Zhu Yi2f301222009-10-09 17:19:45 +0800538 u16 len = le16_to_cpu(rx_hdr->len);
539 struct sk_buff *skb;
Zhu Yi29b1b262009-10-23 13:42:25 -0700540 __le16 fc = hdr->frame_control;
Zhu Yib481de92007-09-25 17:54:57 -0700541
542 /* We received data from the HW, so stop the watchdog */
Zhu Yi2f301222009-10-09 17:19:45 +0800543 if (unlikely(len + IWL39_RX_FRAME_SIZE >
544 PAGE_SIZE << priv->hw_params.rx_page_order)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800545 IWL_DEBUG_DROP(priv, "Corruption detected!\n");
Zhu Yib481de92007-09-25 17:54:57 -0700546 return;
547 }
548
549 /* We only process data packets if the interface is open */
550 if (unlikely(!priv->is_open)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800551 IWL_DEBUG_DROP_LIMIT(priv,
552 "Dropping packet while interface is not open.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700553 return;
554 }
Zhu Yib481de92007-09-25 17:54:57 -0700555
Zhu Yiecdf94b2010-03-29 16:42:26 +0800556 skb = dev_alloc_skb(128);
Zhu Yi2f301222009-10-09 17:19:45 +0800557 if (!skb) {
Zhu Yiecdf94b2010-03-29 16:42:26 +0800558 IWL_ERR(priv, "dev_alloc_skb failed\n");
Zhu Yi2f301222009-10-09 17:19:45 +0800559 return;
560 }
Zhu Yib481de92007-09-25 17:54:57 -0700561
Samuel Ortiz9c74d9f2009-01-08 10:19:59 -0800562 if (!iwl3945_mod_params.sw_crypto)
Samuel Ortiz8ccde882009-01-27 14:27:52 -0800563 iwl_set_decrypted_flag(priv,
Zhu Yi2f301222009-10-09 17:19:45 +0800564 (struct ieee80211_hdr *)rxb_addr(rxb),
Zhu Yib481de92007-09-25 17:54:57 -0700565 le32_to_cpu(rx_end->status), stats);
566
Zhu Yi2f301222009-10-09 17:19:45 +0800567 skb_add_rx_frag(skb, 0, rxb->page,
568 (void *)rx_hdr->payload - (void *)pkt, len);
569
Zhu Yi29b1b262009-10-23 13:42:25 -0700570 iwl_update_stats(priv, false, fc, len);
Zhu Yi2f301222009-10-09 17:19:45 +0800571 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
Zhu Yi2f301222009-10-09 17:19:45 +0800572
Zhu Yi29b1b262009-10-23 13:42:25 -0700573 ieee80211_rx(priv->hw, skb);
Zhu Yi2f301222009-10-09 17:19:45 +0800574 priv->alloc_rxb_page--;
575 rxb->page = NULL;
Zhu Yib481de92007-09-25 17:54:57 -0700576}
577
Mohamed Abbas7878a5a2007-11-29 11:10:13 +0800578#define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
579
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800580static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800581 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700582{
Tomas Winkler17744ff2008-03-02 01:52:00 +0200583 struct ieee80211_hdr *header;
584 struct ieee80211_rx_status rx_status;
Zhu Yi2f301222009-10-09 17:19:45 +0800585 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800586 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
587 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
588 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Reinette Chatref875f512010-04-05 10:43:10 -0700589 u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
590 u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
Zhu Yib481de92007-09-25 17:54:57 -0700591 u8 network_packet;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200592
Tomas Winkler17744ff2008-03-02 01:52:00 +0200593 rx_status.flag = 0;
594 rx_status.mactime = le64_to_cpu(rx_end->timestamp);
Tomas Winklerdc92e492008-04-03 16:05:22 -0700595 rx_status.freq =
Emmanuel Grumbachc0186072008-05-08 11:34:05 +0800596 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
Tomas Winkler17744ff2008-03-02 01:52:00 +0200597 rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
598 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
599
600 rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200601 if (rx_status.band == IEEE80211_BAND_5GHZ)
602 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
Zhu Yib481de92007-09-25 17:54:57 -0700603
Reinette Chatre9024adf2009-10-02 13:43:57 -0700604 rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
Bruno Randolf6f0a2c42008-07-30 17:20:14 +0200605 RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
606
607 /* set the preamble flag if appropriate */
608 if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
609 rx_status.flag |= RX_FLAG_SHORTPRE;
610
Zhu Yib481de92007-09-25 17:54:57 -0700611 if ((unlikely(rx_stats->phy_count > 20))) {
Tomas Winklere1623442009-01-27 14:27:56 -0800612 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
613 rx_stats->phy_count);
Zhu Yib481de92007-09-25 17:54:57 -0700614 return;
615 }
616
617 if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
618 || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800619 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
Zhu Yib481de92007-09-25 17:54:57 -0700620 return;
621 }
622
Maxim Levitsky56decd32008-08-01 12:54:27 +0300623
Zhu Yib481de92007-09-25 17:54:57 -0700624
625 /* Convert 3945's rssi indicator to dBm */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800626 rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -0700627
Johannes Berged1b6e92010-03-18 09:58:27 -0700628 IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
629 rx_status.signal, rx_stats_sig_avg,
630 rx_stats_noise_diff);
Zhu Yib481de92007-09-25 17:54:57 -0700631
Zhu Yib481de92007-09-25 17:54:57 -0700632 header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
633
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800634 network_packet = iwl3945_is_network_packet(priv, header);
Zhu Yib481de92007-09-25 17:54:57 -0700635
Johannes Berged1b6e92010-03-18 09:58:27 -0700636 IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
Tomas Winkler17744ff2008-03-02 01:52:00 +0200637 network_packet ? '*' : ' ',
638 le16_to_cpu(rx_hdr->channel),
Bruno Randolf566bfe52008-05-08 19:15:40 +0200639 rx_status.signal, rx_status.signal,
Johannes Berged1b6e92010-03-18 09:58:27 -0700640 rx_status.rate_idx);
Zhu Yib481de92007-09-25 17:54:57 -0700641
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700642 iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
Zhu Yib481de92007-09-25 17:54:57 -0700643
644 if (network_packet) {
Johannes Berge99f1682010-01-19 10:04:28 -0800645 priv->_3945.last_beacon_time =
646 le32_to_cpu(rx_end->beacon_timestamp);
647 priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
648 priv->_3945.last_rx_rssi = rx_status.signal;
Zhu Yib481de92007-09-25 17:54:57 -0700649 }
650
Abhijeet Kolekar12e5e222008-09-09 10:54:52 +0800651 iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
Zhu Yib481de92007-09-25 17:54:57 -0700652}
653
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800654int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
655 struct iwl_tx_queue *txq,
656 dma_addr_t addr, u16 len, u8 reset, u8 pad)
Zhu Yib481de92007-09-25 17:54:57 -0700657{
658 int count;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800659 struct iwl_queue *q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800660 struct iwl3945_tfd *tfd, *tfd_tmp;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800661
662 q = &txq->q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800663 tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
664 tfd = &tfd_tmp[q->write_ptr];
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800665
666 if (reset)
667 memset(tfd, 0, sizeof(*tfd));
Zhu Yib481de92007-09-25 17:54:57 -0700668
669 count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
Zhu Yib481de92007-09-25 17:54:57 -0700670
671 if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800672 IWL_ERR(priv, "Error can not send more than %d chunks\n",
Zhu Yib481de92007-09-25 17:54:57 -0700673 NUM_TFD_CHUNKS);
674 return -EINVAL;
675 }
676
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800677 tfd->tbs[count].addr = cpu_to_le32(addr);
678 tfd->tbs[count].len = cpu_to_le32(len);
Zhu Yib481de92007-09-25 17:54:57 -0700679
680 count++;
681
682 tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
683 TFD_CTL_PAD_SET(pad));
684
685 return 0;
686}
687
688/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800689 * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
Zhu Yib481de92007-09-25 17:54:57 -0700690 *
691 * Does NOT advance any indexes
692 */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800693void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -0700694{
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800695 struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700696 int index = txq->q.read_ptr;
697 struct iwl3945_tfd *tfd = &tfd_tmp[index];
Zhu Yib481de92007-09-25 17:54:57 -0700698 struct pci_dev *dev = priv->pci_dev;
699 int i;
700 int counter;
701
Zhu Yib481de92007-09-25 17:54:57 -0700702 /* sanity check */
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800703 counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
Zhu Yib481de92007-09-25 17:54:57 -0700704 if (counter > NUM_TFD_CHUNKS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800705 IWL_ERR(priv, "Too many chunks: %i\n", counter);
Zhu Yib481de92007-09-25 17:54:57 -0700706 /* @todo issue fatal error, it is quite serious situation */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800707 return;
Zhu Yib481de92007-09-25 17:54:57 -0700708 }
709
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700710 /* Unmap tx_cmd */
711 if (counter)
712 pci_unmap_single(dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900713 dma_unmap_addr(&txq->meta[index], mapping),
714 dma_unmap_len(&txq->meta[index], len),
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700715 PCI_DMA_TODEVICE);
716
Zhu Yib481de92007-09-25 17:54:57 -0700717 /* unmap chunks if any */
718
Johannes Bergff0d91c2010-05-17 02:37:34 -0700719 for (i = 1; i < counter; i++)
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800720 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
721 le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
Johannes Berg4f5fa232010-05-17 02:37:31 -0700722
Johannes Bergff0d91c2010-05-17 02:37:34 -0700723 /* free SKB */
724 if (txq->txb) {
725 struct sk_buff *skb;
Johannes Berg4f5fa232010-05-17 02:37:31 -0700726
Johannes Bergff0d91c2010-05-17 02:37:34 -0700727 skb = txq->txb[txq->q.read_ptr].skb;
728
729 /* can be called from irqs-disabled context */
730 if (skb) {
731 dev_kfree_skb_any(skb);
732 txq->txb[txq->q.read_ptr].skb = NULL;
Zhu Yib481de92007-09-25 17:54:57 -0700733 }
734 }
Zhu Yib481de92007-09-25 17:54:57 -0700735}
736
Zhu Yib481de92007-09-25 17:54:57 -0700737/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800738 * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
Zhu Yib481de92007-09-25 17:54:57 -0700739 *
740*/
Johannes Bergc2acea82009-07-24 11:13:05 -0700741void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
742 struct iwl_device_cmd *cmd,
743 struct ieee80211_tx_info *info,
744 struct ieee80211_hdr *hdr,
745 int sta_id, int tx_id)
Zhu Yib481de92007-09-25 17:54:57 -0700746{
Johannes Berge039fa42008-05-15 12:55:29 +0200747 u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
Reinette Chatre1d79e532010-02-26 11:01:36 -0800748 u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
Zhu Yib481de92007-09-25 17:54:57 -0700749 u16 rate_mask;
750 int rate;
751 u8 rts_retry_limit;
752 u8 data_retry_limit;
753 __le32 tx_flags;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700754 __le16 fc = hdr->frame_control;
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700755 struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
Zhu Yib481de92007-09-25 17:54:57 -0700756
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800757 rate = iwl3945_rates[rate_index].plcp;
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700758 tx_flags = tx_cmd->tx_flags;
Zhu Yib481de92007-09-25 17:54:57 -0700759
760 /* We need to figure out how to get the sta->supp_rates while
Johannes Berge039fa42008-05-15 12:55:29 +0200761 * in this running context */
Zhu Yib481de92007-09-25 17:54:57 -0700762 rate_mask = IWL_RATES_MASK;
763
Abhijeet Kolekar768db982009-10-09 13:20:33 -0700764
765 /* Set retry limit on DATA packets and Probe Responses*/
766 if (ieee80211_is_probe_resp(fc))
767 data_retry_limit = 3;
768 else
769 data_retry_limit = IWL_DEFAULT_TX_RETRY;
770 tx_cmd->data_retry_limit = data_retry_limit;
771
Johannes Berg13bb9482010-08-23 10:46:33 +0200772 if (tx_id >= IWL39_CMD_QUEUE_NUM)
Zhu Yib481de92007-09-25 17:54:57 -0700773 rts_retry_limit = 3;
774 else
775 rts_retry_limit = 7;
776
Abhijeet Kolekar768db982009-10-09 13:20:33 -0700777 if (data_retry_limit < rts_retry_limit)
778 rts_retry_limit = data_retry_limit;
779 tx_cmd->rts_retry_limit = rts_retry_limit;
Zhu Yib481de92007-09-25 17:54:57 -0700780
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700781 tx_cmd->rate = rate;
782 tx_cmd->tx_flags = tx_flags;
Zhu Yib481de92007-09-25 17:54:57 -0700783
784 /* OFDM */
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700785 tx_cmd->supp_rates[0] =
Mohamed Abbas14577f22007-11-12 11:37:42 +0800786 ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -0700787
788 /* CCK */
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700789 tx_cmd->supp_rates[1] = (rate_mask & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -0700790
Tomas Winklere1623442009-01-27 14:27:56 -0800791 IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
Zhu Yib481de92007-09-25 17:54:57 -0700792 "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
Abhijeet Kolekar9744c912009-10-09 13:20:31 -0700793 tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
794 tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
Zhu Yib481de92007-09-25 17:54:57 -0700795}
796
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700797static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
Zhu Yib481de92007-09-25 17:54:57 -0700798{
799 unsigned long flags_spin;
Tomas Winklerc587de02009-06-03 11:44:07 -0700800 struct iwl_station_entry *station;
Zhu Yib481de92007-09-25 17:54:57 -0700801
802 if (sta_id == IWL_INVALID_STATION)
803 return IWL_INVALID_STATION;
804
805 spin_lock_irqsave(&priv->sta_lock, flags_spin);
Tomas Winklerc587de02009-06-03 11:44:07 -0700806 station = &priv->stations[sta_id];
Zhu Yib481de92007-09-25 17:54:57 -0700807
808 station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
809 station->sta.rate_n_flags = cpu_to_le16(tx_rate);
Zhu Yib481de92007-09-25 17:54:57 -0700810 station->sta.mode = STA_CONTROL_MODIFY_MSK;
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700811 iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
Zhu Yib481de92007-09-25 17:54:57 -0700812 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
813
Tomas Winklere1623442009-01-27 14:27:56 -0800814 IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700815 sta_id, tx_rate);
816 return sta_id;
817}
818
Johannes Berg9597eba2010-09-22 18:02:09 +0200819static void iwl3945_set_pwr_vmain(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700820{
Johannes Berg9597eba2010-09-22 18:02:09 +0200821/*
822 * (for documentation purposes)
823 * to set power to V_AUX, do
824
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800825 if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800826 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -0700827 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
828 ~APMG_PS_CTRL_MSK_PWR_SRC);
Zhu Yib481de92007-09-25 17:54:57 -0700829
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800830 iwl_poll_bit(priv, CSR_GPIO_IN,
Zhu Yib481de92007-09-25 17:54:57 -0700831 CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
832 CSR_GPIO_IN_BIT_AUX_POWER, 5000);
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800833 }
Johannes Berg9597eba2010-09-22 18:02:09 +0200834 */
Zhu Yib481de92007-09-25 17:54:57 -0700835
Johannes Berg9597eba2010-09-22 18:02:09 +0200836 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
837 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
838 ~APMG_PS_CTRL_MSK_PWR_SRC);
Zhu Yib481de92007-09-25 17:54:57 -0700839
Johannes Berg9597eba2010-09-22 18:02:09 +0200840 iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
841 CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
Zhu Yib481de92007-09-25 17:54:57 -0700842}
843
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800844static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -0700845{
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700846 iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
Winkler, Tomas8cd812b2008-12-19 10:37:43 +0800847 iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800848 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
849 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
Tomas Winklerbddadf82008-12-19 10:37:01 +0800850 FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
851 FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
852 FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
853 FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
854 (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
855 FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
856 (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
857 FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
Zhu Yib481de92007-09-25 17:54:57 -0700858
859 /* fake read to flush all prev I/O */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800860 iwl_read_direct32(priv, FH39_RSSR_CTRL);
Zhu Yib481de92007-09-25 17:54:57 -0700861
Zhu Yib481de92007-09-25 17:54:57 -0700862 return 0;
863}
864
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800865static int iwl3945_tx_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700866{
Zhu Yib481de92007-09-25 17:54:57 -0700867
868 /* bypass mode */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800869 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
Zhu Yib481de92007-09-25 17:54:57 -0700870
871 /* RA 0 is active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800872 iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
Zhu Yib481de92007-09-25 17:54:57 -0700873
874 /* all 6 fifo are active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800875 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
Zhu Yib481de92007-09-25 17:54:57 -0700876
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800877 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
878 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
879 iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
880 iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
Zhu Yib481de92007-09-25 17:54:57 -0700881
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800882 iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
Johannes Bergee525d12010-01-21 06:09:28 -0800883 priv->_3945.shared_phys);
Zhu Yib481de92007-09-25 17:54:57 -0700884
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800885 iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
Tomas Winklerbddadf82008-12-19 10:37:01 +0800886 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
887 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
888 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
889 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
890 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
891 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
892 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
Zhu Yib481de92007-09-25 17:54:57 -0700893
Zhu Yib481de92007-09-25 17:54:57 -0700894
895 return 0;
896}
897
898/**
899 * iwl3945_txq_ctx_reset - Reset TX queue context
900 *
901 * Destroys all DMA structures and initialize them again
902 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800903static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700904{
905 int rc;
906 int txq_id, slots_num;
907
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800908 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700909
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700910 /* allocate tx queue structure */
911 rc = iwl_alloc_txq_mem(priv);
912 if (rc)
913 return rc;
914
Zhu Yib481de92007-09-25 17:54:57 -0700915 /* Tx CMD queue */
916 rc = iwl3945_tx_reset(priv);
917 if (rc)
918 goto error;
919
920 /* Tx queue(s) */
Reinette Chatre5905a1a2009-07-09 10:33:40 -0700921 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
Johannes Berg13bb9482010-08-23 10:46:33 +0200922 slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
Zhu Yib481de92007-09-25 17:54:57 -0700923 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800924 rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
925 txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700926 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800927 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700928 goto error;
929 }
930 }
931
932 return rc;
933
934 error:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800935 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700936 return rc;
937}
938
Ben Cahillfadb3582009-10-23 13:42:21 -0700939
Ben Cahillf33269b2009-10-09 13:20:19 -0700940/*
Ben Cahillfadb3582009-10-23 13:42:21 -0700941 * Start up 3945's basic functionality after it has been reset
942 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
Ben Cahillf33269b2009-10-09 13:20:19 -0700943 * NOTE: This does not load uCode nor start the embedded processor
944 */
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800945static int iwl3945_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700946{
Ben Cahillfadb3582009-10-23 13:42:21 -0700947 int ret = iwl_apm_init(priv);
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800948
Ben Cahillf33269b2009-10-09 13:20:19 -0700949 /* Clear APMG (NIC's internal power management) interrupts */
950 iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
951 iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
952
953 /* Reset radio chip */
954 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
955 udelay(5);
956 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
957
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800958 return ret;
959}
Zhu Yib481de92007-09-25 17:54:57 -0700960
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800961static void iwl3945_nic_config(struct iwl_priv *priv)
962{
Samuel Ortize6148912009-01-23 13:45:15 -0800963 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800964 unsigned long flags;
965 u8 rev_id = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700966
Zhu Yib481de92007-09-25 17:54:57 -0700967 spin_lock_irqsave(&priv->lock, flags);
968
Abhijeet Kolekar43121432009-05-08 13:44:41 -0700969 /* Determine HW type */
970 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
971
972 IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
973
Zhu Yib481de92007-09-25 17:54:57 -0700974 if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
Frans Pop91dd6c22010-03-24 14:19:58 -0700975 IWL_DEBUG_INFO(priv, "RTP type\n");
Zhu Yib481de92007-09-25 17:54:57 -0700976 else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
Tomas Winklere1623442009-01-27 14:27:56 -0800977 IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800978 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800979 CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
Zhu Yib481de92007-09-25 17:54:57 -0700980 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800981 IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800982 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800983 CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
Zhu Yib481de92007-09-25 17:54:57 -0700984 }
985
Samuel Ortize6148912009-01-23 13:45:15 -0800986 if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
Tomas Winklere1623442009-01-27 14:27:56 -0800987 IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800988 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800989 CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
Zhu Yib481de92007-09-25 17:54:57 -0700990 } else
Tomas Winklere1623442009-01-27 14:27:56 -0800991 IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
Zhu Yib481de92007-09-25 17:54:57 -0700992
Samuel Ortize6148912009-01-23 13:45:15 -0800993 if ((eeprom->board_revision & 0xF0) == 0xD0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800994 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -0800995 eeprom->board_revision);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800996 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -0800997 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -0700998 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800999 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001000 eeprom->board_revision);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001001 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001002 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -07001003 }
1004
Samuel Ortize6148912009-01-23 13:45:15 -08001005 if (eeprom->almgor_m_version <= 1) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001006 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001007 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
Tomas Winklere1623442009-01-27 14:27:56 -08001008 IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001009 eeprom->almgor_m_version);
Zhu Yib481de92007-09-25 17:54:57 -07001010 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001011 IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001012 eeprom->almgor_m_version);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001013 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001014 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
Zhu Yib481de92007-09-25 17:54:57 -07001015 }
1016 spin_unlock_irqrestore(&priv->lock, flags);
1017
Samuel Ortize6148912009-01-23 13:45:15 -08001018 if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
Tomas Winklere1623442009-01-27 14:27:56 -08001019 IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001020
Samuel Ortize6148912009-01-23 13:45:15 -08001021 if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
Tomas Winklere1623442009-01-27 14:27:56 -08001022 IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001023}
1024
1025int iwl3945_hw_nic_init(struct iwl_priv *priv)
1026{
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001027 int rc;
1028 unsigned long flags;
1029 struct iwl_rx_queue *rxq = &priv->rxq;
1030
1031 spin_lock_irqsave(&priv->lock, flags);
1032 priv->cfg->ops->lib->apm_ops.init(priv);
1033 spin_unlock_irqrestore(&priv->lock, flags);
1034
Johannes Berg9597eba2010-09-22 18:02:09 +02001035 iwl3945_set_pwr_vmain(priv);
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08001036
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001037 priv->cfg->ops->lib->apm_ops.config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001038
1039 /* Allocate the RX queue, or reset if it is already allocated */
1040 if (!rxq->bd) {
Winkler, Tomas51af3d32008-12-22 11:31:23 +08001041 rc = iwl_rx_queue_alloc(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001042 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001043 IWL_ERR(priv, "Unable to initialize Rx queue\n");
Zhu Yib481de92007-09-25 17:54:57 -07001044 return -ENOMEM;
1045 }
1046 } else
Reinette Chatredf833b12009-04-21 10:55:48 -07001047 iwl3945_rx_queue_reset(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001048
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001049 iwl3945_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001050
1051 iwl3945_rx_init(priv, rxq);
1052
Zhu Yib481de92007-09-25 17:54:57 -07001053
1054 /* Look at using this instead:
1055 rxq->need_update = 1;
Winkler, Tomas141c43a2009-01-08 10:19:53 -08001056 iwl_rx_queue_update_write_ptr(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001057 */
1058
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001059 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
Zhu Yib481de92007-09-25 17:54:57 -07001060
1061 rc = iwl3945_txq_ctx_reset(priv);
1062 if (rc)
1063 return rc;
1064
1065 set_bit(STATUS_INIT, &priv->status);
1066
1067 return 0;
1068}
1069
1070/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001071 * iwl3945_hw_txq_ctx_free - Free TXQ Context
Zhu Yib481de92007-09-25 17:54:57 -07001072 *
1073 * Destroy all TX DMA queues and structures
1074 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001075void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001076{
1077 int txq_id;
1078
1079 /* Tx queues */
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001080 if (priv->txq)
1081 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
1082 txq_id++)
Johannes Berg13bb9482010-08-23 10:46:33 +02001083 if (txq_id == IWL39_CMD_QUEUE_NUM)
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001084 iwl_cmd_queue_free(priv);
1085 else
1086 iwl_tx_queue_free(priv, txq_id);
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -07001087
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001088 /* free tx queue structure */
1089 iwl_free_txq_mem(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001090}
1091
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001092void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001093{
Tomas Winklerbddadf82008-12-19 10:37:01 +08001094 int txq_id;
Zhu Yib481de92007-09-25 17:54:57 -07001095
1096 /* stop SCD */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001097 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
Abhijeet Kolekar1f809892009-10-16 14:25:49 -07001098 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001099
1100 /* reset TFD queues */
Reinette Chatre5905a1a2009-07-09 10:33:40 -07001101 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001102 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
1103 iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
Tomas Winklerbddadf82008-12-19 10:37:01 +08001104 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
Zhu Yib481de92007-09-25 17:54:57 -07001105 1000);
1106 }
1107
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001108 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001109}
1110
Zhu Yib481de92007-09-25 17:54:57 -07001111/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001112 * iwl3945_hw_reg_adjust_power_by_temp
Ian Schrambbc58072007-10-25 17:15:28 +08001113 * return index delta into power gain settings table
1114*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001115static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
Zhu Yib481de92007-09-25 17:54:57 -07001116{
1117 return (new_reading - old_reading) * (-11) / 100;
1118}
1119
1120/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001121 * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
Zhu Yib481de92007-09-25 17:54:57 -07001122 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001123static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
Zhu Yib481de92007-09-25 17:54:57 -07001124{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001125 return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -07001126}
1127
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001128int iwl3945_hw_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001129{
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001130 return iwl_read32(priv, CSR_UCODE_DRV_GP2);
Zhu Yib481de92007-09-25 17:54:57 -07001131}
1132
1133/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001134 * iwl3945_hw_reg_txpower_get_temperature
Ian Schrambbc58072007-10-25 17:15:28 +08001135 * get the current temperature by reading from NIC
1136*/
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001137static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001138{
Samuel Ortize6148912009-01-23 13:45:15 -08001139 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001140 int temperature;
1141
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001142 temperature = iwl3945_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001143
1144 /* driver's okay range is -260 to +25.
1145 * human readable okay range is 0 to +285 */
Tomas Winklere1623442009-01-27 14:27:56 -08001146 IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
Zhu Yib481de92007-09-25 17:54:57 -07001147
1148 /* handle insane temp reading */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001149 if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001150 IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
Zhu Yib481de92007-09-25 17:54:57 -07001151
1152 /* if really really hot(?),
1153 * substitute the 3rd band/group's temp measured at factory */
1154 if (priv->last_temperature > 100)
Samuel Ortize6148912009-01-23 13:45:15 -08001155 temperature = eeprom->groups[2].temperature;
Zhu Yib481de92007-09-25 17:54:57 -07001156 else /* else use most recent "sane" value from driver */
1157 temperature = priv->last_temperature;
1158 }
1159
1160 return temperature; /* raw, not "human readable" */
1161}
1162
1163/* Adjust Txpower only if temperature variance is greater than threshold.
1164 *
1165 * Both are lower than older versions' 9 degrees */
1166#define IWL_TEMPERATURE_LIMIT_TIMER 6
1167
1168/**
1169 * is_temp_calib_needed - determines if new calibration is needed
1170 *
1171 * records new temperature in tx_mgr->temperature.
1172 * replaces tx_mgr->last_temperature *only* if calib needed
1173 * (assumes caller will actually do the calibration!). */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001174static int is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001175{
1176 int temp_diff;
1177
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001178 priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001179 temp_diff = priv->temperature - priv->last_temperature;
1180
1181 /* get absolute value */
1182 if (temp_diff < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001183 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001184 temp_diff = -temp_diff;
1185 } else if (temp_diff == 0)
Tomas Winklere1623442009-01-27 14:27:56 -08001186 IWL_DEBUG_POWER(priv, "Same temp,\n");
Zhu Yib481de92007-09-25 17:54:57 -07001187 else
Tomas Winklere1623442009-01-27 14:27:56 -08001188 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001189
1190 /* if we don't need calibration, *don't* update last_temperature */
1191 if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
Tomas Winklere1623442009-01-27 14:27:56 -08001192 IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001193 return 0;
1194 }
1195
Tomas Winklere1623442009-01-27 14:27:56 -08001196 IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001197
1198 /* assume that caller will actually do calib ...
1199 * update the "last temperature" value */
1200 priv->last_temperature = priv->temperature;
1201 return 1;
1202}
1203
1204#define IWL_MAX_GAIN_ENTRIES 78
1205#define IWL_CCK_FROM_OFDM_POWER_DIFF -5
1206#define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1207
1208/* radio and DSP power table, each step is 1/2 dB.
1209 * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001210static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
Zhu Yib481de92007-09-25 17:54:57 -07001211 {
1212 {251, 127}, /* 2.4 GHz, highest power */
1213 {251, 127},
1214 {251, 127},
1215 {251, 127},
1216 {251, 125},
1217 {251, 110},
1218 {251, 105},
1219 {251, 98},
1220 {187, 125},
1221 {187, 115},
1222 {187, 108},
1223 {187, 99},
1224 {243, 119},
1225 {243, 111},
1226 {243, 105},
1227 {243, 97},
1228 {243, 92},
1229 {211, 106},
1230 {211, 100},
1231 {179, 120},
1232 {179, 113},
1233 {179, 107},
1234 {147, 125},
1235 {147, 119},
1236 {147, 112},
1237 {147, 106},
1238 {147, 101},
1239 {147, 97},
1240 {147, 91},
1241 {115, 107},
1242 {235, 121},
1243 {235, 115},
1244 {235, 109},
1245 {203, 127},
1246 {203, 121},
1247 {203, 115},
1248 {203, 108},
1249 {203, 102},
1250 {203, 96},
1251 {203, 92},
1252 {171, 110},
1253 {171, 104},
1254 {171, 98},
1255 {139, 116},
1256 {227, 125},
1257 {227, 119},
1258 {227, 113},
1259 {227, 107},
1260 {227, 101},
1261 {227, 96},
1262 {195, 113},
1263 {195, 106},
1264 {195, 102},
1265 {195, 95},
1266 {163, 113},
1267 {163, 106},
1268 {163, 102},
1269 {163, 95},
1270 {131, 113},
1271 {131, 106},
1272 {131, 102},
1273 {131, 95},
1274 {99, 113},
1275 {99, 106},
1276 {99, 102},
1277 {99, 95},
1278 {67, 113},
1279 {67, 106},
1280 {67, 102},
1281 {67, 95},
1282 {35, 113},
1283 {35, 106},
1284 {35, 102},
1285 {35, 95},
1286 {3, 113},
1287 {3, 106},
1288 {3, 102},
1289 {3, 95} }, /* 2.4 GHz, lowest power */
1290 {
1291 {251, 127}, /* 5.x GHz, highest power */
1292 {251, 120},
1293 {251, 114},
1294 {219, 119},
1295 {219, 101},
1296 {187, 113},
1297 {187, 102},
1298 {155, 114},
1299 {155, 103},
1300 {123, 117},
1301 {123, 107},
1302 {123, 99},
1303 {123, 92},
1304 {91, 108},
1305 {59, 125},
1306 {59, 118},
1307 {59, 109},
1308 {59, 102},
1309 {59, 96},
1310 {59, 90},
1311 {27, 104},
1312 {27, 98},
1313 {27, 92},
1314 {115, 118},
1315 {115, 111},
1316 {115, 104},
1317 {83, 126},
1318 {83, 121},
1319 {83, 113},
1320 {83, 105},
1321 {83, 99},
1322 {51, 118},
1323 {51, 111},
1324 {51, 104},
1325 {51, 98},
1326 {19, 116},
1327 {19, 109},
1328 {19, 102},
1329 {19, 98},
1330 {19, 93},
1331 {171, 113},
1332 {171, 107},
1333 {171, 99},
1334 {139, 120},
1335 {139, 113},
1336 {139, 107},
1337 {139, 99},
1338 {107, 120},
1339 {107, 113},
1340 {107, 107},
1341 {107, 99},
1342 {75, 120},
1343 {75, 113},
1344 {75, 107},
1345 {75, 99},
1346 {43, 120},
1347 {43, 113},
1348 {43, 107},
1349 {43, 99},
1350 {11, 120},
1351 {11, 113},
1352 {11, 107},
1353 {11, 99},
1354 {131, 107},
1355 {131, 99},
1356 {99, 120},
1357 {99, 113},
1358 {99, 107},
1359 {99, 99},
1360 {67, 120},
1361 {67, 113},
1362 {67, 107},
1363 {67, 99},
1364 {35, 120},
1365 {35, 113},
1366 {35, 107},
1367 {35, 99},
1368 {3, 120} } /* 5.x GHz, lowest power */
1369};
1370
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001371static inline u8 iwl3945_hw_reg_fix_power_index(int index)
Zhu Yib481de92007-09-25 17:54:57 -07001372{
1373 if (index < 0)
1374 return 0;
1375 if (index >= IWL_MAX_GAIN_ENTRIES)
1376 return IWL_MAX_GAIN_ENTRIES - 1;
1377 return (u8) index;
1378}
1379
1380/* Kick off thermal recalibration check every 60 seconds */
1381#define REG_RECALIB_PERIOD (60)
1382
1383/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001384 * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
Zhu Yib481de92007-09-25 17:54:57 -07001385 *
1386 * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1387 * or 6 Mbit (OFDM) rates.
1388 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001389static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001390 s32 rate_index, const s8 *clip_pwrs,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001391 struct iwl_channel_info *ch_info,
Zhu Yib481de92007-09-25 17:54:57 -07001392 int band_index)
1393{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001394 struct iwl3945_scan_power_info *scan_power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001395 s8 power;
1396 u8 power_index;
1397
1398 scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1399
1400 /* use this channel group's 6Mbit clipping/saturation pwr,
1401 * but cap at regulatory scan power restriction (set during init
1402 * based on eeprom channel data) for this channel. */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001403 power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
Zhu Yib481de92007-09-25 17:54:57 -07001404
1405 /* further limit to user's max power preference.
1406 * FIXME: Other spectrum management power limitations do not
1407 * seem to apply?? */
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001408 power = min(power, priv->tx_power_user_lmt);
Zhu Yib481de92007-09-25 17:54:57 -07001409 scan_power_info->requested_power = power;
1410
1411 /* find difference between new scan *power* and current "normal"
1412 * Tx *power* for 6Mb. Use this difference (x2) to adjust the
1413 * current "normal" temperature-compensated Tx power *index* for
1414 * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1415 * *index*. */
1416 power_index = ch_info->power_info[rate_index].power_table_index
1417 - (power - ch_info->power_info
Mohamed Abbas14577f22007-11-12 11:37:42 +08001418 [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
Zhu Yib481de92007-09-25 17:54:57 -07001419
1420 /* store reference index that we use when adjusting *all* scan
1421 * powers. So we can accommodate user (all channel) or spectrum
1422 * management (single channel) power changes "between" temperature
1423 * feedback compensation procedures.
1424 * don't force fit this reference index into gain table; it may be a
1425 * negative number. This will help avoid errors when we're at
1426 * the lower bounds (highest gains, for warmest temperatures)
1427 * of the table. */
1428
1429 /* don't exceed table bounds for "real" setting */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001430 power_index = iwl3945_hw_reg_fix_power_index(power_index);
Zhu Yib481de92007-09-25 17:54:57 -07001431
1432 scan_power_info->power_table_index = power_index;
1433 scan_power_info->tpc.tx_gain =
1434 power_gain_table[band_index][power_index].tx_gain;
1435 scan_power_info->tpc.dsp_atten =
1436 power_gain_table[band_index][power_index].dsp_atten;
1437}
1438
1439/**
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08001440 * iwl3945_send_tx_power - fill in Tx Power command with gain settings
Zhu Yib481de92007-09-25 17:54:57 -07001441 *
1442 * Configures power settings for all rates for the current channel,
1443 * using values from channel info struct, and send to NIC
1444 */
Winkler, Tomasdfb39e82009-01-27 14:27:54 -08001445static int iwl3945_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001446{
Mohamed Abbas14577f22007-11-12 11:37:42 +08001447 int rate_idx, i;
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001448 const struct iwl_channel_info *ch_info = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001449 struct iwl3945_txpowertable_cmd txpower = {
Johannes Berg246ed352010-08-23 10:46:32 +02001450 .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
Zhu Yib481de92007-09-25 17:54:57 -07001451 };
Johannes Berg246ed352010-08-23 10:46:32 +02001452 u16 chan;
1453
1454 chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
Zhu Yib481de92007-09-25 17:54:57 -07001455
Johannes Berg8318d782008-01-24 19:38:38 +01001456 txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
Johannes Berg246ed352010-08-23 10:46:32 +02001457 ch_info = iwl_get_channel_info(priv, priv->band, chan);
Zhu Yib481de92007-09-25 17:54:57 -07001458 if (!ch_info) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001459 IWL_ERR(priv,
1460 "Failed to get channel info for channel %d [%d]\n",
Johannes Berg246ed352010-08-23 10:46:32 +02001461 chan, priv->band);
Zhu Yib481de92007-09-25 17:54:57 -07001462 return -EINVAL;
1463 }
1464
1465 if (!is_channel_valid(ch_info)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001466 IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
Zhu Yib481de92007-09-25 17:54:57 -07001467 "non-Tx channel.\n");
1468 return 0;
1469 }
1470
1471 /* fill cmd with power settings for all rates for current channel */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001472 /* Fill OFDM rate */
1473 for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
Samuel Ortizd9829a62008-12-19 10:37:12 +08001474 rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08001475
1476 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001477 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Zhu Yib481de92007-09-25 17:54:57 -07001478
Tomas Winklere1623442009-01-27 14:27:56 -08001479 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
Zhu Yib481de92007-09-25 17:54:57 -07001480 le16_to_cpu(txpower.channel),
1481 txpower.band,
Mohamed Abbas14577f22007-11-12 11:37:42 +08001482 txpower.power[i].tpc.tx_gain,
1483 txpower.power[i].tpc.dsp_atten,
1484 txpower.power[i].rate);
1485 }
1486 /* Fill CCK rates */
1487 for (rate_idx = IWL_FIRST_CCK_RATE;
1488 rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1489 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001490 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Mohamed Abbas14577f22007-11-12 11:37:42 +08001491
Tomas Winklere1623442009-01-27 14:27:56 -08001492 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
Mohamed Abbas14577f22007-11-12 11:37:42 +08001493 le16_to_cpu(txpower.channel),
1494 txpower.band,
1495 txpower.power[i].tpc.tx_gain,
1496 txpower.power[i].tpc.dsp_atten,
1497 txpower.power[i].rate);
Zhu Yib481de92007-09-25 17:54:57 -07001498 }
1499
Samuel Ortiz518099a2009-01-19 15:30:27 -08001500 return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1501 sizeof(struct iwl3945_txpowertable_cmd),
1502 &txpower);
Zhu Yib481de92007-09-25 17:54:57 -07001503
1504}
1505
1506/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001507 * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
Zhu Yib481de92007-09-25 17:54:57 -07001508 * @ch_info: Channel to update. Uses power_info.requested_power.
1509 *
1510 * Replace requested_power and base_power_index ch_info fields for
1511 * one channel.
1512 *
1513 * Called if user or spectrum management changes power preferences.
1514 * Takes into account h/w and modulation limitations (clip power).
1515 *
1516 * This does *not* send anything to NIC, just sets up ch_info for one channel.
1517 *
1518 * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1519 * properly fill out the scan powers, and actual h/w gain settings,
1520 * and send changes to NIC
1521 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001522static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001523 struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001524{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001525 struct iwl3945_channel_power_info *power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001526 int power_changed = 0;
1527 int i;
1528 const s8 *clip_pwrs;
1529 int power;
1530
1531 /* Get this chnlgrp's rate-to-max/clip-powers table */
Johannes Berg67d613a2010-02-17 02:39:19 -08001532 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07001533
1534 /* Get this channel's rate-to-current-power settings table */
1535 power_info = ch_info->power_info;
1536
1537 /* update OFDM Txpower settings */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001538 for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07001539 i++, ++power_info) {
1540 int delta_idx;
1541
1542 /* limit new power to be no more than h/w capability */
1543 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1544 if (power == power_info->requested_power)
1545 continue;
1546
1547 /* find difference between old and new requested powers,
1548 * update base (non-temp-compensated) power index */
1549 delta_idx = (power - power_info->requested_power) * 2;
1550 power_info->base_power_index -= delta_idx;
1551
1552 /* save new requested power value */
1553 power_info->requested_power = power;
1554
1555 power_changed = 1;
1556 }
1557
1558 /* update CCK Txpower settings, based on OFDM 12M setting ...
1559 * ... all CCK power settings for a given channel are the *same*. */
1560 if (power_changed) {
1561 power =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001562 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001563 requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1564
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001565 /* do all CCK rates' iwl3945_channel_power_info structures */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001566 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
Zhu Yib481de92007-09-25 17:54:57 -07001567 power_info->requested_power = power;
1568 power_info->base_power_index =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001569 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001570 base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1571 ++power_info;
1572 }
1573 }
1574
1575 return 0;
1576}
1577
1578/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001579 * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
Zhu Yib481de92007-09-25 17:54:57 -07001580 *
1581 * NOTE: Returned power limit may be less (but not more) than requested,
1582 * based strictly on regulatory (eeprom and spectrum mgt) limitations
1583 * (no consideration for h/w clipping limitations).
1584 */
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001585static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001586{
1587 s8 max_power;
1588
1589#if 0
1590 /* if we're using TGd limits, use lower of TGd or EEPROM */
1591 if (ch_info->tgd_data.max_power != 0)
1592 max_power = min(ch_info->tgd_data.max_power,
1593 ch_info->eeprom.max_power_avg);
1594
1595 /* else just use EEPROM limits */
1596 else
1597#endif
1598 max_power = ch_info->eeprom.max_power_avg;
1599
1600 return min(max_power, ch_info->max_power_avg);
1601}
1602
1603/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001604 * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
Zhu Yib481de92007-09-25 17:54:57 -07001605 *
1606 * Compensate txpower settings of *all* channels for temperature.
1607 * This only accounts for the difference between current temperature
1608 * and the factory calibration temperatures, and bases the new settings
1609 * on the channel's base_power_index.
1610 *
1611 * If RxOn is "associated", this sends the new Txpower to NIC!
1612 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001613static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001614{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001615 struct iwl_channel_info *ch_info = NULL;
Samuel Ortize6148912009-01-23 13:45:15 -08001616 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001617 int delta_index;
1618 const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1619 u8 a_band;
1620 u8 rate_index;
1621 u8 scan_tbl_index;
1622 u8 i;
1623 int ref_temp;
1624 int temperature = priv->temperature;
1625
Wey-Yi Guy4e7033e2010-04-27 14:33:33 -07001626 if (priv->disable_tx_power_cal ||
1627 test_bit(STATUS_SCANNING, &priv->status)) {
1628 /* do not perform tx power calibration */
1629 return 0;
1630 }
Zhu Yib481de92007-09-25 17:54:57 -07001631 /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1632 for (i = 0; i < priv->channel_count; i++) {
1633 ch_info = &priv->channel_info[i];
1634 a_band = is_channel_a_band(ch_info);
1635
1636 /* Get this chnlgrp's factory calibration temperature */
Samuel Ortize6148912009-01-23 13:45:15 -08001637 ref_temp = (s16)eeprom->groups[ch_info->group_index].
Zhu Yib481de92007-09-25 17:54:57 -07001638 temperature;
1639
Tomas Winklera96a27f2008-10-23 23:48:56 -07001640 /* get power index adjustment based on current and factory
Zhu Yib481de92007-09-25 17:54:57 -07001641 * temps */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001642 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Zhu Yib481de92007-09-25 17:54:57 -07001643 ref_temp);
1644
1645 /* set tx power value for all rates, OFDM and CCK */
1646 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1647 rate_index++) {
1648 int power_idx =
1649 ch_info->power_info[rate_index].base_power_index;
1650
1651 /* temperature compensate */
1652 power_idx += delta_index;
1653
1654 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001655 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07001656 ch_info->power_info[rate_index].
1657 power_table_index = (u8) power_idx;
1658 ch_info->power_info[rate_index].tpc =
1659 power_gain_table[a_band][power_idx];
1660 }
1661
1662 /* Get this chnlgrp's rate-to-max/clip-powers table */
Johannes Berg67d613a2010-02-17 02:39:19 -08001663 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07001664
1665 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1666 for (scan_tbl_index = 0;
1667 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1668 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08001669 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001670 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001671 actual_index, clip_pwrs,
1672 ch_info, a_band);
1673 }
1674 }
1675
1676 /* send Txpower command for current channel to ucode */
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08001677 return priv->cfg->ops->lib->send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001678}
1679
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001680int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
Zhu Yib481de92007-09-25 17:54:57 -07001681{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001682 struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001683 s8 max_power;
1684 u8 a_band;
1685 u8 i;
1686
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001687 if (priv->tx_power_user_lmt == power) {
Tomas Winklere1623442009-01-27 14:27:56 -08001688 IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
Zhu Yib481de92007-09-25 17:54:57 -07001689 "limit: %ddBm.\n", power);
1690 return 0;
1691 }
1692
Tomas Winklere1623442009-01-27 14:27:56 -08001693 IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001694 priv->tx_power_user_lmt = power;
Zhu Yib481de92007-09-25 17:54:57 -07001695
1696 /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1697
1698 for (i = 0; i < priv->channel_count; i++) {
1699 ch_info = &priv->channel_info[i];
1700 a_band = is_channel_a_band(ch_info);
1701
1702 /* find minimum power of all user and regulatory constraints
1703 * (does not consider h/w clipping limitations) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001704 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001705 max_power = min(power, max_power);
1706 if (max_power != ch_info->curr_txpow) {
1707 ch_info->curr_txpow = max_power;
1708
1709 /* this considers the h/w clipping limitations */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001710 iwl3945_hw_reg_set_new_power(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001711 }
1712 }
1713
1714 /* update txpower settings for all channels,
1715 * send to NIC if associated. */
1716 is_temp_calib_needed(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001717 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001718
1719 return 0;
1720}
1721
Johannes Berg246ed352010-08-23 10:46:32 +02001722static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
1723 struct iwl_rxon_context *ctx)
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001724{
1725 int rc = 0;
Zhu Yi2f301222009-10-09 17:19:45 +08001726 struct iwl_rx_packet *pkt;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001727 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1728 struct iwl_host_cmd cmd = {
1729 .id = REPLY_RXON_ASSOC,
1730 .len = sizeof(rxon_assoc),
Johannes Bergc2acea82009-07-24 11:13:05 -07001731 .flags = CMD_WANT_SKB,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001732 .data = &rxon_assoc,
1733 };
Johannes Berg246ed352010-08-23 10:46:32 +02001734 const struct iwl_rxon_cmd *rxon1 = &ctx->staging;
1735 const struct iwl_rxon_cmd *rxon2 = &ctx->active;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001736
1737 if ((rxon1->flags == rxon2->flags) &&
1738 (rxon1->filter_flags == rxon2->filter_flags) &&
1739 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1740 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1741 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
1742 return 0;
1743 }
1744
Johannes Berg246ed352010-08-23 10:46:32 +02001745 rxon_assoc.flags = ctx->staging.flags;
1746 rxon_assoc.filter_flags = ctx->staging.filter_flags;
1747 rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
1748 rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001749 rxon_assoc.reserved = 0;
1750
1751 rc = iwl_send_cmd_sync(priv, &cmd);
1752 if (rc)
1753 return rc;
1754
Zhu Yi2f301222009-10-09 17:19:45 +08001755 pkt = (struct iwl_rx_packet *)cmd.reply_page;
1756 if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001757 IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
1758 rc = -EIO;
1759 }
1760
Zhu Yi64a76b52009-12-10 14:37:21 -08001761 iwl_free_pages(priv, cmd.reply_page);
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001762
1763 return rc;
1764}
1765
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001766/**
1767 * iwl3945_commit_rxon - commit staging_rxon to hardware
1768 *
1769 * The RXON command in staging_rxon is committed to the hardware and
1770 * the active_rxon structure is updated with the new data. This
1771 * function correctly transitions out of the RXON_ASSOC_MSK state if
1772 * a HW tune is required based on the RXON structure changes.
1773 */
Johannes Berg8289e072010-09-22 18:01:57 +02001774int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001775{
1776 /* cast away the const for active_rxon in this function */
Johannes Berg246ed352010-08-23 10:46:32 +02001777 struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
1778 struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001779 int rc = 0;
Johannes Berg246ed352010-08-23 10:46:32 +02001780 bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001781
1782 if (!iwl_is_alive(priv))
1783 return -1;
1784
1785 /* always get timestamp with Rx frame */
1786 staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
1787
1788 /* select antenna */
1789 staging_rxon->flags &=
1790 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1791 staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
1792
Johannes Berg246ed352010-08-23 10:46:32 +02001793 rc = iwl_check_rxon_cmd(priv, ctx);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001794 if (rc) {
1795 IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
1796 return -EINVAL;
1797 }
1798
1799 /* If we don't need to send a full RXON, we can use
1800 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
1801 * and other flags for the current radio configuration. */
Johannes Berg246ed352010-08-23 10:46:32 +02001802 if (!iwl_full_rxon_required(priv, &priv->contexts[IWL_RXON_CTX_BSS])) {
1803 rc = iwl_send_rxon_assoc(priv,
1804 &priv->contexts[IWL_RXON_CTX_BSS]);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001805 if (rc) {
1806 IWL_ERR(priv, "Error setting RXON_ASSOC "
1807 "configuration (%d).\n", rc);
1808 return rc;
1809 }
1810
1811 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1812
1813 return 0;
1814 }
1815
1816 /* If we are currently associated and the new config requires
1817 * an RXON_ASSOC and the new config wants the associated mask enabled,
1818 * we must clear the associated from the active configuration
1819 * before we apply the new config */
Johannes Berg246ed352010-08-23 10:46:32 +02001820 if (iwl_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001821 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
1822 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1823
1824 /*
1825 * reserved4 and 5 could have been filled by the iwlcore code.
1826 * Let's clear them before pushing to the 3945.
1827 */
1828 active_rxon->reserved4 = 0;
1829 active_rxon->reserved5 = 0;
1830 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1831 sizeof(struct iwl3945_rxon_cmd),
Johannes Berg246ed352010-08-23 10:46:32 +02001832 &priv->contexts[IWL_RXON_CTX_BSS].active);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001833
1834 /* If the mask clearing failed then we set
1835 * active_rxon back to what it was previously */
1836 if (rc) {
1837 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1838 IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
1839 "configuration (%d).\n", rc);
1840 return rc;
1841 }
Johannes Bergdcef7322010-08-27 08:55:52 -07001842 iwl_clear_ucode_stations(priv,
1843 &priv->contexts[IWL_RXON_CTX_BSS]);
1844 iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001845 }
1846
1847 IWL_DEBUG_INFO(priv, "Sending RXON\n"
1848 "* with%s RXON_FILTER_ASSOC_MSK\n"
1849 "* channel = %d\n"
1850 "* bssid = %pM\n",
1851 (new_assoc ? "" : "out"),
1852 le16_to_cpu(staging_rxon->channel),
1853 staging_rxon->bssid_addr);
1854
1855 /*
1856 * reserved4 and 5 could have been filled by the iwlcore code.
1857 * Let's clear them before pushing to the 3945.
1858 */
1859 staging_rxon->reserved4 = 0;
1860 staging_rxon->reserved5 = 0;
1861
Johannes Berg246ed352010-08-23 10:46:32 +02001862 iwl_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001863
1864 /* Apply the new configuration */
1865 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1866 sizeof(struct iwl3945_rxon_cmd),
1867 staging_rxon);
1868 if (rc) {
1869 IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
1870 return rc;
1871 }
1872
1873 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1874
Reinette Chatre7e246192010-02-18 22:58:32 -08001875 if (!new_assoc) {
Johannes Bergdcef7322010-08-27 08:55:52 -07001876 iwl_clear_ucode_stations(priv,
1877 &priv->contexts[IWL_RXON_CTX_BSS]);
1878 iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
Reinette Chatre7e246192010-02-18 22:58:32 -08001879 }
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001880
1881 /* If we issue a new RXON command which required a tune then we must
1882 * send a new TXPOWER command or we won't be able to Tx any frames */
1883 rc = priv->cfg->ops->lib->send_tx_power(priv);
1884 if (rc) {
1885 IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
1886 return rc;
1887 }
1888
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001889 /* Init the hardware's rate fallback order based on the band */
1890 rc = iwl3945_init_hw_rate_table(priv);
1891 if (rc) {
1892 IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
1893 return -EIO;
1894 }
1895
1896 return 0;
1897}
1898
Zhu Yib481de92007-09-25 17:54:57 -07001899/**
1900 * iwl3945_reg_txpower_periodic - called when time to check our temperature.
1901 *
1902 * -- reset periodic timer
1903 * -- see if temp has changed enough to warrant re-calibration ... if so:
1904 * -- correct coeffs for temp (can reset temp timer)
1905 * -- save this temp as "last",
1906 * -- send new set of gain settings to NIC
1907 * NOTE: This should continue working, even when we're not associated,
1908 * so we can keep our internal table of scan powers current. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001909void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001910{
1911 /* This will kick in the "brute force"
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001912 * iwl3945_hw_reg_comp_txpower_temp() below */
Zhu Yib481de92007-09-25 17:54:57 -07001913 if (!is_temp_calib_needed(priv))
1914 goto reschedule;
1915
1916 /* Set up a new set of temp-adjusted TxPowers, send to NIC.
1917 * This is based *only* on current temperature,
1918 * ignoring any previous power measurements */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001919 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001920
1921 reschedule:
1922 queue_delayed_work(priv->workqueue,
Johannes Bergee525d12010-01-21 06:09:28 -08001923 &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
Zhu Yib481de92007-09-25 17:54:57 -07001924}
1925
Christoph Hellwig416e1432007-10-25 17:15:49 +08001926static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07001927{
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001928 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Johannes Bergee525d12010-01-21 06:09:28 -08001929 _3945.thermal_periodic.work);
Zhu Yib481de92007-09-25 17:54:57 -07001930
1931 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
1932 return;
1933
1934 mutex_lock(&priv->mutex);
1935 iwl3945_reg_txpower_periodic(priv);
1936 mutex_unlock(&priv->mutex);
1937}
1938
1939/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001940 * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
Zhu Yib481de92007-09-25 17:54:57 -07001941 * for the channel.
1942 *
1943 * This function is used when initializing channel-info structs.
1944 *
1945 * NOTE: These channel groups do *NOT* match the bands above!
1946 * These channel groups are based on factory-tested channels;
1947 * on A-band, EEPROM's "group frequency" entries represent the top
1948 * channel in each group 1-4. Group 5 All B/G channels are in group 0.
1949 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001950static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001951 const struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001952{
Samuel Ortize6148912009-01-23 13:45:15 -08001953 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1954 struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
Zhu Yib481de92007-09-25 17:54:57 -07001955 u8 group;
1956 u16 group_index = 0; /* based on factory calib frequencies */
1957 u8 grp_channel;
1958
1959 /* Find the group index for the channel ... don't use index 1(?) */
1960 if (is_channel_a_band(ch_info)) {
1961 for (group = 1; group < 5; group++) {
1962 grp_channel = ch_grp[group].group_channel;
1963 if (ch_info->channel <= grp_channel) {
1964 group_index = group;
1965 break;
1966 }
1967 }
1968 /* group 4 has a few channels *above* its factory cal freq */
1969 if (group == 5)
1970 group_index = 4;
1971 } else
1972 group_index = 0; /* 2.4 GHz, group 0 */
1973
Tomas Winklere1623442009-01-27 14:27:56 -08001974 IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
Zhu Yib481de92007-09-25 17:54:57 -07001975 group_index);
1976 return group_index;
1977}
1978
1979/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001980 * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
Zhu Yib481de92007-09-25 17:54:57 -07001981 *
1982 * Interpolate to get nominal (i.e. at factory calibration temperature) index
1983 * into radio/DSP gain settings table for requested power.
1984 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001985static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001986 s8 requested_power,
1987 s32 setting_index, s32 *new_index)
1988{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001989 const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
Samuel Ortize6148912009-01-23 13:45:15 -08001990 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001991 s32 index0, index1;
1992 s32 power = 2 * requested_power;
1993 s32 i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001994 const struct iwl3945_eeprom_txpower_sample *samples;
Zhu Yib481de92007-09-25 17:54:57 -07001995 s32 gains0, gains1;
1996 s32 res;
1997 s32 denominator;
1998
Samuel Ortize6148912009-01-23 13:45:15 -08001999 chnl_grp = &eeprom->groups[setting_index];
Zhu Yib481de92007-09-25 17:54:57 -07002000 samples = chnl_grp->samples;
2001 for (i = 0; i < 5; i++) {
2002 if (power == samples[i].power) {
2003 *new_index = samples[i].gain_index;
2004 return 0;
2005 }
2006 }
2007
2008 if (power > samples[1].power) {
2009 index0 = 0;
2010 index1 = 1;
2011 } else if (power > samples[2].power) {
2012 index0 = 1;
2013 index1 = 2;
2014 } else if (power > samples[3].power) {
2015 index0 = 2;
2016 index1 = 3;
2017 } else {
2018 index0 = 3;
2019 index1 = 4;
2020 }
2021
2022 denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2023 if (denominator == 0)
2024 return -EINVAL;
2025 gains0 = (s32) samples[index0].gain_index * (1 << 19);
2026 gains1 = (s32) samples[index1].gain_index * (1 << 19);
2027 res = gains0 + (gains1 - gains0) *
2028 ((s32) power - (s32) samples[index0].power) / denominator +
2029 (1 << 18);
2030 *new_index = res >> 19;
2031 return 0;
2032}
2033
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002034static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002035{
2036 u32 i;
2037 s32 rate_index;
Samuel Ortize6148912009-01-23 13:45:15 -08002038 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002039 const struct iwl3945_eeprom_txpower_group *group;
Zhu Yib481de92007-09-25 17:54:57 -07002040
Tomas Winklere1623442009-01-27 14:27:56 -08002041 IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
Zhu Yib481de92007-09-25 17:54:57 -07002042
2043 for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2044 s8 *clip_pwrs; /* table of power levels for each rate */
2045 s8 satur_pwr; /* saturation power for each chnl group */
Samuel Ortize6148912009-01-23 13:45:15 -08002046 group = &eeprom->groups[i];
Zhu Yib481de92007-09-25 17:54:57 -07002047
2048 /* sanity check on factory saturation power value */
2049 if (group->saturation_power < 40) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08002050 IWL_WARN(priv, "Error: saturation power is %d, "
Zhu Yib481de92007-09-25 17:54:57 -07002051 "less than minimum expected 40\n",
2052 group->saturation_power);
2053 return;
2054 }
2055
2056 /*
2057 * Derive requested power levels for each rate, based on
2058 * hardware capabilities (saturation power for band).
2059 * Basic value is 3dB down from saturation, with further
2060 * power reductions for highest 3 data rates. These
2061 * backoffs provide headroom for high rate modulation
2062 * power peaks, without too much distortion (clipping).
2063 */
2064 /* we'll fill in this array with h/w max power levels */
Johannes Berg67d613a2010-02-17 02:39:19 -08002065 clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07002066
2067 /* divide factory saturation power by 2 to find -3dB level */
2068 satur_pwr = (s8) (group->saturation_power >> 1);
2069
2070 /* fill in channel group's nominal powers for each rate */
2071 for (rate_index = 0;
Reinette Chatre1d79e532010-02-26 11:01:36 -08002072 rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
Zhu Yib481de92007-09-25 17:54:57 -07002073 switch (rate_index) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08002074 case IWL_RATE_36M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002075 if (i == 0) /* B/G */
2076 *clip_pwrs = satur_pwr;
2077 else /* A */
2078 *clip_pwrs = satur_pwr - 5;
2079 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002080 case IWL_RATE_48M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002081 if (i == 0)
2082 *clip_pwrs = satur_pwr - 7;
2083 else
2084 *clip_pwrs = satur_pwr - 10;
2085 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002086 case IWL_RATE_54M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002087 if (i == 0)
2088 *clip_pwrs = satur_pwr - 9;
2089 else
2090 *clip_pwrs = satur_pwr - 12;
2091 break;
2092 default:
2093 *clip_pwrs = satur_pwr;
2094 break;
2095 }
2096 }
2097 }
2098}
2099
2100/**
2101 * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2102 *
2103 * Second pass (during init) to set up priv->channel_info
2104 *
2105 * Set up Tx-power settings in our channel info database for each VALID
2106 * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2107 * and current temperature.
2108 *
2109 * Since this is based on current temperature (at init time), these values may
2110 * not be valid for very long, but it gives us a starting/default point,
2111 * and allows us to active (i.e. using Tx) scan.
2112 *
2113 * This does *not* write values to NIC, just sets up our internal table.
2114 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002115int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002116{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08002117 struct iwl_channel_info *ch_info = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002118 struct iwl3945_channel_power_info *pwr_info;
Samuel Ortize6148912009-01-23 13:45:15 -08002119 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07002120 int delta_index;
2121 u8 rate_index;
2122 u8 scan_tbl_index;
2123 const s8 *clip_pwrs; /* array of power levels for each rate */
2124 u8 gain, dsp_atten;
2125 s8 power;
2126 u8 pwr_index, base_pwr_index, a_band;
2127 u8 i;
2128 int temperature;
2129
2130 /* save temperature reference,
2131 * so we can determine next time to calibrate */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002132 temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002133 priv->last_temperature = temperature;
2134
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002135 iwl3945_hw_reg_init_channel_groups(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002136
2137 /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2138 for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2139 i++, ch_info++) {
2140 a_band = is_channel_a_band(ch_info);
2141 if (!is_channel_valid(ch_info))
2142 continue;
2143
2144 /* find this channel's channel group (*not* "band") index */
2145 ch_info->group_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002146 iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07002147
2148 /* Get this chnlgrp's rate->max/clip-powers table */
Johannes Berg67d613a2010-02-17 02:39:19 -08002149 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07002150
2151 /* calculate power index *adjustment* value according to
2152 * diff between current temperature and factory temperature */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002153 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Samuel Ortize6148912009-01-23 13:45:15 -08002154 eeprom->groups[ch_info->group_index].
Zhu Yib481de92007-09-25 17:54:57 -07002155 temperature);
2156
Tomas Winklere1623442009-01-27 14:27:56 -08002157 IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
Zhu Yib481de92007-09-25 17:54:57 -07002158 ch_info->channel, delta_index, temperature +
2159 IWL_TEMP_CONVERT);
2160
2161 /* set tx power value for all OFDM rates */
2162 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2163 rate_index++) {
John W. Linville25a4cce2009-01-12 14:44:52 -05002164 s32 uninitialized_var(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002165 int rc;
2166
2167 /* use channel group's clip-power table,
2168 * but don't exceed channel's max power */
2169 s8 pwr = min(ch_info->max_power_avg,
2170 clip_pwrs[rate_index]);
2171
2172 pwr_info = &ch_info->power_info[rate_index];
2173
2174 /* get base (i.e. at factory-measured temperature)
2175 * power table index for this rate's power */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002176 rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
Zhu Yib481de92007-09-25 17:54:57 -07002177 ch_info->group_index,
2178 &power_idx);
2179 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002180 IWL_ERR(priv, "Invalid power index\n");
Zhu Yib481de92007-09-25 17:54:57 -07002181 return rc;
2182 }
2183 pwr_info->base_power_index = (u8) power_idx;
2184
2185 /* temperature compensate */
2186 power_idx += delta_index;
2187
2188 /* stay within range of gain table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002189 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002190
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002191 /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
Zhu Yib481de92007-09-25 17:54:57 -07002192 pwr_info->requested_power = pwr;
2193 pwr_info->power_table_index = (u8) power_idx;
2194 pwr_info->tpc.tx_gain =
2195 power_gain_table[a_band][power_idx].tx_gain;
2196 pwr_info->tpc.dsp_atten =
2197 power_gain_table[a_band][power_idx].dsp_atten;
2198 }
2199
2200 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
Mohamed Abbas14577f22007-11-12 11:37:42 +08002201 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
Zhu Yib481de92007-09-25 17:54:57 -07002202 power = pwr_info->requested_power +
2203 IWL_CCK_FROM_OFDM_POWER_DIFF;
2204 pwr_index = pwr_info->power_table_index +
2205 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2206 base_pwr_index = pwr_info->base_power_index +
2207 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2208
2209 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002210 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
Zhu Yib481de92007-09-25 17:54:57 -07002211 gain = power_gain_table[a_band][pwr_index].tx_gain;
2212 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2213
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002214 /* fill each CCK rate's iwl3945_channel_power_info structure
Zhu Yib481de92007-09-25 17:54:57 -07002215 * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
2216 * NOTE: CCK rates start at end of OFDM rates! */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002217 for (rate_index = 0;
2218 rate_index < IWL_CCK_RATES; rate_index++) {
2219 pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
Zhu Yib481de92007-09-25 17:54:57 -07002220 pwr_info->requested_power = power;
2221 pwr_info->power_table_index = pwr_index;
2222 pwr_info->base_power_index = base_pwr_index;
2223 pwr_info->tpc.tx_gain = gain;
2224 pwr_info->tpc.dsp_atten = dsp_atten;
2225 }
2226
2227 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2228 for (scan_tbl_index = 0;
2229 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2230 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08002231 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002232 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07002233 actual_index, clip_pwrs, ch_info, a_band);
2234 }
2235 }
2236
2237 return 0;
2238}
2239
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002240int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002241{
2242 int rc;
Zhu Yib481de92007-09-25 17:54:57 -07002243
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002244 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
2245 rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
Tomas Winklerbddadf82008-12-19 10:37:01 +08002246 FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Zhu Yib481de92007-09-25 17:54:57 -07002247 if (rc < 0)
Winkler, Tomas15b16872008-12-19 10:37:33 +08002248 IWL_ERR(priv, "Can't stop Rx DMA.\n");
Zhu Yib481de92007-09-25 17:54:57 -07002249
Zhu Yib481de92007-09-25 17:54:57 -07002250 return 0;
2251}
2252
Samuel Ortiz188cf6c2008-12-22 11:31:16 +08002253int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -07002254{
Zhu Yib481de92007-09-25 17:54:57 -07002255 int txq_id = txq->q.id;
2256
Johannes Bergee525d12010-01-21 06:09:28 -08002257 struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07002258
2259 shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2260
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002261 iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
2262 iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
Zhu Yib481de92007-09-25 17:54:57 -07002263
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002264 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
Tomas Winklerbddadf82008-12-19 10:37:01 +08002265 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2266 FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2267 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2268 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2269 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
Zhu Yib481de92007-09-25 17:54:57 -07002270
2271 /* fake read to flush all prev. writes */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002272 iwl_read32(priv, FH39_TSSR_CBB_BASE);
Zhu Yib481de92007-09-25 17:54:57 -07002273
2274 return 0;
2275}
2276
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002277/*
2278 * HCMD utils
2279 */
2280static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
2281{
2282 switch (cmd_id) {
2283 case REPLY_RXON:
Winkler, Tomasd25aabb2009-01-27 14:27:58 -08002284 return sizeof(struct iwl3945_rxon_cmd);
2285 case POWER_TABLE_CMD:
2286 return sizeof(struct iwl3945_powertable_cmd);
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002287 default:
2288 return len;
2289 }
2290}
2291
Tomas Winklerc587de02009-06-03 11:44:07 -07002292
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002293static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2294{
Tomas Winklerc587de02009-06-03 11:44:07 -07002295 struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
2296 addsta->mode = cmd->mode;
2297 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2298 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2299 addsta->station_flags = cmd->station_flags;
2300 addsta->station_flags_msk = cmd->station_flags_msk;
2301 addsta->tid_disable_tx = cpu_to_le16(0);
2302 addsta->rate_n_flags = cmd->rate_n_flags;
2303 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2304 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2305 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2306
2307 return (u16)sizeof(struct iwl3945_addsta_cmd);
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002308}
2309
Johannes Berga30e3112010-09-22 18:02:01 +02002310static int iwl3945_add_bssid_station(struct iwl_priv *priv,
2311 const u8 *addr, u8 *sta_id_r)
2312{
2313 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
2314 int ret;
2315 u8 sta_id;
2316 unsigned long flags;
2317
2318 if (sta_id_r)
2319 *sta_id_r = IWL_INVALID_STATION;
2320
2321 ret = iwl_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
2322 if (ret) {
2323 IWL_ERR(priv, "Unable to add station %pM\n", addr);
2324 return ret;
2325 }
2326
2327 if (sta_id_r)
2328 *sta_id_r = sta_id;
2329
2330 spin_lock_irqsave(&priv->sta_lock, flags);
2331 priv->stations[sta_id].used |= IWL_STA_LOCAL;
2332 spin_unlock_irqrestore(&priv->sta_lock, flags);
2333
2334 return 0;
2335}
Johannes Berg1fa61b22010-04-28 08:44:52 -07002336static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
2337 struct ieee80211_vif *vif, bool add)
2338{
Johannes Bergfd1af152010-04-30 11:30:43 -07002339 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
Johannes Berg1fa61b22010-04-28 08:44:52 -07002340 int ret;
2341
Johannes Berg1fa61b22010-04-28 08:44:52 -07002342 if (add) {
Johannes Berga30e3112010-09-22 18:02:01 +02002343 ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
2344 &vif_priv->ibss_bssid_sta_id);
Johannes Berg1fa61b22010-04-28 08:44:52 -07002345 if (ret)
2346 return ret;
2347
Johannes Bergfd1af152010-04-30 11:30:43 -07002348 iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
Johannes Berg1fa61b22010-04-28 08:44:52 -07002349 (priv->band == IEEE80211_BAND_5GHZ) ?
Reinette Chatre9c5ac092010-05-05 02:26:06 -07002350 IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
Johannes Bergfd1af152010-04-30 11:30:43 -07002351 iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
Johannes Berg1fa61b22010-04-28 08:44:52 -07002352
2353 return 0;
2354 }
2355
Johannes Bergfd1af152010-04-30 11:30:43 -07002356 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
2357 vif->bss_conf.bssid);
Johannes Berg1fa61b22010-04-28 08:44:52 -07002358}
Tomas Winklerc587de02009-06-03 11:44:07 -07002359
Zhu Yib481de92007-09-25 17:54:57 -07002360/**
2361 * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2362 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002363int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002364{
Mohamed Abbas14577f22007-11-12 11:37:42 +08002365 int rc, i, index, prev_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002366 struct iwl3945_rate_scaling_cmd rate_cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07002367 .reserved = {0, 0, 0},
2368 };
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002369 struct iwl3945_rate_scaling_info *table = rate_cmd.table;
Zhu Yib481de92007-09-25 17:54:57 -07002370
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002371 for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2372 index = iwl3945_rates[i].table_rs_index;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002373
2374 table[index].rate_n_flags =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002375 iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
Mohamed Abbas14577f22007-11-12 11:37:42 +08002376 table[index].try_cnt = priv->retry_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002377 prev_index = iwl3945_get_prev_ieee_rate(i);
Abbas, Mohamed72627962008-12-05 07:58:37 -08002378 table[index].next_rate_index =
2379 iwl3945_rates[prev_index].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002380 }
2381
Johannes Berg8318d782008-01-24 19:38:38 +01002382 switch (priv->band) {
2383 case IEEE80211_BAND_5GHZ:
Tomas Winklere1623442009-01-27 14:27:56 -08002384 IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002385 /* If one of the following CCK rates is used,
2386 * have it fall back to the 6M OFDM rate */
Abbas, Mohamed72627962008-12-05 07:58:37 -08002387 for (i = IWL_RATE_1M_INDEX_TABLE;
2388 i <= IWL_RATE_11M_INDEX_TABLE; i++)
2389 table[i].next_rate_index =
2390 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002391
2392 /* Don't fall back to CCK rates */
Abbas, Mohamed72627962008-12-05 07:58:37 -08002393 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
2394 IWL_RATE_9M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07002395
2396 /* Don't drop out of OFDM rates */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002397 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002398 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002399 break;
2400
Johannes Berg8318d782008-01-24 19:38:38 +01002401 case IEEE80211_BAND_2GHZ:
Tomas Winklere1623442009-01-27 14:27:56 -08002402 IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002403 /* If an OFDM rate is used, have it fall back to the
2404 * 1M CCK rates */
Zhu Yib481de92007-09-25 17:54:57 -07002405
Johannes Bergee525d12010-01-21 06:09:28 -08002406 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
Johannes Berg246ed352010-08-23 10:46:32 +02002407 iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
Abbas, Mohamed72627962008-12-05 07:58:37 -08002408
2409 index = IWL_FIRST_CCK_RATE;
2410 for (i = IWL_RATE_6M_INDEX_TABLE;
2411 i <= IWL_RATE_54M_INDEX_TABLE; i++)
2412 table[i].next_rate_index =
2413 iwl3945_rates[index].table_rs_index;
2414
2415 index = IWL_RATE_11M_INDEX_TABLE;
2416 /* CCK shouldn't fall back to OFDM... */
2417 table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
2418 }
Zhu Yib481de92007-09-25 17:54:57 -07002419 break;
2420
2421 default:
Johannes Berg8318d782008-01-24 19:38:38 +01002422 WARN_ON(1);
Zhu Yib481de92007-09-25 17:54:57 -07002423 break;
2424 }
2425
2426 /* Update the rate scaling for control frame Tx */
2427 rate_cmd.table_id = 0;
Samuel Ortiz518099a2009-01-19 15:30:27 -08002428 rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002429 &rate_cmd);
2430 if (rc)
2431 return rc;
2432
2433 /* Update the rate scaling for data frame Tx */
2434 rate_cmd.table_id = 1;
Samuel Ortiz518099a2009-01-19 15:30:27 -08002435 return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002436 &rate_cmd);
2437}
2438
Ben Cahill796083c2007-11-29 11:09:45 +08002439/* Called when initializing driver */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002440int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002441{
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002442 memset((void *)&priv->hw_params, 0,
2443 sizeof(struct iwl_hw_params));
Zhu Yib481de92007-09-25 17:54:57 -07002444
Johannes Bergee525d12010-01-21 06:09:28 -08002445 priv->_3945.shared_virt =
2446 dma_alloc_coherent(&priv->pci_dev->dev,
2447 sizeof(struct iwl3945_shared),
2448 &priv->_3945.shared_phys, GFP_KERNEL);
2449 if (!priv->_3945.shared_virt) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002450 IWL_ERR(priv, "failed to allocate pci memory\n");
Zhu Yib481de92007-09-25 17:54:57 -07002451 return -ENOMEM;
2452 }
2453
Abhijeet Kolekar21c02a12009-03-17 21:51:48 -07002454 /* Assign number of Usable TX queues */
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002455 priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
Abhijeet Kolekar21c02a12009-03-17 21:51:48 -07002456
Samuel Ortiza8e74e272009-01-23 13:45:14 -08002457 priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
Zhu Yi2f301222009-10-09 17:19:45 +08002458 priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002459 priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2460 priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2461 priv->hw_params.max_stations = IWL3945_STATION_COUNT;
Johannes Berga194e322010-08-27 08:53:46 -07002462 priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
Tomas Winkler3e82a822008-02-13 11:32:31 -08002463
Johannes Bergc10afb62010-08-23 10:46:43 +02002464 priv->sta_key_max_num = STA_KEY_MAX_NUM;
2465
Winkler, Tomas141c43a2009-01-08 10:19:53 -08002466 priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
Tomas Winkler2c2f3b32009-06-19 13:52:45 -07002467 priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
Wey-Yi Guya0ee74c2010-05-06 08:54:10 -07002468 priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
Winkler, Tomas141c43a2009-01-08 10:19:53 -08002469
Zhu Yib481de92007-09-25 17:54:57 -07002470 return 0;
2471}
2472
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002473unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002474 struct iwl3945_frame *frame, u8 rate)
Zhu Yib481de92007-09-25 17:54:57 -07002475{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002476 struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
Zhu Yib481de92007-09-25 17:54:57 -07002477 unsigned int frame_size;
2478
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002479 tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
Zhu Yib481de92007-09-25 17:54:57 -07002480 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2481
Johannes Berga194e322010-08-27 08:53:46 -07002482 tx_beacon_cmd->tx.sta_id =
2483 priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
Zhu Yib481de92007-09-25 17:54:57 -07002484 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2485
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002486 frame_size = iwl3945_fill_beacon_frame(priv,
Zhu Yib481de92007-09-25 17:54:57 -07002487 tx_beacon_cmd->frame,
Zhu Yib481de92007-09-25 17:54:57 -07002488 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2489
2490 BUG_ON(frame_size > MAX_MPDU_SIZE);
2491 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2492
2493 tx_beacon_cmd->tx.rate = rate;
2494 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2495 TX_CMD_FLG_TSF_MSK);
2496
Mohamed Abbas14577f22007-11-12 11:37:42 +08002497 /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2498 tx_beacon_cmd->tx.supp_rates[0] =
2499 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -07002500
Zhu Yib481de92007-09-25 17:54:57 -07002501 tx_beacon_cmd->tx.supp_rates[1] =
Mohamed Abbas14577f22007-11-12 11:37:42 +08002502 (IWL_CCK_BASIC_RATES_MASK & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -07002503
Tomas Winkler3ac7f142008-07-21 02:40:14 +03002504 return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
Zhu Yib481de92007-09-25 17:54:57 -07002505}
2506
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002507void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002508{
Tomas Winkler91c066f2008-03-06 17:36:55 -08002509 priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002510 priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2511}
2512
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002513void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002514{
Johannes Bergee525d12010-01-21 06:09:28 -08002515 INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
Zhu Yib481de92007-09-25 17:54:57 -07002516 iwl3945_bg_reg_txpower_periodic);
2517}
2518
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002519void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002520{
Johannes Bergee525d12010-01-21 06:09:28 -08002521 cancel_delayed_work(&priv->_3945.thermal_periodic);
Zhu Yib481de92007-09-25 17:54:57 -07002522}
2523
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002524/* check contents of special bootstrap uCode SRAM */
2525static int iwl3945_verify_bsm(struct iwl_priv *priv)
2526 {
2527 __le32 *image = priv->ucode_boot.v_addr;
2528 u32 len = priv->ucode_boot.len;
2529 u32 reg;
2530 u32 val;
2531
Tomas Winklere1623442009-01-27 14:27:56 -08002532 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002533
2534 /* verify BSM SRAM contents */
2535 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
2536 for (reg = BSM_SRAM_LOWER_BOUND;
2537 reg < BSM_SRAM_LOWER_BOUND + len;
2538 reg += sizeof(u32), image++) {
2539 val = iwl_read_prph(priv, reg);
2540 if (val != le32_to_cpu(*image)) {
2541 IWL_ERR(priv, "BSM uCode verification failed at "
2542 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2543 BSM_SRAM_LOWER_BOUND,
2544 reg - BSM_SRAM_LOWER_BOUND, len,
2545 val, le32_to_cpu(*image));
2546 return -EIO;
2547 }
2548 }
2549
Tomas Winklere1623442009-01-27 14:27:56 -08002550 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002551
2552 return 0;
2553}
2554
Samuel Ortize6148912009-01-23 13:45:15 -08002555
2556/******************************************************************************
2557 *
2558 * EEPROM related functions
2559 *
2560 ******************************************************************************/
2561
2562/*
2563 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2564 * embedded controller) as EEPROM reader; each read is a series of pulses
2565 * to/from the EEPROM chip, not a single event, so even reads could conflict
2566 * if they weren't arbitrated by some ownership mechanism. Here, the driver
2567 * simply claims ownership, which should be safe when this function is called
2568 * (i.e. before loading uCode!).
2569 */
2570static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
2571{
2572 _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2573 return 0;
2574}
2575
2576
2577static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
2578{
2579 return;
2580}
2581
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002582 /**
2583 * iwl3945_load_bsm - Load bootstrap instructions
2584 *
2585 * BSM operation:
2586 *
2587 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2588 * in special SRAM that does not power down during RFKILL. When powering back
2589 * up after power-saving sleeps (or during initial uCode load), the BSM loads
2590 * the bootstrap program into the on-board processor, and starts it.
2591 *
2592 * The bootstrap program loads (via DMA) instructions and data for a new
2593 * program from host DRAM locations indicated by the host driver in the
2594 * BSM_DRAM_* registers. Once the new program is loaded, it starts
2595 * automatically.
2596 *
2597 * When initializing the NIC, the host driver points the BSM to the
2598 * "initialize" uCode image. This uCode sets up some internal data, then
2599 * notifies host via "initialize alive" that it is complete.
2600 *
2601 * The host then replaces the BSM_DRAM_* pointer values to point to the
2602 * normal runtime uCode instructions and a backup uCode data cache buffer
2603 * (filled initially with starting data values for the on-board processor),
2604 * then triggers the "initialize" uCode to load and launch the runtime uCode,
2605 * which begins normal operation.
2606 *
2607 * When doing a power-save shutdown, runtime uCode saves data SRAM into
2608 * the backup data cache in DRAM before SRAM is powered down.
2609 *
2610 * When powering back up, the BSM loads the bootstrap program. This reloads
2611 * the runtime uCode instructions and the backup data cache into SRAM,
2612 * and re-launches the runtime uCode from where it left off.
2613 */
2614static int iwl3945_load_bsm(struct iwl_priv *priv)
2615{
2616 __le32 *image = priv->ucode_boot.v_addr;
2617 u32 len = priv->ucode_boot.len;
2618 dma_addr_t pinst;
2619 dma_addr_t pdata;
2620 u32 inst_len;
2621 u32 data_len;
2622 int rc;
2623 int i;
2624 u32 done;
2625 u32 reg_offset;
2626
Tomas Winklere1623442009-01-27 14:27:56 -08002627 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002628
2629 /* make sure bootstrap program is no larger than BSM's SRAM size */
2630 if (len > IWL39_MAX_BSM_SIZE)
2631 return -EINVAL;
2632
2633 /* Tell bootstrap uCode where to find the "Initialize" uCode
2634 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2635 * NOTE: iwl3945_initialize_alive_start() will replace these values,
2636 * after the "initialize" uCode has run, to point to
2637 * runtime/protocol instructions and backup data cache. */
2638 pinst = priv->ucode_init.p_addr;
2639 pdata = priv->ucode_init_data.p_addr;
2640 inst_len = priv->ucode_init.len;
2641 data_len = priv->ucode_init_data.len;
2642
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002643 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
2644 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
2645 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2646 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2647
2648 /* Fill BSM memory with bootstrap instructions */
2649 for (reg_offset = BSM_SRAM_LOWER_BOUND;
2650 reg_offset < BSM_SRAM_LOWER_BOUND + len;
2651 reg_offset += sizeof(u32), image++)
2652 _iwl_write_prph(priv, reg_offset,
2653 le32_to_cpu(*image));
2654
2655 rc = iwl3945_verify_bsm(priv);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07002656 if (rc)
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002657 return rc;
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002658
2659 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2660 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
2661 iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
2662 IWL39_RTC_INST_LOWER_BOUND);
2663 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2664
2665 /* Load bootstrap code into instruction SRAM now,
2666 * to prepare to load "initialize" uCode */
2667 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2668 BSM_WR_CTRL_REG_BIT_START);
2669
2670 /* Wait for load of bootstrap uCode to finish */
2671 for (i = 0; i < 100; i++) {
2672 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
2673 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2674 break;
2675 udelay(10);
2676 }
2677 if (i < 100)
Tomas Winklere1623442009-01-27 14:27:56 -08002678 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002679 else {
2680 IWL_ERR(priv, "BSM write did not complete!\n");
2681 return -EIO;
2682 }
2683
2684 /* Enable future boot loads whenever power management unit triggers it
2685 * (e.g. when powering back up after power-save shutdown) */
2686 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2687 BSM_WR_CTRL_REG_BIT_START_EN);
2688
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002689 return 0;
2690}
2691
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002692static struct iwl_hcmd_ops iwl3945_hcmd = {
2693 .rxon_assoc = iwl3945_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002694 .commit_rxon = iwl3945_commit_rxon,
Johannes Berg65b52bd2010-04-13 01:04:31 -07002695 .send_bt_config = iwl_send_bt_config,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002696};
2697
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002698static struct iwl_lib_ops iwl3945_lib = {
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08002699 .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
2700 .txq_free_tfd = iwl3945_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08002701 .txq_init = iwl3945_hw_tx_queue_init,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002702 .load_ucode = iwl3945_load_bsm,
Reinette Chatreb7a79402009-09-25 14:24:23 -07002703 .dump_nic_event_log = iwl3945_dump_nic_event_log,
2704 .dump_nic_error_log = iwl3945_dump_nic_error_log,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002705 .apm_ops = {
2706 .init = iwl3945_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07002707 .stop = iwl_apm_stop,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002708 .config = iwl3945_nic_config,
2709 },
Samuel Ortize6148912009-01-23 13:45:15 -08002710 .eeprom_ops = {
2711 .regulatory_bands = {
2712 EEPROM_REGULATORY_BAND_1_CHANNELS,
2713 EEPROM_REGULATORY_BAND_2_CHANNELS,
2714 EEPROM_REGULATORY_BAND_3_CHANNELS,
2715 EEPROM_REGULATORY_BAND_4_CHANNELS,
2716 EEPROM_REGULATORY_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07002717 EEPROM_REGULATORY_BAND_NO_HT40,
2718 EEPROM_REGULATORY_BAND_NO_HT40,
Samuel Ortize6148912009-01-23 13:45:15 -08002719 },
Samuel Ortize6148912009-01-23 13:45:15 -08002720 .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
2721 .release_semaphore = iwl3945_eeprom_release_semaphore,
2722 .query_addr = iwlcore_eeprom_query_addr,
2723 },
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08002724 .send_tx_power = iwl3945_send_tx_power,
Jason Andryukc2436982009-02-23 21:43:30 -05002725 .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002726 .post_associate = iwl3945_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002727 .isr = iwl_isr_legacy,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07002728 .config_ap = iwl3945_config_ap,
Johannes Berg1fa61b22010-04-28 08:44:52 -07002729 .manage_ibss_station = iwl3945_manage_ibss_station,
Reinette Chatrea6866ac2010-05-20 10:54:40 -07002730 .recover_from_tx_stall = iwl_bg_monitor_recover,
Abhijeet Kolekara29576a2010-04-28 15:47:04 -07002731 .check_plcp_health = iwl3945_good_plcp_health,
Abhijeet Kolekar17f36fc2010-04-16 10:03:54 -07002732
2733 .debugfs_ops = {
2734 .rx_stats_read = iwl3945_ucode_rx_stats_read,
2735 .tx_stats_read = iwl3945_ucode_tx_stats_read,
2736 .general_stats_read = iwl3945_ucode_general_stats_read,
2737 },
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002738};
2739
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002740static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
2741 .get_hcmd_size = iwl3945_get_hcmd_size,
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002742 .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
Johannes Berg94597ab2010-08-09 10:57:02 -07002743 .tx_cmd_protection = iwlcore_tx_cmd_protection,
Johannes Bergb6e4c552010-04-06 04:12:42 -07002744 .request_scan = iwl3945_request_scan,
Johannes Berga77029e2010-09-22 18:01:56 +02002745 .post_scan = iwl3945_post_scan,
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002746};
2747
Emese Revfy45d5d802009-12-14 00:59:53 +01002748static const struct iwl_ops iwl3945_ops = {
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002749 .lib = &iwl3945_lib,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002750 .hcmd = &iwl3945_hcmd,
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002751 .utils = &iwl3945_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07002752 .led = &iwl3945_led_ops,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002753};
2754
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002755static struct iwl_base_params iwl3945_base_params = {
Samuel Ortize6148912009-01-23 13:45:15 -08002756 .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
Ben Cahillfadb3582009-10-23 13:42:21 -07002757 .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
2758 .set_l0s = false,
2759 .use_bsm = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07002760 .use_isr_legacy = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07002761 .led_compensation = 64,
Reinette Chatrebc45a672009-12-14 14:12:10 -08002762 .broken_powersave = true,
Abhijeet Kolekara29576a2010-04-28 15:47:04 -07002763 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Wey-Yi Guyce606592010-07-23 13:19:39 -07002764 .monitor_recover_period = IWL_DEF_MONITORING_PERIOD,
Wey-Yi Guy678b3852010-03-26 12:54:37 -07002765 .max_event_log_size = 512,
Wey-Yi Guy4e7033e2010-04-27 14:33:33 -07002766 .tx_power_by_driver = true,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002767};
2768
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002769static struct iwl_cfg iwl3945_bg_cfg = {
2770 .name = "3945BG",
2771 .fw_name_pre = IWL3945_FW_PRE,
2772 .ucode_api_max = IWL3945_UCODE_API_MAX,
2773 .ucode_api_min = IWL3945_UCODE_API_MIN,
2774 .sku = IWL_SKU_G,
2775 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2776 .ops = &iwl3945_ops,
2777 .mod_params = &iwl3945_mod_params,
2778 .base_params = &iwl3945_base_params,
2779};
2780
Kolekar, Abhijeetc0f20d92008-12-19 10:37:19 +08002781static struct iwl_cfg iwl3945_abg_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002782 .name = "3945ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002783 .fw_name_pre = IWL3945_FW_PRE,
2784 .ucode_api_max = IWL3945_UCODE_API_MAX,
2785 .ucode_api_min = IWL3945_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002786 .sku = IWL_SKU_A|IWL_SKU_G,
Samuel Ortize6148912009-01-23 13:45:15 -08002787 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002788 .ops = &iwl3945_ops,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002789 .mod_params = &iwl3945_mod_params,
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07002790 .base_params = &iwl3945_base_params,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002791};
2792
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002793DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002794 {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
2795 {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
2796 {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
2797 {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
2798 {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
2799 {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
Zhu Yib481de92007-09-25 17:54:57 -07002800 {0}
2801};
2802
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002803MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);