blob: 0112277e5882a995cc2d176a220a1391f74c77f8 [file] [log] [blame]
Greg Rose5321a212013-12-21 06:13:06 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose5321a212013-12-21 06:13:06 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose5321a212013-12-21 06:13:06 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Greg Rose5321a212013-12-21 06:13:06 +000031
32#define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
Jesse Brandeburg79442d32014-10-25 03:24:32 +000033#define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
Greg Rose5321a212013-12-21 06:13:06 +000034#define I40E_ITR_100K 0x0005
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040035#define I40E_ITR_50K 0x000A
Greg Rose5321a212013-12-21 06:13:06 +000036#define I40E_ITR_20K 0x0019
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040037#define I40E_ITR_18K 0x001B
Greg Rose5321a212013-12-21 06:13:06 +000038#define I40E_ITR_8K 0x003E
39#define I40E_ITR_4K 0x007A
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040040#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -040041#define I40E_ITR_RX_DEF I40E_ITR_20K
42#define I40E_ITR_TX_DEF I40E_ITR_20K
Greg Rose5321a212013-12-21 06:13:06 +000043#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
44#define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
45#define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
46#define I40E_DEFAULT_IRQ_WORK 256
47#define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
48#define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
49#define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040050/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
51 * the value of the rate limit is non-zero
52 */
53#define INTRL_ENA BIT(6)
54#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
55#define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
56#define I40E_INTRL_8K 125 /* 8000 ints/sec */
57#define I40E_INTRL_62K 16 /* 62500 ints/sec */
58#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Greg Rose5321a212013-12-21 06:13:06 +000059
60#define I40E_QUEUE_END_OF_LIST 0x7FF
61
62/* this enum matches hardware bits and is meant to be used by DYN_CTLN
63 * registers and QINT registers or more generally anywhere in the manual
64 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
65 * register but instead is a special value meaning "don't update" ITR0/1/2.
66 */
67enum i40e_dyn_idx_t {
68 I40E_IDX_ITR0 = 0,
69 I40E_IDX_ITR1 = 1,
70 I40E_IDX_ITR2 = 2,
71 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
72};
73
74/* these are indexes into ITRN registers */
75#define I40E_RX_ITR I40E_IDX_ITR0
76#define I40E_TX_ITR I40E_IDX_ITR1
77#define I40E_PE_ITR I40E_IDX_ITR2
78
79/* Supported RSS offloads */
80#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040081 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
82 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
83 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
84 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
85 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
86 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
87 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
88 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
89 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
90 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
91 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Greg Rose5321a212013-12-21 06:13:06 +000092
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -040093#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburgd08f5552015-09-16 19:01:08 -070094 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
95 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
96 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
98 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
99 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -0400100
101#define i40e_pf_get_default_rss_hena(pf) \
102 (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
Jesse Brandeburgd08f5552015-09-16 19:01:08 -0700103 I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -0400104
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700105/* Supported Rx Buffer Sizes (a multiple of 128) */
106#define I40E_RXBUFFER_256 256
Greg Rose5321a212013-12-21 06:13:06 +0000107#define I40E_RXBUFFER_2048 2048
108#define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
109#define I40E_RXBUFFER_4096 4096
110#define I40E_RXBUFFER_8192 8192
111#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
112
113/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
114 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
115 * this adds up to 512 bytes of extra data meaning the smallest allocation
116 * we could have is 1K.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700117 * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
118 * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
Greg Rose5321a212013-12-21 06:13:06 +0000119 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700120#define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
121#define i40e_rx_desc i40e_32byte_rx_desc
122
123/**
124 * i40e_test_staterr - tests bits in Rx descriptor status and error fields
125 * @rx_desc: pointer to receive descriptor (in le64 format)
126 * @stat_err_bits: value to mask
127 *
128 * This function does some fast chicanery in order to return the
129 * value of the mask which is really only used for boolean tests.
130 * The status_error_len doesn't need to be shifted because it begins
131 * at offset zero.
132 */
133static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
134 const u64 stat_err_bits)
135{
136 return !!(rx_desc->wb.qword1.status_error_len &
137 cpu_to_le64(stat_err_bits));
138}
Greg Rose5321a212013-12-21 06:13:06 +0000139
140/* How many Rx Buffers do we bundle into one write to the hardware ? */
141#define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000142#define I40E_RX_INCREMENT(r, i) \
143 do { \
144 (i)++; \
145 if ((i) == (r)->count) \
146 i = 0; \
147 r->next_to_clean = i; \
148 } while (0)
149
Greg Rose5321a212013-12-21 06:13:06 +0000150#define I40E_RX_NEXT_DESC(r, i, n) \
151 do { \
152 (i)++; \
153 if ((i) == (r)->count) \
154 i = 0; \
155 (n) = I40E_RX_DESC((r), (i)); \
156 } while (0)
157
158#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
159 do { \
160 I40E_RX_NEXT_DESC((r), (i), (n)); \
161 prefetch((n)); \
162 } while (0)
163
Anjali Singhai71da6192015-02-21 06:42:35 +0000164#define I40E_MAX_BUFFER_TXD 8
Greg Rose5321a212013-12-21 06:13:06 +0000165#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800166
167/* The size limit for a transmit buffer in a descriptor is (16K - 1).
168 * In order to align with the read requests we will align the value to
169 * the nearest 4K which represents our maximum read request size.
170 */
171#define I40E_MAX_READ_REQ_SIZE 4096
172#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
173#define I40E_MAX_DATA_PER_TXD_ALIGNED \
174 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
175
176/* This ugly bit of math is equivalent to DIV_ROUNDUP(size, X) where X is
177 * the value I40E_MAX_DATA_PER_TXD_ALIGNED. It is needed due to the fact
178 * that 12K is not a power of 2 and division is expensive. It is used to
179 * approximate the number of descriptors used per linear buffer. Note
180 * that this will overestimate in some cases as it doesn't account for the
181 * fact that we will add up to 4K - 1 in aligning the 12K buffer, however
182 * the error should not impact things much as large buffers usually mean
183 * we will use fewer descriptors then there are frags in an skb.
184 */
185static inline unsigned int i40e_txd_use_count(unsigned int size)
186{
187 const unsigned int max = I40E_MAX_DATA_PER_TXD_ALIGNED;
188 const unsigned int reciprocal = ((1ull << 32) - 1 + (max / 2)) / max;
189 unsigned int adjust = ~(u32)0;
190
191 /* if we rounded up on the reciprocal pull down the adjustment */
192 if ((max * reciprocal) > adjust)
193 adjust = ~(u32)(reciprocal - 1);
194
195 return (u32)((((u64)size * reciprocal) + adjust) >> 32);
196}
Greg Rose5321a212013-12-21 06:13:06 +0000197
198/* Tx Descriptors needed, worst case */
Jesse Brandeburg980093e2014-05-10 04:49:12 +0000199#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000200#define I40E_MIN_DESC_PENDING 4
Greg Rose5321a212013-12-21 06:13:06 +0000201
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400202#define I40E_TX_FLAGS_HW_VLAN BIT(1)
203#define I40E_TX_FLAGS_SW_VLAN BIT(2)
204#define I40E_TX_FLAGS_TSO BIT(3)
205#define I40E_TX_FLAGS_IPV4 BIT(4)
206#define I40E_TX_FLAGS_IPV6 BIT(5)
207#define I40E_TX_FLAGS_FCCRC BIT(6)
208#define I40E_TX_FLAGS_FSO BIT(7)
209#define I40E_TX_FLAGS_FD_SB BIT(9)
210#define I40E_TX_FLAGS_VXLAN_TUNNEL BIT(10)
Greg Rose5321a212013-12-21 06:13:06 +0000211#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
212#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
213#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
214#define I40E_TX_FLAGS_VLAN_SHIFT 16
215
216struct i40e_tx_buffer {
217 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000218 union {
219 struct sk_buff *skb;
220 void *raw_buf;
221 };
Greg Rose5321a212013-12-21 06:13:06 +0000222 unsigned int bytecount;
223 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400224
Greg Rose5321a212013-12-21 06:13:06 +0000225 DEFINE_DMA_UNMAP_ADDR(dma);
226 DEFINE_DMA_UNMAP_LEN(len);
227 u32 tx_flags;
228};
229
230struct i40e_rx_buffer {
231 struct sk_buff *skb;
232 dma_addr_t dma;
233 struct page *page;
Greg Rose5321a212013-12-21 06:13:06 +0000234 unsigned int page_offset;
235};
236
237struct i40e_queue_stats {
238 u64 packets;
239 u64 bytes;
240};
241
242struct i40e_tx_queue_stats {
243 u64 restart_queue;
244 u64 tx_busy;
245 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400246 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400247 u64 tx_force_wb;
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800248 u64 tx_lost_interrupt;
Greg Rose5321a212013-12-21 06:13:06 +0000249};
250
251struct i40e_rx_queue_stats {
252 u64 non_eop_descs;
253 u64 alloc_page_failed;
254 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800255 u64 page_reuse_count;
256 u64 realloc_count;
Greg Rose5321a212013-12-21 06:13:06 +0000257};
258
259enum i40e_ring_state_t {
260 __I40E_TX_FDIR_INIT_DONE,
261 __I40E_TX_XPS_INIT_DONE,
Greg Rose5321a212013-12-21 06:13:06 +0000262};
263
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700264/* some useful defines for virtchannel interface, which
265 * is the only remaining user of header split
266 */
267#define I40E_RX_DTYPE_NO_SPLIT 0
268#define I40E_RX_DTYPE_HEADER_SPLIT 1
269#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
270#define I40E_RX_SPLIT_L2 0x1
271#define I40E_RX_SPLIT_IP 0x2
272#define I40E_RX_SPLIT_TCP_UDP 0x4
273#define I40E_RX_SPLIT_SCTP 0x8
Greg Rose5321a212013-12-21 06:13:06 +0000274
275/* struct that defines a descriptor ring, associated with a VSI */
276struct i40e_ring {
277 struct i40e_ring *next; /* pointer to next ring in q_vector */
278 void *desc; /* Descriptor ring memory */
279 struct device *dev; /* Used for DMA mapping */
280 struct net_device *netdev; /* netdev ring maps to */
281 union {
282 struct i40e_tx_buffer *tx_bi;
283 struct i40e_rx_buffer *rx_bi;
284 };
285 unsigned long state;
286 u16 queue_index; /* Queue number of ring */
287 u8 dcb_tc; /* Traffic class of ring */
288 u8 __iomem *tail;
289
290 u16 count; /* Number of descriptors */
291 u16 reg_idx; /* HW register index of the ring */
Greg Rose5321a212013-12-21 06:13:06 +0000292 u16 rx_buf_len;
Greg Rose5321a212013-12-21 06:13:06 +0000293
294 /* used in interrupt processing */
295 u16 next_to_use;
296 u16 next_to_clean;
297
298 u8 atr_sample_rate;
299 u8 atr_count;
300
301 bool ring_active; /* is ring online or not */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000302 bool arm_wb; /* do something to arm write back */
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -0400303 u8 packet_stride;
304#define I40E_TXR_FLAGS_LAST_XMIT_MORE_SET BIT(2)
Greg Rose5321a212013-12-21 06:13:06 +0000305
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400306 u16 flags;
307#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400308
Greg Rose5321a212013-12-21 06:13:06 +0000309 /* stats structs */
310 struct i40e_queue_stats stats;
311 struct u64_stats_sync syncp;
312 union {
313 struct i40e_tx_queue_stats tx_stats;
314 struct i40e_rx_queue_stats rx_stats;
315 };
316
317 unsigned int size; /* length of descriptor ring in bytes */
318 dma_addr_t dma; /* physical address of ring */
319
320 struct i40e_vsi *vsi; /* Backreference to associated VSI */
321 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
322
323 struct rcu_head rcu; /* to avoid race on free */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700324 u16 next_to_alloc;
Greg Rose5321a212013-12-21 06:13:06 +0000325} ____cacheline_internodealigned_in_smp;
326
327enum i40e_latency_range {
328 I40E_LOWEST_LATENCY = 0,
329 I40E_LOW_LATENCY = 1,
330 I40E_BULK_LATENCY = 2,
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400331 I40E_ULTRA_LATENCY = 3,
Greg Rose5321a212013-12-21 06:13:06 +0000332};
333
334struct i40e_ring_container {
335 /* array of pointers to rings */
336 struct i40e_ring *ring;
337 unsigned int total_bytes; /* total bytes processed this int */
338 unsigned int total_packets; /* total packets processed this int */
339 u16 count;
340 enum i40e_latency_range latency_range;
341 u16 itr;
342};
343
344/* iterator for handling rings in ring container */
345#define i40e_for_each_ring(pos, head) \
346 for (pos = (head).ring; pos != NULL; pos = pos->next)
347
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700348bool i40evf_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
Greg Rose5321a212013-12-21 06:13:06 +0000349netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
350void i40evf_clean_tx_ring(struct i40e_ring *tx_ring);
351void i40evf_clean_rx_ring(struct i40e_ring *rx_ring);
352int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring);
353int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring);
354void i40evf_free_tx_resources(struct i40e_ring *tx_ring);
355void i40evf_free_rx_resources(struct i40e_ring *rx_ring);
356int i40evf_napi_poll(struct napi_struct *napi, int budget);
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800357void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800358u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800359int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800360bool __i40evf_chk_linearize(struct sk_buff *skb);
Kiran Patil9c6c1252015-11-06 15:26:02 -0800361
362/**
363 * i40e_get_head - Retrieve head from head writeback
364 * @tx_ring: Tx ring to fetch head of
365 *
366 * Returns value of Tx ring head based on value stored
367 * in head write-back location
368 **/
369static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
370{
371 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
372
373 return le32_to_cpu(*(volatile __le32 *)head);
374}
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800375
376/**
377 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
378 * @skb: send buffer
379 * @tx_ring: ring to send buffer on
380 *
381 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
382 * there is not enough descriptors available in this ring since we need at least
383 * one descriptor.
384 **/
385static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
386{
387 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
388 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
389 int count = 0, size = skb_headlen(skb);
390
391 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800392 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800393
394 if (!nr_frags--)
395 break;
396
397 size = skb_frag_size(frag++);
398 }
399
400 return count;
401}
402
403/**
404 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
405 * @tx_ring: the ring to be checked
406 * @size: the size buffer we want to assure is available
407 *
408 * Returns 0 if stop is not needed
409 **/
410static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
411{
412 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
413 return 0;
414 return __i40evf_maybe_stop_tx(tx_ring, size);
415}
Alexander Duyck2d374902016-02-17 11:02:50 -0800416
417/**
418 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
419 * @skb: send buffer
420 * @count: number of buffers used
421 *
422 * Note: Our HW can't scatter-gather more than 8 fragments to build
423 * a packet on the wire and so we need to figure out the cases where we
424 * need to linearize the skb.
425 **/
426static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
427{
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700428 /* Both TSO and single send will work if count is less than 8 */
429 if (likely(count < I40E_MAX_BUFFER_TXD))
Alexander Duyck2d374902016-02-17 11:02:50 -0800430 return false;
431
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700432 if (skb_is_gso(skb))
433 return __i40evf_chk_linearize(skb);
434
435 /* we can support up to 8 data buffers for a single send */
436 return count != I40E_MAX_BUFFER_TXD;
Alexander Duyck2d374902016-02-17 11:02:50 -0800437}
Jesse Brandeburg1f15d662016-04-01 03:56:06 -0700438
439/**
440 * i40e_rx_is_fcoe - returns true if the Rx packet type is FCoE
441 * @ptype: the packet type field from Rx descriptor write-back
442 **/
443static inline bool i40e_rx_is_fcoe(u16 ptype)
444{
445 return (ptype >= I40E_RX_PTYPE_L2_FCOE_PAY3) &&
446 (ptype <= I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER);
447}
Greg Rose5321a212013-12-21 06:13:06 +0000448#endif /* _I40E_TXRX_H_ */