blob: b72906f5b9996ef7c1192b92ae317683070c9bb6 [file] [log] [blame]
Denis Turischevbe9b06b2010-03-02 10:48:55 +01001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * GPIO interface for Intel Poulsbo SCH
Denis Turischevbe9b06b2010-03-02 10:48:55 +01003 *
4 * Copyright (c) 2010 CompuLab Ltd
5 * Author: Denis Turischev <denis@compulab.co.il>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/io.h>
25#include <linux/errno.h>
26#include <linux/acpi.h>
27#include <linux/platform_device.h>
Denis Turischevf04ddfc2011-03-14 12:53:05 +020028#include <linux/pci_ids.h>
Denis Turischevbe9b06b2010-03-02 10:48:55 +010029
30#include <linux/gpio.h>
31
Mika Westerbergc479ff02014-10-21 13:33:56 +020032#define GEN 0x00
33#define GIO 0x04
34#define GLV 0x08
Denis Turischevbe9b06b2010-03-02 10:48:55 +010035
Mika Westerbergc479ff02014-10-21 13:33:56 +020036struct sch_gpio {
37 struct gpio_chip chip;
38 spinlock_t lock;
39 unsigned short iobase;
40 unsigned short core_base;
41 unsigned short resume_base;
42};
Denis Turischevbe9b06b2010-03-02 10:48:55 +010043
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +080044#define to_sch_gpio(gc) container_of(gc, struct sch_gpio, chip)
Denis Turischevbe9b06b2010-03-02 10:48:55 +010045
Mika Westerbergc479ff02014-10-21 13:33:56 +020046static unsigned sch_gpio_offset(struct sch_gpio *sch, unsigned gpio,
47 unsigned reg)
Denis Turischevbe9b06b2010-03-02 10:48:55 +010048{
Mika Westerbergc479ff02014-10-21 13:33:56 +020049 unsigned base = 0;
50
51 if (gpio >= sch->resume_base) {
52 gpio -= sch->resume_base;
53 base += 0x20;
54 }
55
56 return base + reg + gpio / 8;
57}
58
59static unsigned sch_gpio_bit(struct sch_gpio *sch, unsigned gpio)
60{
61 if (gpio >= sch->resume_base)
62 gpio -= sch->resume_base;
63 return gpio % 8;
64}
65
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +080066static int sch_gpio_reg_get(struct gpio_chip *gc, unsigned gpio, unsigned reg)
Mika Westerbergc479ff02014-10-21 13:33:56 +020067{
68 struct sch_gpio *sch = to_sch_gpio(gc);
Denis Turischevbe9b06b2010-03-02 10:48:55 +010069 unsigned short offset, bit;
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +080070 u8 reg_val;
71
72 offset = sch_gpio_offset(sch, gpio, reg);
73 bit = sch_gpio_bit(sch, gpio);
74
75 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
76
77 return reg_val;
78}
79
80static void sch_gpio_reg_set(struct gpio_chip *gc, unsigned gpio, unsigned reg,
81 int val)
82{
83 struct sch_gpio *sch = to_sch_gpio(gc);
84 unsigned short offset, bit;
85 u8 reg_val;
86
87 offset = sch_gpio_offset(sch, gpio, reg);
88 bit = sch_gpio_bit(sch, gpio);
89
90 reg_val = inb(sch->iobase + offset);
91
92 if (val)
93 outb(reg_val | BIT(bit), sch->iobase + offset);
94 else
95 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
96}
97
98static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned gpio_num)
99{
100 struct sch_gpio *sch = to_sch_gpio(gc);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100101
Mika Westerbergc479ff02014-10-21 13:33:56 +0200102 spin_lock(&sch->lock);
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800103 sch_gpio_reg_set(gc, gpio_num, GIO, 1);
Mika Westerbergc479ff02014-10-21 13:33:56 +0200104 spin_unlock(&sch->lock);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100105 return 0;
106}
107
Mika Westerbergc479ff02014-10-21 13:33:56 +0200108static int sch_gpio_get(struct gpio_chip *gc, unsigned gpio_num)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100109{
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800110 return sch_gpio_reg_get(gc, gpio_num, GLV);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100111}
112
Mika Westerbergc479ff02014-10-21 13:33:56 +0200113static void sch_gpio_set(struct gpio_chip *gc, unsigned gpio_num, int val)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100114{
Mika Westerbergc479ff02014-10-21 13:33:56 +0200115 struct sch_gpio *sch = to_sch_gpio(gc);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100116
Mika Westerbergc479ff02014-10-21 13:33:56 +0200117 spin_lock(&sch->lock);
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800118 sch_gpio_reg_set(gc, gpio_num, GLV, val);
Mika Westerbergc479ff02014-10-21 13:33:56 +0200119 spin_unlock(&sch->lock);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100120}
121
Mika Westerbergc479ff02014-10-21 13:33:56 +0200122static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned gpio_num,
123 int val)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100124{
Mika Westerbergc479ff02014-10-21 13:33:56 +0200125 struct sch_gpio *sch = to_sch_gpio(gc);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100126
Mika Westerbergc479ff02014-10-21 13:33:56 +0200127 spin_lock(&sch->lock);
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800128 sch_gpio_reg_set(gc, gpio_num, GIO, 0);
Mika Westerbergc479ff02014-10-21 13:33:56 +0200129 spin_unlock(&sch->lock);
Daniel Krueger1e0d9822014-04-07 14:20:32 +0200130
131 /*
132 * according to the datasheet, writing to the level register has no
133 * effect when GPIO is programmed as input.
134 * Actually the the level register is read-only when configured as input.
135 * Thus presetting the output level before switching to output is _NOT_ possible.
136 * Hence we set the level after configuring the GPIO as output.
137 * But we cannot prevent a short low pulse if direction is set to high
138 * and an external pull-up is connected.
139 */
Mika Westerbergc479ff02014-10-21 13:33:56 +0200140 sch_gpio_set(gc, gpio_num, val);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100141 return 0;
142}
143
Mika Westerbergc479ff02014-10-21 13:33:56 +0200144static struct gpio_chip sch_gpio_chip = {
145 .label = "sch_gpio",
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100146 .owner = THIS_MODULE,
Mika Westerbergc479ff02014-10-21 13:33:56 +0200147 .direction_input = sch_gpio_direction_in,
148 .get = sch_gpio_get,
149 .direction_output = sch_gpio_direction_out,
150 .set = sch_gpio_set,
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100151};
152
Bill Pemberton38363092012-11-19 13:22:34 -0500153static int sch_gpio_probe(struct platform_device *pdev)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100154{
Mika Westerbergc479ff02014-10-21 13:33:56 +0200155 struct sch_gpio *sch;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100156 struct resource *res;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200157
Mika Westerbergc479ff02014-10-21 13:33:56 +0200158 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
159 if (!sch)
160 return -ENOMEM;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100161
162 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
163 if (!res)
164 return -EBUSY;
165
Mika Westerbergc479ff02014-10-21 13:33:56 +0200166 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
167 pdev->name))
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100168 return -EBUSY;
169
Mika Westerbergc479ff02014-10-21 13:33:56 +0200170 spin_lock_init(&sch->lock);
171 sch->iobase = res->start;
172 sch->chip = sch_gpio_chip;
173 sch->chip.label = dev_name(&pdev->dev);
174 sch->chip.dev = &pdev->dev;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100175
Mika Westerbergc479ff02014-10-21 13:33:56 +0200176 switch (pdev->id) {
Laurent Navetbe41cf52013-03-20 13:16:00 +0100177 case PCI_DEVICE_ID_INTEL_SCH_LPC:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200178 sch->core_base = 0;
179 sch->resume_base = 10;
180 sch->chip.ngpio = 14;
181
Laurent Navetbe41cf52013-03-20 13:16:00 +0100182 /*
183 * GPIO[6:0] enabled by default
184 * GPIO7 is configured by the CMC as SLPIOVR
185 * Enable GPIO[9:8] core powered gpios explicitly
186 */
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800187 sch_gpio_reg_set(&sch->chip, 8, GEN, 1);
188 sch_gpio_reg_set(&sch->chip, 9, GEN, 1);
Laurent Navetbe41cf52013-03-20 13:16:00 +0100189 /*
190 * SUS_GPIO[2:0] enabled by default
191 * Enable SUS_GPIO3 resume powered gpio explicitly
192 */
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800193 sch_gpio_reg_set(&sch->chip, 13, GEN, 1);
Laurent Navetbe41cf52013-03-20 13:16:00 +0100194 break;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100195
Laurent Navetbe41cf52013-03-20 13:16:00 +0100196 case PCI_DEVICE_ID_INTEL_ITC_LPC:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200197 sch->core_base = 0;
198 sch->resume_base = 5;
199 sch->chip.ngpio = 14;
Laurent Navetbe41cf52013-03-20 13:16:00 +0100200 break;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200201
Laurent Navetbe41cf52013-03-20 13:16:00 +0100202 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200203 sch->core_base = 0;
204 sch->resume_base = 21;
205 sch->chip.ngpio = 30;
Laurent Navetbe41cf52013-03-20 13:16:00 +0100206 break;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200207
Chang Rebecca Swee Fun92021492014-12-08 17:38:10 +0800208 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
209 sch->core_base = 0;
210 sch->resume_base = 2;
211 sch->chip.ngpio = 8;
212 break;
213
Laurent Navetbe41cf52013-03-20 13:16:00 +0100214 default:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200215 return -ENODEV;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200216 }
217
Mika Westerbergc479ff02014-10-21 13:33:56 +0200218 platform_set_drvdata(pdev, sch);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100219
Mika Westerbergc479ff02014-10-21 13:33:56 +0200220 return gpiochip_add(&sch->chip);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100221}
222
Bill Pemberton206210c2012-11-19 13:25:50 -0500223static int sch_gpio_remove(struct platform_device *pdev)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100224{
Mika Westerbergc479ff02014-10-21 13:33:56 +0200225 struct sch_gpio *sch = platform_get_drvdata(pdev);
Samuel Ortiz8e7aafe2010-03-05 17:14:01 +0100226
Mika Westerbergc479ff02014-10-21 13:33:56 +0200227 gpiochip_remove(&sch->chip);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100228 return 0;
229}
230
231static struct platform_driver sch_gpio_driver = {
232 .driver = {
233 .name = "sch_gpio",
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100234 },
235 .probe = sch_gpio_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500236 .remove = sch_gpio_remove,
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100237};
238
Mark Brown6f614152011-12-08 00:24:00 +0800239module_platform_driver(sch_gpio_driver);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100240
241MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
242MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
243MODULE_LICENSE("GPL");
244MODULE_ALIAS("platform:sch_gpio");