blob: 229b605d104e73c114243f19cfeeedff715d3a0a [file] [log] [blame]
H. Peter Anvin05e4d312008-10-23 00:01:39 -07001#ifndef _ASM_X86_MACH_DEFAULT_MACH_APIC_H
2#define _ASM_X86_MACH_DEFAULT_MACH_APIC_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
Glauber Costadd46e3c2008-03-25 18:10:46 -03004#ifdef CONFIG_X86_LOCAL_APIC
5
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <mach_apicdef.h>
7#include <asm/smp.h>
8
9#define APIC_DFR_VALUE (APIC_DFR_FLAT)
10
Mike Travise7986732008-12-16 17:33:52 -080011static inline const cpumask_t *target_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012{
13#ifdef CONFIG_SMP
Mike Travise7986732008-12-16 17:33:52 -080014 return &cpu_online_map;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#else
Mike Travise7986732008-12-16 17:33:52 -080016 return &cpumask_of_cpu(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#endif
18}
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define NO_BALANCE_IRQ (0)
21#define esr_disable (0)
22
Glauber Costadd46e3c2008-03-25 18:10:46 -030023#ifdef CONFIG_X86_64
24#include <asm/genapic.h>
25#define INT_DELIVERY_MODE (genapic->int_delivery_mode)
26#define INT_DEST_MODE (genapic->int_dest_mode)
27#define TARGET_CPUS (genapic->target_cpus())
28#define apic_id_registered (genapic->apic_id_registered)
29#define init_apic_ldr (genapic->init_apic_ldr)
30#define cpu_mask_to_apicid (genapic->cpu_mask_to_apicid)
Mike Travis95d313c2008-12-16 17:33:54 -080031#define cpu_mask_to_apicid_and (genapic->cpu_mask_to_apicid_and)
Glauber Costadd46e3c2008-03-25 18:10:46 -030032#define phys_pkg_id (genapic->phys_pkg_id)
33#define vector_allocation_domain (genapic->vector_allocation_domain)
Yinghai Luf910a9d2008-07-12 01:01:20 -070034#define read_apic_id() (GET_APIC_ID(apic_read(APIC_ID)))
Suresh Siddhacff73a62008-07-10 11:16:53 -070035#define send_IPI_self (genapic->send_IPI_self)
Yinghai Lu54ac14a2008-11-17 15:19:53 -080036#define wakeup_secondary_cpu (genapic->wakeup_cpu)
Glauber Costadd46e3c2008-03-25 18:10:46 -030037extern void setup_apic_routing(void);
38#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#define INT_DELIVERY_MODE dest_LowestPrio
40#define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
Glauber Costadd46e3c2008-03-25 18:10:46 -030041#define TARGET_CPUS (target_cpus())
Yinghai Lu54ac14a2008-11-17 15:19:53 -080042#define wakeup_secondary_cpu wakeup_secondary_cpu_via_init
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/*
44 * Set up the logical destination ID.
45 *
46 * Intel recommends to set DFR, LDR and TPR before enabling
47 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
48 * document number 292116). So here it goes...
49 */
50static inline void init_apic_ldr(void)
51{
52 unsigned long val;
53
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010054 apic_write(APIC_DFR, APIC_DFR_VALUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
56 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010057 apic_write(APIC_LDR, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070058}
59
Glauber Costadd46e3c2008-03-25 18:10:46 -030060static inline int apic_id_registered(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
Yinghai Lu4c9961d2008-07-11 18:44:16 -070062 return physid_isset(read_apic_id(), phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063}
64
Mike Travise7986732008-12-16 17:33:52 -080065static inline unsigned int cpu_mask_to_apicid(const cpumask_t *cpumask)
Glauber Costadd46e3c2008-03-25 18:10:46 -030066{
Mike Travise7986732008-12-16 17:33:52 -080067 return cpus_addr(*cpumask)[0];
Glauber Costadd46e3c2008-03-25 18:10:46 -030068}
69
Mike Travis95d313c2008-12-16 17:33:54 -080070static inline unsigned int cpu_mask_to_apicid(const cpumask_t *cpumask,
71 const cpumask_t *andmask)
72{
73 unsigned long mask1 = cpus_addr(*cpumask)[0];
74 unsigned long mask2 = cpus_addr(*andmask)[0];
75
76 return (unsigned int)(mask1 & mask2);
77}
78
Glauber Costadd46e3c2008-03-25 18:10:46 -030079static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
80{
81 return cpuid_apic >> index_msb;
82}
83
Ingo Molnar3c43f032007-05-02 19:27:04 +020084static inline void setup_apic_routing(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
Alexey Starikovskiy61048c62008-04-04 23:41:07 +040086#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 printk("Enabling APIC mode: %s. Using %d I/O APICs\n",
88 "Flat", nr_ioapics);
Alexey Starikovskiy61048c62008-04-04 23:41:07 +040089#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070090}
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092static inline int apicid_to_node(int logical_apicid)
93{
Yinghai Luf47f9d52008-06-24 22:13:15 -070094#ifdef CONFIG_SMP
95 return apicid_2_node[hard_smp_processor_id()];
96#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 return 0;
Yinghai Luf47f9d52008-06-24 22:13:15 -070098#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070099}
Yinghai Lu497c9a12008-08-19 20:50:28 -0700100
Mike Travise7986732008-12-16 17:33:52 -0800101static inline void vector_allocation_domain(int cpu, cpumask_t *retmask)
Yinghai Lu497c9a12008-08-19 20:50:28 -0700102{
103 /* Careful. Some cpus do not strictly honor the set of cpus
104 * specified in the interrupt destination when using lowest
105 * priority interrupt delivery mode.
106 *
107 * In particular there was a hyperthreading cpu observed to
108 * deliver interrupts to the wrong hyperthread when only one
109 * hyperthread was specified in the interrupt desitination.
110 */
Mike Travise7986732008-12-16 17:33:52 -0800111 *retmask = (cpumask_t) { { [0] = APIC_ALL_CPUS } };
Yinghai Lu497c9a12008-08-19 20:50:28 -0700112}
Glauber de Oliveira Costaf6bc4022008-03-19 14:25:53 -0300113#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Glauber Costadd46e3c2008-03-25 18:10:46 -0300115static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
116{
117 return physid_isset(apicid, bitmap);
118}
119
120static inline unsigned long check_apicid_present(int bit)
121{
122 return physid_isset(bit, phys_cpu_present_map);
123}
124
125static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_map)
126{
127 return phys_map;
128}
129
130static inline int multi_timer_check(int apic, int irq)
131{
132 return 0;
133}
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135/* Mapping from cpu number to logical apicid */
136static inline int cpu_to_logical_apicid(int cpu)
137{
138 return 1 << cpu;
139}
140
141static inline int cpu_present_to_apicid(int mps_cpu)
142{
Mike Travise7986732008-12-16 17:33:52 -0800143 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
Glauber de Oliveira Costaf6bc4022008-03-19 14:25:53 -0300144 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 else
146 return BAD_APICID;
147}
148
149static inline physid_mask_t apicid_to_cpu_present(int phys_apicid)
150{
151 return physid_mask_of_physid(phys_apicid);
152}
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154static inline void setup_portio_remap(void)
155{
156}
157
158static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
159{
160 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static inline void enable_apic_mode(void)
164{
165}
Glauber Costadd46e3c2008-03-25 18:10:46 -0300166#endif /* CONFIG_X86_LOCAL_APIC */
H. Peter Anvin05e4d312008-10-23 00:01:39 -0700167#endif /* _ASM_X86_MACH_DEFAULT_MACH_APIC_H */