blob: a39ef3207d7148d96351e7ea23cb385bbdd8f05f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * icu.c, Interrupt Control Unit routines for the NEC VR4100 series.
3 *
4 * Copyright (C) 2001-2002 MontaVista Software Inc.
Yoichi Yuasaada8e952009-07-03 00:39:38 +09005 * Author: Yoichi Yuasa <source@mvista.com>
6 * Copyright (C) 2003-2006 Yoichi Yuasa <yuasa@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22/*
23 * Changes:
Yoichi Yuasaada8e952009-07-03 00:39:38 +090024 * MontaVista Software Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * - New creation, NEC VR4122 and VR4131 are supported.
26 * - Added support for NEC VR4111 and VR4121.
27 *
Yoichi Yuasaada8e952009-07-03 00:39:38 +090028 * Yoichi Yuasa <yuasa@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * - Coped with INTASSIGN of NEC VR4133.
30 */
31#include <linux/errno.h>
32#include <linux/init.h>
Yoichi Yuasa979934d2005-09-03 15:56:04 -070033#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/irq.h>
35#include <linux/module.h>
36#include <linux/smp.h>
37#include <linux/types.h>
38
39#include <asm/cpu.h>
40#include <asm/io.h>
Yoichi Yuasa66151bb2006-07-13 17:33:03 +090041#include <asm/vr41xx/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/vr41xx/vr41xx.h>
43
Yoichi Yuasa979934d2005-09-03 15:56:04 -070044static void __iomem *icu1_base;
45static void __iomem *icu2_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47static unsigned char sysint1_assign[16] = {
48 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 };
49static unsigned char sysint2_assign[16] = {
Yoichi Yuasa979934d2005-09-03 15:56:04 -070050 2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Yoichi Yuasa979934d2005-09-03 15:56:04 -070052#define ICU1_TYPE1_BASE 0x0b000080UL
53#define ICU2_TYPE1_BASE 0x0b000200UL
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Yoichi Yuasa979934d2005-09-03 15:56:04 -070055#define ICU1_TYPE2_BASE 0x0f000080UL
56#define ICU2_TYPE2_BASE 0x0f0000a0UL
57
58#define ICU1_SIZE 0x20
59#define ICU2_SIZE 0x1c
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61#define SYSINT1REG 0x00
62#define PIUINTREG 0x02
63#define INTASSIGN0 0x04
64#define INTASSIGN1 0x06
65#define GIUINTLREG 0x08
66#define DSIUINTREG 0x0a
67#define MSYSINT1REG 0x0c
68#define MPIUINTREG 0x0e
69#define MAIUINTREG 0x10
70#define MKIUINTREG 0x12
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +090071#define MMACINTREG 0x12
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define MGIUINTLREG 0x14
73#define MDSIUINTREG 0x16
74#define NMIREG 0x18
75#define SOFTREG 0x1a
76#define INTASSIGN2 0x1c
77#define INTASSIGN3 0x1e
78
79#define SYSINT2REG 0x00
80#define GIUINTHREG 0x02
81#define FIRINTREG 0x04
82#define MSYSINT2REG 0x06
83#define MGIUINTHREG 0x08
84#define MFIRINTREG 0x0a
85#define PCIINTREG 0x0c
86 #define PCIINT0 0x0001
87#define SCUINTREG 0x0e
88 #define SCUINT0 0x0001
89#define CSIINTREG 0x10
90#define MPCIINTREG 0x12
91#define MSCUINTREG 0x14
92#define MCSIINTREG 0x16
93#define BCUINTREG 0x18
94 #define BCUINTR 0x0001
95#define MBCUINTREG 0x1a
96
97#define SYSINT1_IRQ_TO_PIN(x) ((x) - SYSINT1_IRQ_BASE) /* Pin 0-15 */
98#define SYSINT2_IRQ_TO_PIN(x) ((x) - SYSINT2_IRQ_BASE) /* Pin 0-15 */
99
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700100#define INT_TO_IRQ(x) ((x) + 2) /* Int0-4 -> IRQ2-6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700102#define icu1_read(offset) readw(icu1_base + (offset))
103#define icu1_write(offset, value) writew((value), icu1_base + (offset))
104
105#define icu2_read(offset) readw(icu2_base + (offset))
106#define icu2_write(offset, value) writew((value), icu2_base + (offset))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#define INTASSIGN_MAX 4
109#define INTASSIGN_MASK 0x0007
110
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700111static inline uint16_t icu1_set(uint8_t offset, uint16_t set)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700113 uint16_t data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700115 data = icu1_read(offset);
116 data |= set;
117 icu1_write(offset, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700119 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120}
121
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700122static inline uint16_t icu1_clear(uint8_t offset, uint16_t clear)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123{
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700124 uint16_t data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700126 data = icu1_read(offset);
127 data &= ~clear;
128 icu1_write(offset, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700130 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131}
132
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700133static inline uint16_t icu2_set(uint8_t offset, uint16_t set)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700135 uint16_t data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700137 data = icu2_read(offset);
138 data |= set;
139 icu2_write(offset, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700141 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700144static inline uint16_t icu2_clear(uint8_t offset, uint16_t clear)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700146 uint16_t data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700148 data = icu2_read(offset);
149 data &= ~clear;
150 icu2_write(offset, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700152 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155void vr41xx_enable_piuint(uint16_t mask)
156{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000157 struct irq_desc *desc = irq_to_desc(PIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 unsigned long flags;
159
Ralf Baechle10cc3522007-10-11 23:46:15 +0100160 if (current_cpu_type() == CPU_VR4111 ||
161 current_cpu_type() == CPU_VR4121) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100162 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700163 icu1_set(MPIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100164 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 }
166}
167
168EXPORT_SYMBOL(vr41xx_enable_piuint);
169
170void vr41xx_disable_piuint(uint16_t mask)
171{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000172 struct irq_desc *desc = irq_to_desc(PIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 unsigned long flags;
174
Ralf Baechle10cc3522007-10-11 23:46:15 +0100175 if (current_cpu_type() == CPU_VR4111 ||
176 current_cpu_type() == CPU_VR4121) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100177 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700178 icu1_clear(MPIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100179 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 }
181}
182
183EXPORT_SYMBOL(vr41xx_disable_piuint);
184
185void vr41xx_enable_aiuint(uint16_t mask)
186{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000187 struct irq_desc *desc = irq_to_desc(AIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 unsigned long flags;
189
Ralf Baechle10cc3522007-10-11 23:46:15 +0100190 if (current_cpu_type() == CPU_VR4111 ||
191 current_cpu_type() == CPU_VR4121) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100192 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700193 icu1_set(MAIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100194 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 }
196}
197
198EXPORT_SYMBOL(vr41xx_enable_aiuint);
199
200void vr41xx_disable_aiuint(uint16_t mask)
201{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000202 struct irq_desc *desc = irq_to_desc(AIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 unsigned long flags;
204
Ralf Baechle10cc3522007-10-11 23:46:15 +0100205 if (current_cpu_type() == CPU_VR4111 ||
206 current_cpu_type() == CPU_VR4121) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100207 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700208 icu1_clear(MAIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100209 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 }
211}
212
213EXPORT_SYMBOL(vr41xx_disable_aiuint);
214
215void vr41xx_enable_kiuint(uint16_t mask)
216{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000217 struct irq_desc *desc = irq_to_desc(KIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 unsigned long flags;
219
Ralf Baechle10cc3522007-10-11 23:46:15 +0100220 if (current_cpu_type() == CPU_VR4111 ||
221 current_cpu_type() == CPU_VR4121) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100222 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700223 icu1_set(MKIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100224 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
226}
227
228EXPORT_SYMBOL(vr41xx_enable_kiuint);
229
230void vr41xx_disable_kiuint(uint16_t mask)
231{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000232 struct irq_desc *desc = irq_to_desc(KIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 unsigned long flags;
234
Ralf Baechle10cc3522007-10-11 23:46:15 +0100235 if (current_cpu_type() == CPU_VR4111 ||
236 current_cpu_type() == CPU_VR4121) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100237 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700238 icu1_clear(MKIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100239 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 }
241}
242
243EXPORT_SYMBOL(vr41xx_disable_kiuint);
244
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900245void vr41xx_enable_macint(uint16_t mask)
246{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000247 struct irq_desc *desc = irq_to_desc(ETHERNET_IRQ);
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900248 unsigned long flags;
249
Thomas Gleixner239007b2009-11-17 16:46:45 +0100250 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900251 icu1_set(MMACINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100252 raw_spin_unlock_irqrestore(&desc->lock, flags);
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900253}
254
255EXPORT_SYMBOL(vr41xx_enable_macint);
256
257void vr41xx_disable_macint(uint16_t mask)
258{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000259 struct irq_desc *desc = irq_to_desc(ETHERNET_IRQ);
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900260 unsigned long flags;
261
Thomas Gleixner239007b2009-11-17 16:46:45 +0100262 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900263 icu1_clear(MMACINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100264 raw_spin_unlock_irqrestore(&desc->lock, flags);
Yoichi Yuasa9a0ad9e2007-01-11 23:53:18 +0900265}
266
267EXPORT_SYMBOL(vr41xx_disable_macint);
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269void vr41xx_enable_dsiuint(uint16_t mask)
270{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000271 struct irq_desc *desc = irq_to_desc(DSIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 unsigned long flags;
273
Thomas Gleixner239007b2009-11-17 16:46:45 +0100274 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700275 icu1_set(MDSIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100276 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
279EXPORT_SYMBOL(vr41xx_enable_dsiuint);
280
281void vr41xx_disable_dsiuint(uint16_t mask)
282{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000283 struct irq_desc *desc = irq_to_desc(DSIU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 unsigned long flags;
285
Thomas Gleixner239007b2009-11-17 16:46:45 +0100286 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700287 icu1_clear(MDSIUINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100288 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289}
290
291EXPORT_SYMBOL(vr41xx_disable_dsiuint);
292
293void vr41xx_enable_firint(uint16_t mask)
294{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000295 struct irq_desc *desc = irq_to_desc(FIR_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 unsigned long flags;
297
Thomas Gleixner239007b2009-11-17 16:46:45 +0100298 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700299 icu2_set(MFIRINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100300 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301}
302
303EXPORT_SYMBOL(vr41xx_enable_firint);
304
305void vr41xx_disable_firint(uint16_t mask)
306{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000307 struct irq_desc *desc = irq_to_desc(FIR_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 unsigned long flags;
309
Thomas Gleixner239007b2009-11-17 16:46:45 +0100310 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700311 icu2_clear(MFIRINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100312 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313}
314
315EXPORT_SYMBOL(vr41xx_disable_firint);
316
317void vr41xx_enable_pciint(void)
318{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000319 struct irq_desc *desc = irq_to_desc(PCI_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 unsigned long flags;
321
Ralf Baechle10cc3522007-10-11 23:46:15 +0100322 if (current_cpu_type() == CPU_VR4122 ||
323 current_cpu_type() == CPU_VR4131 ||
324 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100325 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700326 icu2_write(MPCIINTREG, PCIINT0);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100327 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
329}
330
331EXPORT_SYMBOL(vr41xx_enable_pciint);
332
333void vr41xx_disable_pciint(void)
334{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000335 struct irq_desc *desc = irq_to_desc(PCI_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 unsigned long flags;
337
Ralf Baechle10cc3522007-10-11 23:46:15 +0100338 if (current_cpu_type() == CPU_VR4122 ||
339 current_cpu_type() == CPU_VR4131 ||
340 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100341 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700342 icu2_write(MPCIINTREG, 0);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100343 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 }
345}
346
347EXPORT_SYMBOL(vr41xx_disable_pciint);
348
349void vr41xx_enable_scuint(void)
350{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000351 struct irq_desc *desc = irq_to_desc(SCU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 unsigned long flags;
353
Ralf Baechle10cc3522007-10-11 23:46:15 +0100354 if (current_cpu_type() == CPU_VR4122 ||
355 current_cpu_type() == CPU_VR4131 ||
356 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100357 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700358 icu2_write(MSCUINTREG, SCUINT0);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100359 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 }
361}
362
363EXPORT_SYMBOL(vr41xx_enable_scuint);
364
365void vr41xx_disable_scuint(void)
366{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000367 struct irq_desc *desc = irq_to_desc(SCU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 unsigned long flags;
369
Ralf Baechle10cc3522007-10-11 23:46:15 +0100370 if (current_cpu_type() == CPU_VR4122 ||
371 current_cpu_type() == CPU_VR4131 ||
372 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100373 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700374 icu2_write(MSCUINTREG, 0);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100375 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
377}
378
379EXPORT_SYMBOL(vr41xx_disable_scuint);
380
381void vr41xx_enable_csiint(uint16_t mask)
382{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000383 struct irq_desc *desc = irq_to_desc(CSI_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 unsigned long flags;
385
Ralf Baechle10cc3522007-10-11 23:46:15 +0100386 if (current_cpu_type() == CPU_VR4122 ||
387 current_cpu_type() == CPU_VR4131 ||
388 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100389 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700390 icu2_set(MCSIINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100391 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
393}
394
395EXPORT_SYMBOL(vr41xx_enable_csiint);
396
397void vr41xx_disable_csiint(uint16_t mask)
398{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000399 struct irq_desc *desc = irq_to_desc(CSI_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 unsigned long flags;
401
Ralf Baechle10cc3522007-10-11 23:46:15 +0100402 if (current_cpu_type() == CPU_VR4122 ||
403 current_cpu_type() == CPU_VR4131 ||
404 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100405 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700406 icu2_clear(MCSIINTREG, mask);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100407 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 }
409}
410
411EXPORT_SYMBOL(vr41xx_disable_csiint);
412
413void vr41xx_enable_bcuint(void)
414{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000415 struct irq_desc *desc = irq_to_desc(BCU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 unsigned long flags;
417
Ralf Baechle10cc3522007-10-11 23:46:15 +0100418 if (current_cpu_type() == CPU_VR4122 ||
419 current_cpu_type() == CPU_VR4131 ||
420 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100421 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700422 icu2_write(MBCUINTREG, BCUINTR);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100423 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 }
425}
426
427EXPORT_SYMBOL(vr41xx_enable_bcuint);
428
429void vr41xx_disable_bcuint(void)
430{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000431 struct irq_desc *desc = irq_to_desc(BCU_IRQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 unsigned long flags;
433
Ralf Baechle10cc3522007-10-11 23:46:15 +0100434 if (current_cpu_type() == CPU_VR4122 ||
435 current_cpu_type() == CPU_VR4131 ||
436 current_cpu_type() == CPU_VR4133) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100437 raw_spin_lock_irqsave(&desc->lock, flags);
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700438 icu2_write(MBCUINTREG, 0);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100439 raw_spin_unlock_irqrestore(&desc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 }
441}
442
443EXPORT_SYMBOL(vr41xx_disable_bcuint);
444
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000445static void disable_sysint1_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000447 icu1_clear(MSYSINT1REG, 1 << SYSINT1_IRQ_TO_PIN(d->irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000450static void enable_sysint1_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000452 icu1_set(MSYSINT1REG, 1 << SYSINT1_IRQ_TO_PIN(d->irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453}
454
Ralf Baechle94dee172006-07-02 14:41:42 +0100455static struct irq_chip sysint1_irq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900456 .name = "SYSINT1",
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000457 .irq_mask = disable_sysint1_irq,
458 .irq_unmask = enable_sysint1_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459};
460
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000461static void disable_sysint2_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000463 icu2_clear(MSYSINT2REG, 1 << SYSINT2_IRQ_TO_PIN(d->irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000466static void enable_sysint2_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000468 icu2_set(MSYSINT2REG, 1 << SYSINT2_IRQ_TO_PIN(d->irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469}
470
Ralf Baechle94dee172006-07-02 14:41:42 +0100471static struct irq_chip sysint2_irq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900472 .name = "SYSINT2",
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000473 .irq_mask = disable_sysint2_irq,
474 .irq_unmask = enable_sysint2_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475};
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477static inline int set_sysint1_assign(unsigned int irq, unsigned char assign)
478{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000479 struct irq_desc *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 uint16_t intassign0, intassign1;
481 unsigned int pin;
482
483 pin = SYSINT1_IRQ_TO_PIN(irq);
484
Thomas Gleixner239007b2009-11-17 16:46:45 +0100485 raw_spin_lock_irq(&desc->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700487 intassign0 = icu1_read(INTASSIGN0);
488 intassign1 = icu1_read(INTASSIGN1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 switch (pin) {
491 case 0:
492 intassign0 &= ~INTASSIGN_MASK;
493 intassign0 |= (uint16_t)assign;
494 break;
495 case 1:
496 intassign0 &= ~(INTASSIGN_MASK << 3);
497 intassign0 |= (uint16_t)assign << 3;
498 break;
499 case 2:
500 intassign0 &= ~(INTASSIGN_MASK << 6);
501 intassign0 |= (uint16_t)assign << 6;
502 break;
503 case 3:
504 intassign0 &= ~(INTASSIGN_MASK << 9);
505 intassign0 |= (uint16_t)assign << 9;
506 break;
507 case 8:
508 intassign0 &= ~(INTASSIGN_MASK << 12);
509 intassign0 |= (uint16_t)assign << 12;
510 break;
511 case 9:
512 intassign1 &= ~INTASSIGN_MASK;
513 intassign1 |= (uint16_t)assign;
514 break;
515 case 11:
516 intassign1 &= ~(INTASSIGN_MASK << 6);
517 intassign1 |= (uint16_t)assign << 6;
518 break;
519 case 12:
520 intassign1 &= ~(INTASSIGN_MASK << 9);
521 intassign1 |= (uint16_t)assign << 9;
522 break;
523 default:
Thomas Gleixner239007b2009-11-17 16:46:45 +0100524 raw_spin_unlock_irq(&desc->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 return -EINVAL;
526 }
527
528 sysint1_assign[pin] = assign;
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700529 icu1_write(INTASSIGN0, intassign0);
530 icu1_write(INTASSIGN1, intassign1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Thomas Gleixner239007b2009-11-17 16:46:45 +0100532 raw_spin_unlock_irq(&desc->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
534 return 0;
535}
536
537static inline int set_sysint2_assign(unsigned int irq, unsigned char assign)
538{
Thomas Gleixnerfbaa4e22011-03-23 21:09:17 +0000539 struct irq_desc *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 uint16_t intassign2, intassign3;
541 unsigned int pin;
542
543 pin = SYSINT2_IRQ_TO_PIN(irq);
544
Thomas Gleixner239007b2009-11-17 16:46:45 +0100545 raw_spin_lock_irq(&desc->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700547 intassign2 = icu1_read(INTASSIGN2);
548 intassign3 = icu1_read(INTASSIGN3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
550 switch (pin) {
551 case 0:
552 intassign2 &= ~INTASSIGN_MASK;
553 intassign2 |= (uint16_t)assign;
554 break;
555 case 1:
556 intassign2 &= ~(INTASSIGN_MASK << 3);
557 intassign2 |= (uint16_t)assign << 3;
558 break;
559 case 3:
560 intassign2 &= ~(INTASSIGN_MASK << 6);
561 intassign2 |= (uint16_t)assign << 6;
562 break;
563 case 4:
564 intassign2 &= ~(INTASSIGN_MASK << 9);
565 intassign2 |= (uint16_t)assign << 9;
566 break;
567 case 5:
568 intassign2 &= ~(INTASSIGN_MASK << 12);
569 intassign2 |= (uint16_t)assign << 12;
570 break;
571 case 6:
572 intassign3 &= ~INTASSIGN_MASK;
573 intassign3 |= (uint16_t)assign;
574 break;
575 case 7:
576 intassign3 &= ~(INTASSIGN_MASK << 3);
577 intassign3 |= (uint16_t)assign << 3;
578 break;
579 case 8:
580 intassign3 &= ~(INTASSIGN_MASK << 6);
581 intassign3 |= (uint16_t)assign << 6;
582 break;
583 case 9:
584 intassign3 &= ~(INTASSIGN_MASK << 9);
585 intassign3 |= (uint16_t)assign << 9;
586 break;
587 case 10:
588 intassign3 &= ~(INTASSIGN_MASK << 12);
589 intassign3 |= (uint16_t)assign << 12;
590 break;
591 default:
Thomas Gleixner239007b2009-11-17 16:46:45 +0100592 raw_spin_unlock_irq(&desc->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 return -EINVAL;
594 }
595
596 sysint2_assign[pin] = assign;
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700597 icu1_write(INTASSIGN2, intassign2);
598 icu1_write(INTASSIGN3, intassign3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Thomas Gleixner239007b2009-11-17 16:46:45 +0100600 raw_spin_unlock_irq(&desc->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602 return 0;
603}
604
605int vr41xx_set_intassign(unsigned int irq, unsigned char intassign)
606{
607 int retval = -EINVAL;
608
Ralf Baechle10cc3522007-10-11 23:46:15 +0100609 if (current_cpu_type() != CPU_VR4133)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 return -EINVAL;
611
612 if (intassign > INTASSIGN_MAX)
613 return -EINVAL;
614
615 if (irq >= SYSINT1_IRQ_BASE && irq <= SYSINT1_IRQ_LAST)
616 retval = set_sysint1_assign(irq, intassign);
617 else if (irq >= SYSINT2_IRQ_BASE && irq <= SYSINT2_IRQ_LAST)
618 retval = set_sysint2_assign(irq, intassign);
619
620 return retval;
621}
622
623EXPORT_SYMBOL(vr41xx_set_intassign);
624
Ralf Baechle937a8012006-10-07 19:44:33 +0100625static int icu_get_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
627 uint16_t pend1, pend2;
628 uint16_t mask1, mask2;
629 int i;
630
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700631 pend1 = icu1_read(SYSINT1REG);
632 mask1 = icu1_read(MSYSINT1REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700634 pend2 = icu2_read(SYSINT2REG);
635 mask2 = icu2_read(MSYSINT2REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637 mask1 &= pend1;
638 mask2 &= pend2;
639
640 if (mask1) {
641 for (i = 0; i < 16; i++) {
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700642 if (irq == INT_TO_IRQ(sysint1_assign[i]) && (mask1 & (1 << i)))
643 return SYSINT1_IRQ(i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 }
645 }
646
647 if (mask2) {
648 for (i = 0; i < 16; i++) {
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700649 if (irq == INT_TO_IRQ(sysint2_assign[i]) && (mask2 & (1 << i)))
650 return SYSINT2_IRQ(i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 }
652 }
653
654 printk(KERN_ERR "spurious ICU interrupt: %04x,%04x\n", pend1, pend2);
655
656 atomic_inc(&irq_err_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700658 return -1;
659}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661static int __init vr41xx_icu_init(void)
662{
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700663 unsigned long icu1_start, icu2_start;
664 int i;
665
Ralf Baechle10cc3522007-10-11 23:46:15 +0100666 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 case CPU_VR4111:
668 case CPU_VR4121:
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700669 icu1_start = ICU1_TYPE1_BASE;
670 icu2_start = ICU2_TYPE1_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 break;
672 case CPU_VR4122:
673 case CPU_VR4131:
674 case CPU_VR4133:
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700675 icu1_start = ICU1_TYPE2_BASE;
676 icu2_start = ICU2_TYPE2_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 break;
678 default:
679 printk(KERN_ERR "ICU: Unexpected CPU of NEC VR4100 series\n");
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700680 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 }
682
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700683 if (request_mem_region(icu1_start, ICU1_SIZE, "ICU") == NULL)
684 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700686 if (request_mem_region(icu2_start, ICU2_SIZE, "ICU") == NULL) {
687 release_mem_region(icu1_start, ICU1_SIZE);
688 return -EBUSY;
689 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700691 icu1_base = ioremap(icu1_start, ICU1_SIZE);
692 if (icu1_base == NULL) {
693 release_mem_region(icu1_start, ICU1_SIZE);
694 release_mem_region(icu2_start, ICU2_SIZE);
695 return -ENOMEM;
696 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700698 icu2_base = ioremap(icu2_start, ICU2_SIZE);
699 if (icu2_base == NULL) {
700 iounmap(icu1_base);
701 release_mem_region(icu1_start, ICU1_SIZE);
702 release_mem_region(icu2_start, ICU2_SIZE);
703 return -ENOMEM;
704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700706 icu1_write(MSYSINT1REG, 0);
707 icu1_write(MGIUINTLREG, 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700709 icu2_write(MSYSINT2REG, 0);
710 icu2_write(MGIUINTHREG, 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712 for (i = SYSINT1_IRQ_BASE; i <= SYSINT1_IRQ_LAST; i++)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200713 irq_set_chip_and_handler(i, &sysint1_irq_type,
Atsushi Nemoto14178362006-11-14 01:13:18 +0900714 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716 for (i = SYSINT2_IRQ_BASE; i <= SYSINT2_IRQ_LAST; i++)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200717 irq_set_chip_and_handler(i, &sysint2_irq_type,
Atsushi Nemoto14178362006-11-14 01:13:18 +0900718 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700720 cascade_irq(INT0_IRQ, icu_get_irq);
721 cascade_irq(INT1_IRQ, icu_get_irq);
722 cascade_irq(INT2_IRQ, icu_get_irq);
723 cascade_irq(INT3_IRQ, icu_get_irq);
724 cascade_irq(INT4_IRQ, icu_get_irq);
725
726 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Yoichi Yuasa979934d2005-09-03 15:56:04 -0700729core_initcall(vr41xx_icu_init);