blob: 1f79ed61f9cd75ca102e87849cd727a66caf85e1 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
6 * Copyright (C) 2013-2014 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000055static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
56 [EDSR] = 0x0000,
57 [EDMR] = 0x0400,
58 [EDTRR] = 0x0408,
59 [EDRRR] = 0x0410,
60 [EESR] = 0x0428,
61 [EESIPR] = 0x0430,
62 [TDLAR] = 0x0010,
63 [TDFAR] = 0x0014,
64 [TDFXR] = 0x0018,
65 [TDFFR] = 0x001c,
66 [RDLAR] = 0x0030,
67 [RDFAR] = 0x0034,
68 [RDFXR] = 0x0038,
69 [RDFFR] = 0x003c,
70 [TRSCER] = 0x0438,
71 [RMFCR] = 0x0440,
72 [TFTR] = 0x0448,
73 [FDR] = 0x0450,
74 [RMCR] = 0x0458,
75 [RPADIR] = 0x0460,
76 [FCFTR] = 0x0468,
77 [CSMR] = 0x04E4,
78
79 [ECMR] = 0x0500,
80 [ECSR] = 0x0510,
81 [ECSIPR] = 0x0518,
82 [PIR] = 0x0520,
83 [PSR] = 0x0528,
84 [PIPR] = 0x052c,
85 [RFLR] = 0x0508,
86 [APR] = 0x0554,
87 [MPR] = 0x0558,
88 [PFTCR] = 0x055c,
89 [PFRCR] = 0x0560,
90 [TPAUSER] = 0x0564,
91 [GECMR] = 0x05b0,
92 [BCULR] = 0x05b4,
93 [MAHR] = 0x05c0,
94 [MALR] = 0x05c8,
95 [TROCR] = 0x0700,
96 [CDCR] = 0x0708,
97 [LCCR] = 0x0710,
98 [CEFCR] = 0x0740,
99 [FRECR] = 0x0748,
100 [TSFRCR] = 0x0750,
101 [TLFRCR] = 0x0758,
102 [RFCR] = 0x0760,
103 [CERCR] = 0x0768,
104 [CEECR] = 0x0770,
105 [MAFCR] = 0x0778,
106 [RMII_MII] = 0x0790,
107
108 [ARSTR] = 0x0000,
109 [TSU_CTRST] = 0x0004,
110 [TSU_FWEN0] = 0x0010,
111 [TSU_FWEN1] = 0x0014,
112 [TSU_FCM] = 0x0018,
113 [TSU_BSYSL0] = 0x0020,
114 [TSU_BSYSL1] = 0x0024,
115 [TSU_PRISL0] = 0x0028,
116 [TSU_PRISL1] = 0x002c,
117 [TSU_FWSL0] = 0x0030,
118 [TSU_FWSL1] = 0x0034,
119 [TSU_FWSLC] = 0x0038,
120 [TSU_QTAG0] = 0x0040,
121 [TSU_QTAG1] = 0x0044,
122 [TSU_FWSR] = 0x0050,
123 [TSU_FWINMK] = 0x0054,
124 [TSU_ADQT0] = 0x0048,
125 [TSU_ADQT1] = 0x004c,
126 [TSU_VTAG0] = 0x0058,
127 [TSU_VTAG1] = 0x005c,
128 [TSU_ADSBSY] = 0x0060,
129 [TSU_TEN] = 0x0064,
130 [TSU_POST1] = 0x0070,
131 [TSU_POST2] = 0x0074,
132 [TSU_POST3] = 0x0078,
133 [TSU_POST4] = 0x007c,
134 [TSU_ADRH0] = 0x0100,
135 [TSU_ADRL0] = 0x0104,
136 [TSU_ADRH31] = 0x01f8,
137 [TSU_ADRL31] = 0x01fc,
138
139 [TXNLCR0] = 0x0080,
140 [TXALCR0] = 0x0084,
141 [RXNLCR0] = 0x0088,
142 [RXALCR0] = 0x008c,
143 [FWNLCR0] = 0x0090,
144 [FWALCR0] = 0x0094,
145 [TXNLCR1] = 0x00a0,
146 [TXALCR1] = 0x00a0,
147 [RXNLCR1] = 0x00a8,
148 [RXALCR1] = 0x00ac,
149 [FWNLCR1] = 0x00b0,
150 [FWALCR1] = 0x00b4,
151};
152
Simon Hormandb893472014-01-17 09:22:28 +0900153static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
154 [EDSR] = 0x0000,
155 [EDMR] = 0x0400,
156 [EDTRR] = 0x0408,
157 [EDRRR] = 0x0410,
158 [EESR] = 0x0428,
159 [EESIPR] = 0x0430,
160 [TDLAR] = 0x0010,
161 [TDFAR] = 0x0014,
162 [TDFXR] = 0x0018,
163 [TDFFR] = 0x001c,
164 [RDLAR] = 0x0030,
165 [RDFAR] = 0x0034,
166 [RDFXR] = 0x0038,
167 [RDFFR] = 0x003c,
168 [TRSCER] = 0x0438,
169 [RMFCR] = 0x0440,
170 [TFTR] = 0x0448,
171 [FDR] = 0x0450,
172 [RMCR] = 0x0458,
173 [RPADIR] = 0x0460,
174 [FCFTR] = 0x0468,
175 [CSMR] = 0x04E4,
176
177 [ECMR] = 0x0500,
178 [RFLR] = 0x0508,
179 [ECSR] = 0x0510,
180 [ECSIPR] = 0x0518,
181 [PIR] = 0x0520,
182 [APR] = 0x0554,
183 [MPR] = 0x0558,
184 [PFTCR] = 0x055c,
185 [PFRCR] = 0x0560,
186 [TPAUSER] = 0x0564,
187 [MAHR] = 0x05c0,
188 [MALR] = 0x05c8,
189 [CEFCR] = 0x0740,
190 [FRECR] = 0x0748,
191 [TSFRCR] = 0x0750,
192 [TLFRCR] = 0x0758,
193 [RFCR] = 0x0760,
194 [MAFCR] = 0x0778,
195
196 [ARSTR] = 0x0000,
197 [TSU_CTRST] = 0x0004,
198 [TSU_VTAG0] = 0x0058,
199 [TSU_ADSBSY] = 0x0060,
200 [TSU_TEN] = 0x0064,
201 [TSU_ADRH0] = 0x0100,
202 [TSU_ADRL0] = 0x0104,
203 [TSU_ADRH31] = 0x01f8,
204 [TSU_ADRL31] = 0x01fc,
205
206 [TXNLCR0] = 0x0080,
207 [TXALCR0] = 0x0084,
208 [RXNLCR0] = 0x0088,
209 [RXALCR0] = 0x008C,
210};
211
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000212static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
213 [ECMR] = 0x0300,
214 [RFLR] = 0x0308,
215 [ECSR] = 0x0310,
216 [ECSIPR] = 0x0318,
217 [PIR] = 0x0320,
218 [PSR] = 0x0328,
219 [RDMLR] = 0x0340,
220 [IPGR] = 0x0350,
221 [APR] = 0x0354,
222 [MPR] = 0x0358,
223 [RFCF] = 0x0360,
224 [TPAUSER] = 0x0364,
225 [TPAUSECR] = 0x0368,
226 [MAHR] = 0x03c0,
227 [MALR] = 0x03c8,
228 [TROCR] = 0x03d0,
229 [CDCR] = 0x03d4,
230 [LCCR] = 0x03d8,
231 [CNDCR] = 0x03dc,
232 [CEFCR] = 0x03e4,
233 [FRECR] = 0x03e8,
234 [TSFRCR] = 0x03ec,
235 [TLFRCR] = 0x03f0,
236 [RFCR] = 0x03f4,
237 [MAFCR] = 0x03f8,
238
239 [EDMR] = 0x0200,
240 [EDTRR] = 0x0208,
241 [EDRRR] = 0x0210,
242 [TDLAR] = 0x0218,
243 [RDLAR] = 0x0220,
244 [EESR] = 0x0228,
245 [EESIPR] = 0x0230,
246 [TRSCER] = 0x0238,
247 [RMFCR] = 0x0240,
248 [TFTR] = 0x0248,
249 [FDR] = 0x0250,
250 [RMCR] = 0x0258,
251 [TFUCR] = 0x0264,
252 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900253 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000254 [FCFTR] = 0x0270,
255 [TRIMD] = 0x027c,
256};
257
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000258static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
259 [ECMR] = 0x0100,
260 [RFLR] = 0x0108,
261 [ECSR] = 0x0110,
262 [ECSIPR] = 0x0118,
263 [PIR] = 0x0120,
264 [PSR] = 0x0128,
265 [RDMLR] = 0x0140,
266 [IPGR] = 0x0150,
267 [APR] = 0x0154,
268 [MPR] = 0x0158,
269 [TPAUSER] = 0x0164,
270 [RFCF] = 0x0160,
271 [TPAUSECR] = 0x0168,
272 [BCFRR] = 0x016c,
273 [MAHR] = 0x01c0,
274 [MALR] = 0x01c8,
275 [TROCR] = 0x01d0,
276 [CDCR] = 0x01d4,
277 [LCCR] = 0x01d8,
278 [CNDCR] = 0x01dc,
279 [CEFCR] = 0x01e4,
280 [FRECR] = 0x01e8,
281 [TSFRCR] = 0x01ec,
282 [TLFRCR] = 0x01f0,
283 [RFCR] = 0x01f4,
284 [MAFCR] = 0x01f8,
285 [RTRATE] = 0x01fc,
286
287 [EDMR] = 0x0000,
288 [EDTRR] = 0x0008,
289 [EDRRR] = 0x0010,
290 [TDLAR] = 0x0018,
291 [RDLAR] = 0x0020,
292 [EESR] = 0x0028,
293 [EESIPR] = 0x0030,
294 [TRSCER] = 0x0038,
295 [RMFCR] = 0x0040,
296 [TFTR] = 0x0048,
297 [FDR] = 0x0050,
298 [RMCR] = 0x0058,
299 [TFUCR] = 0x0064,
300 [RFOCR] = 0x0068,
301 [FCFTR] = 0x0070,
302 [RPADIR] = 0x0078,
303 [TRIMD] = 0x007c,
304 [RBWAR] = 0x00c8,
305 [RDFAR] = 0x00cc,
306 [TBRAR] = 0x00d4,
307 [TDFAR] = 0x00d8,
308};
309
310static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400311 [EDMR] = 0x0000,
312 [EDTRR] = 0x0004,
313 [EDRRR] = 0x0008,
314 [TDLAR] = 0x000c,
315 [RDLAR] = 0x0010,
316 [EESR] = 0x0014,
317 [EESIPR] = 0x0018,
318 [TRSCER] = 0x001c,
319 [RMFCR] = 0x0020,
320 [TFTR] = 0x0024,
321 [FDR] = 0x0028,
322 [RMCR] = 0x002c,
323 [EDOCR] = 0x0030,
324 [FCFTR] = 0x0034,
325 [RPADIR] = 0x0038,
326 [TRIMD] = 0x003c,
327 [RBWAR] = 0x0040,
328 [RDFAR] = 0x0044,
329 [TBRAR] = 0x004c,
330 [TDFAR] = 0x0050,
331
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000332 [ECMR] = 0x0160,
333 [ECSR] = 0x0164,
334 [ECSIPR] = 0x0168,
335 [PIR] = 0x016c,
336 [MAHR] = 0x0170,
337 [MALR] = 0x0174,
338 [RFLR] = 0x0178,
339 [PSR] = 0x017c,
340 [TROCR] = 0x0180,
341 [CDCR] = 0x0184,
342 [LCCR] = 0x0188,
343 [CNDCR] = 0x018c,
344 [CEFCR] = 0x0194,
345 [FRECR] = 0x0198,
346 [TSFRCR] = 0x019c,
347 [TLFRCR] = 0x01a0,
348 [RFCR] = 0x01a4,
349 [MAFCR] = 0x01a8,
350 [IPGR] = 0x01b4,
351 [APR] = 0x01b8,
352 [MPR] = 0x01bc,
353 [TPAUSER] = 0x01c4,
354 [BCFR] = 0x01cc,
355
356 [ARSTR] = 0x0000,
357 [TSU_CTRST] = 0x0004,
358 [TSU_FWEN0] = 0x0010,
359 [TSU_FWEN1] = 0x0014,
360 [TSU_FCM] = 0x0018,
361 [TSU_BSYSL0] = 0x0020,
362 [TSU_BSYSL1] = 0x0024,
363 [TSU_PRISL0] = 0x0028,
364 [TSU_PRISL1] = 0x002c,
365 [TSU_FWSL0] = 0x0030,
366 [TSU_FWSL1] = 0x0034,
367 [TSU_FWSLC] = 0x0038,
368 [TSU_QTAGM0] = 0x0040,
369 [TSU_QTAGM1] = 0x0044,
370 [TSU_ADQT0] = 0x0048,
371 [TSU_ADQT1] = 0x004c,
372 [TSU_FWSR] = 0x0050,
373 [TSU_FWINMK] = 0x0054,
374 [TSU_ADSBSY] = 0x0060,
375 [TSU_TEN] = 0x0064,
376 [TSU_POST1] = 0x0070,
377 [TSU_POST2] = 0x0074,
378 [TSU_POST3] = 0x0078,
379 [TSU_POST4] = 0x007c,
380
381 [TXNLCR0] = 0x0080,
382 [TXALCR0] = 0x0084,
383 [RXNLCR0] = 0x0088,
384 [RXALCR0] = 0x008c,
385 [FWNLCR0] = 0x0090,
386 [FWALCR0] = 0x0094,
387 [TXNLCR1] = 0x00a0,
388 [TXALCR1] = 0x00a0,
389 [RXNLCR1] = 0x00a8,
390 [RXALCR1] = 0x00ac,
391 [FWNLCR1] = 0x00b0,
392 [FWALCR1] = 0x00b4,
393
394 [TSU_ADRH0] = 0x0100,
395 [TSU_ADRL0] = 0x0104,
396 [TSU_ADRL31] = 0x01fc,
397};
398
Simon Horman504c8ca2014-01-17 09:22:27 +0900399static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000400{
Simon Horman504c8ca2014-01-17 09:22:27 +0900401 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000402}
403
Simon Hormandb893472014-01-17 09:22:28 +0900404static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
405{
406 return mdp->reg_offset == sh_eth_offset_fast_rz;
407}
408
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400409static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000410{
411 u32 value = 0x0;
412 struct sh_eth_private *mdp = netdev_priv(ndev);
413
414 switch (mdp->phy_interface) {
415 case PHY_INTERFACE_MODE_GMII:
416 value = 0x2;
417 break;
418 case PHY_INTERFACE_MODE_MII:
419 value = 0x1;
420 break;
421 case PHY_INTERFACE_MODE_RMII:
422 value = 0x0;
423 break;
424 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300425 netdev_warn(ndev,
426 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000427 value = 0x1;
428 break;
429 }
430
431 sh_eth_write(ndev, value, RMII_MII);
432}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000433
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400434static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000435{
436 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000437
438 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000439 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000440 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000441 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000442}
443
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000444/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000445static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000446{
447 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000448
449 switch (mdp->speed) {
450 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000451 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000452 break;
453 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000454 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
455 break;
456 default:
457 break;
458 }
459}
460
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000461/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000462static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000463 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000464 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000465
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400466 .register_type = SH_ETH_REG_FAST_RCAR,
467
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000468 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
469 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
470 .eesipr_value = 0x01ff009f,
471
472 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400473 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
474 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
475 EESR_ECI,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000476
477 .apr = 1,
478 .mpr = 1,
479 .tpauser = 1,
480 .hw_swap = 1,
481};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000482
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300483/* R8A7790/1 */
484static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900485 .set_duplex = sh_eth_set_duplex,
486 .set_rate = sh_eth_set_rate_r8a777x,
487
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400488 .register_type = SH_ETH_REG_FAST_RCAR,
489
Simon Hormane18dbf72013-07-23 10:18:05 +0900490 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
491 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
492 .eesipr_value = 0x01ff009f,
493
494 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900495 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
496 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
497 EESR_ECI,
Simon Hormane18dbf72013-07-23 10:18:05 +0900498
499 .apr = 1,
500 .mpr = 1,
501 .tpauser = 1,
502 .hw_swap = 1,
503 .rmiimode = 1,
Kouei Abefd9af072013-08-30 12:41:08 +0900504 .shift_rd0 = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900505};
506
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000507static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000508{
509 struct sh_eth_private *mdp = netdev_priv(ndev);
510
511 switch (mdp->speed) {
512 case 10: /* 10BASE */
513 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
514 break;
515 case 100:/* 100BASE */
516 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000517 break;
518 default:
519 break;
520 }
521}
522
523/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000524static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000525 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000526 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000527
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400528 .register_type = SH_ETH_REG_FAST_SH4,
529
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000530 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
531 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400532 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000533
534 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400535 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
536 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
537 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000538
539 .apr = 1,
540 .mpr = 1,
541 .tpauser = 1,
542 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800543 .rpadir = 1,
544 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000545};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000546
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000547static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000548{
549 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000550
551 switch (mdp->speed) {
552 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000553 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000554 break;
555 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000556 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000557 break;
558 default:
559 break;
560 }
561}
562
563/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000564static struct sh_eth_cpu_data sh7757_data = {
565 .set_duplex = sh_eth_set_duplex,
566 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000567
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400568 .register_type = SH_ETH_REG_FAST_SH4,
569
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000570 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000571
572 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400573 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
574 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
575 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000576
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000577 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000578 .apr = 1,
579 .mpr = 1,
580 .tpauser = 1,
581 .hw_swap = 1,
582 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000583 .rpadir = 1,
584 .rpadir_value = 2 << 16,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000585};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000586
David S. Millere403d292013-06-07 23:40:41 -0700587#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000588#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
589#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
590static void sh_eth_chip_reset_giga(struct net_device *ndev)
591{
592 int i;
593 unsigned long mahr[2], malr[2];
594
595 /* save MAHR and MALR */
596 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000597 malr[i] = ioread32((void *)GIGA_MALR(i));
598 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000599 }
600
601 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000602 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000603 mdelay(1);
604
605 /* restore MAHR and MALR */
606 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000607 iowrite32(malr[i], (void *)GIGA_MALR(i));
608 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000609 }
610}
611
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000612static void sh_eth_set_rate_giga(struct net_device *ndev)
613{
614 struct sh_eth_private *mdp = netdev_priv(ndev);
615
616 switch (mdp->speed) {
617 case 10: /* 10BASE */
618 sh_eth_write(ndev, 0x00000000, GECMR);
619 break;
620 case 100:/* 100BASE */
621 sh_eth_write(ndev, 0x00000010, GECMR);
622 break;
623 case 1000: /* 1000BASE */
624 sh_eth_write(ndev, 0x00000020, GECMR);
625 break;
626 default:
627 break;
628 }
629}
630
631/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000632static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000633 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000634 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000635 .set_rate = sh_eth_set_rate_giga,
636
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400637 .register_type = SH_ETH_REG_GIGABIT,
638
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000639 .ecsr_value = ECSR_ICD | ECSR_MPD,
640 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
641 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
642
643 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400644 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
645 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
646 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000647 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000648
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000649 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000650 .apr = 1,
651 .mpr = 1,
652 .tpauser = 1,
653 .bculr = 1,
654 .hw_swap = 1,
655 .rpadir = 1,
656 .rpadir_value = 2 << 16,
657 .no_trimd = 1,
658 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000659 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000660};
661
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000662static void sh_eth_chip_reset(struct net_device *ndev)
663{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000664 struct sh_eth_private *mdp = netdev_priv(ndev);
665
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000666 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000667 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000668 mdelay(1);
669}
670
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000671static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000672{
673 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000674
675 switch (mdp->speed) {
676 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000677 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000678 break;
679 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000680 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000681 break;
682 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000683 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000684 break;
685 default:
686 break;
687 }
688}
689
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000690/* SH7734 */
691static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000692 .chip_reset = sh_eth_chip_reset,
693 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000694 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000695
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400696 .register_type = SH_ETH_REG_GIGABIT,
697
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000698 .ecsr_value = ECSR_ICD | ECSR_MPD,
699 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
700 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
701
702 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400703 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
704 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
705 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000706
707 .apr = 1,
708 .mpr = 1,
709 .tpauser = 1,
710 .bculr = 1,
711 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000712 .no_trimd = 1,
713 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000714 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000715 .hw_crc = 1,
716 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000717};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000718
719/* SH7763 */
720static struct sh_eth_cpu_data sh7763_data = {
721 .chip_reset = sh_eth_chip_reset,
722 .set_duplex = sh_eth_set_duplex,
723 .set_rate = sh_eth_set_rate_gether,
724
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400725 .register_type = SH_ETH_REG_GIGABIT,
726
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000727 .ecsr_value = ECSR_ICD | ECSR_MPD,
728 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
729 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
730
731 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300732 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
733 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000734 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000735
736 .apr = 1,
737 .mpr = 1,
738 .tpauser = 1,
739 .bculr = 1,
740 .hw_swap = 1,
741 .no_trimd = 1,
742 .no_ade = 1,
743 .tsu = 1,
744 .irq_flags = IRQF_SHARED,
745};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000746
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000747static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000748{
749 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000750
751 /* reset device */
752 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
753 mdelay(1);
754
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000755 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000756}
757
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000758/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000759static struct sh_eth_cpu_data r8a7740_data = {
760 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000761 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000762 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000763
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400764 .register_type = SH_ETH_REG_GIGABIT,
765
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000766 .ecsr_value = ECSR_ICD | ECSR_MPD,
767 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
768 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
769
770 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400771 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
772 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
773 EESR_TDE | EESR_ECI,
Simon Hormancc235282013-10-10 14:51:16 +0900774 .fdr_value = 0x0000070f,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000775
776 .apr = 1,
777 .mpr = 1,
778 .tpauser = 1,
779 .bculr = 1,
780 .hw_swap = 1,
Simon Hormancc235282013-10-10 14:51:16 +0900781 .rpadir = 1,
782 .rpadir_value = 2 << 16,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000783 .no_trimd = 1,
784 .no_ade = 1,
785 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000786 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400787 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000788};
789
Simon Hormandb893472014-01-17 09:22:28 +0900790/* R7S72100 */
791static struct sh_eth_cpu_data r7s72100_data = {
792 .chip_reset = sh_eth_chip_reset,
793 .set_duplex = sh_eth_set_duplex,
794
795 .register_type = SH_ETH_REG_FAST_RZ,
796
797 .ecsr_value = ECSR_ICD,
798 .ecsipr_value = ECSIPR_ICDIP,
799 .eesipr_value = 0xff7f009f,
800
801 .tx_check = EESR_TC1 | EESR_FTC,
802 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
803 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
804 EESR_TDE | EESR_ECI,
805 .fdr_value = 0x0000070f,
Simon Hormandb893472014-01-17 09:22:28 +0900806
807 .no_psr = 1,
808 .apr = 1,
809 .mpr = 1,
810 .tpauser = 1,
811 .hw_swap = 1,
812 .rpadir = 1,
813 .rpadir_value = 2 << 16,
814 .no_trimd = 1,
815 .no_ade = 1,
816 .hw_crc = 1,
817 .tsu = 1,
818 .shift_rd0 = 1,
819};
820
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000821static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400822 .register_type = SH_ETH_REG_FAST_SH3_SH2,
823
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000824 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
825
826 .apr = 1,
827 .mpr = 1,
828 .tpauser = 1,
829 .hw_swap = 1,
830};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000831
832static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400833 .register_type = SH_ETH_REG_FAST_SH3_SH2,
834
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000835 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000836 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000837};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000838
839static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
840{
841 if (!cd->ecsr_value)
842 cd->ecsr_value = DEFAULT_ECSR_INIT;
843
844 if (!cd->ecsipr_value)
845 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
846
847 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300848 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000849 DEFAULT_FIFO_F_D_RFD;
850
851 if (!cd->fdr_value)
852 cd->fdr_value = DEFAULT_FDR_INIT;
853
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000854 if (!cd->tx_check)
855 cd->tx_check = DEFAULT_TX_CHECK;
856
857 if (!cd->eesr_err_check)
858 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000859}
860
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000861static int sh_eth_check_reset(struct net_device *ndev)
862{
863 int ret = 0;
864 int cnt = 100;
865
866 while (cnt > 0) {
867 if (!(sh_eth_read(ndev, EDMR) & 0x3))
868 break;
869 mdelay(1);
870 cnt--;
871 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400872 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300873 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000874 ret = -ETIMEDOUT;
875 }
876 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000877}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000878
879static int sh_eth_reset(struct net_device *ndev)
880{
881 struct sh_eth_private *mdp = netdev_priv(ndev);
882 int ret = 0;
883
Simon Hormandb893472014-01-17 09:22:28 +0900884 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000885 sh_eth_write(ndev, EDSR_ENALL, EDSR);
886 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
887 EDMR);
888
889 ret = sh_eth_check_reset(ndev);
890 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100891 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000892
893 /* Table Init */
894 sh_eth_write(ndev, 0x0, TDLAR);
895 sh_eth_write(ndev, 0x0, TDFAR);
896 sh_eth_write(ndev, 0x0, TDFXR);
897 sh_eth_write(ndev, 0x0, TDFFR);
898 sh_eth_write(ndev, 0x0, RDLAR);
899 sh_eth_write(ndev, 0x0, RDFAR);
900 sh_eth_write(ndev, 0x0, RDFXR);
901 sh_eth_write(ndev, 0x0, RDFFR);
902
903 /* Reset HW CRC register */
904 if (mdp->cd->hw_crc)
905 sh_eth_write(ndev, 0x0, CSMR);
906
907 /* Select MII mode */
908 if (mdp->cd->select_mii)
909 sh_eth_select_mii(ndev);
910 } else {
911 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
912 EDMR);
913 mdelay(3);
914 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
915 EDMR);
916 }
917
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000918 return ret;
919}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000920
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000921#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000922static void sh_eth_set_receive_align(struct sk_buff *skb)
923{
924 int reserve;
925
926 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
927 if (reserve)
928 skb_reserve(skb, reserve);
929}
930#else
931static void sh_eth_set_receive_align(struct sk_buff *skb)
932{
933 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
934}
935#endif
936
937
Yoshinori Sato71557a32008-08-06 19:49:00 -0400938/* CPU <-> EDMAC endian convert */
939static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
940{
941 switch (mdp->edmac_endian) {
942 case EDMAC_LITTLE_ENDIAN:
943 return cpu_to_le32(x);
944 case EDMAC_BIG_ENDIAN:
945 return cpu_to_be32(x);
946 }
947 return x;
948}
949
950static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
951{
952 switch (mdp->edmac_endian) {
953 case EDMAC_LITTLE_ENDIAN:
954 return le32_to_cpu(x);
955 case EDMAC_BIG_ENDIAN:
956 return be32_to_cpu(x);
957 }
958 return x;
959}
960
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300961/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700962static void update_mac_address(struct net_device *ndev)
963{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000964 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300965 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
966 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000967 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300968 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700969}
970
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300971/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700972 *
973 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
974 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
975 * When you want use this device, you must set MAC address in bootloader.
976 *
977 */
Magnus Damm748031f2009-10-09 00:17:14 +0000978static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700979{
Magnus Damm748031f2009-10-09 00:17:14 +0000980 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700981 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000982 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000983 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
984 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
985 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
986 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
987 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
988 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000989 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700990}
991
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000992static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
993{
Simon Hormandb893472014-01-17 09:22:28 +0900994 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000995 return EDTRR_TRNS_GETHER;
996 else
997 return EDTRR_TRNS_ETHER;
998}
999
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001000struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001001 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001002 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001003 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001004 u32 mmd_msk;/* MMD */
1005 u32 mdo_msk;
1006 u32 mdi_msk;
1007 u32 mdc_msk;
1008};
1009
1010/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001011static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001012{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001013 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001014}
1015
1016/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001017static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001018{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001019 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001020}
1021
1022/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001023static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001024{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001025 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001026}
1027
1028/* Data I/O pin control */
1029static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1030{
1031 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001032
1033 if (bitbang->set_gate)
1034 bitbang->set_gate(bitbang->addr);
1035
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001036 if (bit)
1037 bb_set(bitbang->addr, bitbang->mmd_msk);
1038 else
1039 bb_clr(bitbang->addr, bitbang->mmd_msk);
1040}
1041
1042/* Set bit data*/
1043static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1044{
1045 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1046
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001047 if (bitbang->set_gate)
1048 bitbang->set_gate(bitbang->addr);
1049
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001050 if (bit)
1051 bb_set(bitbang->addr, bitbang->mdo_msk);
1052 else
1053 bb_clr(bitbang->addr, bitbang->mdo_msk);
1054}
1055
1056/* Get bit data*/
1057static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1058{
1059 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001060
1061 if (bitbang->set_gate)
1062 bitbang->set_gate(bitbang->addr);
1063
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001064 return bb_read(bitbang->addr, bitbang->mdi_msk);
1065}
1066
1067/* MDC pin control */
1068static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1069{
1070 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1071
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001072 if (bitbang->set_gate)
1073 bitbang->set_gate(bitbang->addr);
1074
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001075 if (bit)
1076 bb_set(bitbang->addr, bitbang->mdc_msk);
1077 else
1078 bb_clr(bitbang->addr, bitbang->mdc_msk);
1079}
1080
1081/* mdio bus control struct */
1082static struct mdiobb_ops bb_ops = {
1083 .owner = THIS_MODULE,
1084 .set_mdc = sh_mdc_ctrl,
1085 .set_mdio_dir = sh_mmd_ctrl,
1086 .set_mdio_data = sh_set_mdio,
1087 .get_mdio_data = sh_get_mdio,
1088};
1089
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001090/* free skb and descriptor buffer */
1091static void sh_eth_ring_free(struct net_device *ndev)
1092{
1093 struct sh_eth_private *mdp = netdev_priv(ndev);
1094 int i;
1095
1096 /* Free Rx skb ringbuffer */
1097 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001098 for (i = 0; i < mdp->num_rx_ring; i++)
1099 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001100 }
1101 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001102 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001103
1104 /* Free Tx skb ringbuffer */
1105 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001106 for (i = 0; i < mdp->num_tx_ring; i++)
1107 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001108 }
1109 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001110 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001111}
1112
1113/* format skb and descriptor buffer */
1114static void sh_eth_ring_format(struct net_device *ndev)
1115{
1116 struct sh_eth_private *mdp = netdev_priv(ndev);
1117 int i;
1118 struct sk_buff *skb;
1119 struct sh_eth_rxdesc *rxdesc = NULL;
1120 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001121 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1122 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001123
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001124 mdp->cur_rx = 0;
1125 mdp->cur_tx = 0;
1126 mdp->dirty_rx = 0;
1127 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001128
1129 memset(mdp->rx_ring, 0, rx_ringsize);
1130
1131 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001132 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001133 /* skb */
1134 mdp->rx_skbuff[i] = NULL;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001135 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001136 mdp->rx_skbuff[i] = skb;
1137 if (skb == NULL)
1138 break;
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001139 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001140 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001141 sh_eth_set_receive_align(skb);
1142
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001143 /* RX descriptor */
1144 rxdesc = &mdp->rx_ring[i];
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001145 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Yoshinori Sato71557a32008-08-06 19:49:00 -04001146 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001147
1148 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001149 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001150 /* Rx descriptor address set */
1151 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001152 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001153 if (sh_eth_is_gether(mdp) ||
1154 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001155 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001156 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001157 }
1158
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001159 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001160
1161 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001162 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001163
1164 memset(mdp->tx_ring, 0, tx_ringsize);
1165
1166 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001167 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001168 mdp->tx_skbuff[i] = NULL;
1169 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001170 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001171 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001172 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001173 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001174 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001175 if (sh_eth_is_gether(mdp) ||
1176 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001177 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001178 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001179 }
1180
Yoshinori Sato71557a32008-08-06 19:49:00 -04001181 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001182}
1183
1184/* Get skb and descriptor buffer */
1185static int sh_eth_ring_init(struct net_device *ndev)
1186{
1187 struct sh_eth_private *mdp = netdev_priv(ndev);
1188 int rx_ringsize, tx_ringsize, ret = 0;
1189
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001190 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001191 * card needs room to do 8 byte alignment, +2 so we can reserve
1192 * the first 2 bytes, and +16 gets room for the status word from the
1193 * card.
1194 */
1195 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1196 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001197 if (mdp->cd->rpadir)
1198 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001199
1200 /* Allocate RX and TX skb rings */
Joe Perchesb2adaca2013-02-03 17:43:58 +00001201 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1202 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001203 if (!mdp->rx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001204 ret = -ENOMEM;
1205 return ret;
1206 }
1207
Joe Perchesb2adaca2013-02-03 17:43:58 +00001208 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1209 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001210 if (!mdp->tx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001211 ret = -ENOMEM;
1212 goto skb_ring_free;
1213 }
1214
1215 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001216 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001218 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001219 if (!mdp->rx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001220 ret = -ENOMEM;
1221 goto desc_ring_free;
1222 }
1223
1224 mdp->dirty_rx = 0;
1225
1226 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001227 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001228 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001229 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001230 if (!mdp->tx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231 ret = -ENOMEM;
1232 goto desc_ring_free;
1233 }
1234 return ret;
1235
1236desc_ring_free:
1237 /* free DMA buffer */
1238 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1239
1240skb_ring_free:
1241 /* Free Rx and Tx skb ring buffer */
1242 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001243 mdp->tx_ring = NULL;
1244 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
1246 return ret;
1247}
1248
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001249static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1250{
1251 int ringsize;
1252
1253 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001254 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001255 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1256 mdp->rx_desc_dma);
1257 mdp->rx_ring = NULL;
1258 }
1259
1260 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001261 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001262 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1263 mdp->tx_desc_dma);
1264 mdp->tx_ring = NULL;
1265 }
1266}
1267
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001268static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001269{
1270 int ret = 0;
1271 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001272 u32 val;
1273
1274 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001275 ret = sh_eth_reset(ndev);
1276 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001277 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
Simon Horman55754f12013-07-23 10:18:04 +09001279 if (mdp->cd->rmiimode)
1280 sh_eth_write(ndev, 0x1, RMIIMODE);
1281
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001282 /* Descriptor format */
1283 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001284 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001285 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001286
1287 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001288 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001289
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001290#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001291 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001292 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001293 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001294#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001295 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001296
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001297 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001298 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1299 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300
Ben Dooks530aa2d2014-06-03 12:21:13 +01001301 /* Frame recv control (enable multiple-packets per rx irq) */
1302 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001303
Yoshihiro Shimoda2ecbb782012-06-26 19:59:58 +00001304 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001305
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001306 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001307 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001308
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001309 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001310
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001311 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001312 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001313
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001314 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001315 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1316 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001317
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001318 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001319 if (start)
1320 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001321
1322 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001323 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001324 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1325
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001326 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001327
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001328 if (mdp->cd->set_rate)
1329 mdp->cd->set_rate(ndev);
1330
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001331 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001332 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001333
1334 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001335 if (start)
1336 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001337
1338 /* Set MAC address */
1339 update_mac_address(ndev);
1340
1341 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001342 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001343 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001344 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001345 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001346 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001347 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001348
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001349 if (start) {
1350 /* Setting the Rx mode will start the Rx process. */
1351 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001352
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001353 netif_start_queue(ndev);
1354 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001355
1356 return ret;
1357}
1358
1359/* free Tx skb function */
1360static int sh_eth_txfree(struct net_device *ndev)
1361{
1362 struct sh_eth_private *mdp = netdev_priv(ndev);
1363 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001364 int free_num = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001365 int entry = 0;
1366
1367 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001368 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001370 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001371 break;
1372 /* Free the original skb. */
1373 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001374 dma_unmap_single(&ndev->dev, txdesc->addr,
1375 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1377 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001378 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001380 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001381 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001382 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001383
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001384 ndev->stats.tx_packets++;
1385 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001387 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388}
1389
1390/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001391static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392{
1393 struct sh_eth_private *mdp = netdev_priv(ndev);
1394 struct sh_eth_rxdesc *rxdesc;
1395
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001396 int entry = mdp->cur_rx % mdp->num_rx_ring;
1397 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398 struct sk_buff *skb;
1399 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001400 u32 desc_status;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001401
1402 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001403 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1404 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001405 pkt_len = rxdesc->frame_length;
1406
1407 if (--boguscnt < 0)
1408 break;
1409
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001410 if (*quota <= 0)
Sergei Shtylyov37191092013-06-19 23:30:23 +04001411 break;
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001412
Sergei Shtylyov37191092013-06-19 23:30:23 +04001413 (*quota)--;
1414
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001415 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001416 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001417
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001418 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001419 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Simon Hormandb893472014-01-17 09:22:28 +09001420 * bit 0. However, in case of the R8A7740, R8A779x, and
1421 * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
1422 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001423 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001424 if (mdp->cd->shift_rd0)
1425 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001426
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001427 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1428 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001429 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001431 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001432 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001433 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001435 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001436 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001437 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001439 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001440 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001441 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001442 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001443 if (!mdp->cd->hw_swap)
1444 sh_eth_soft_swap(
1445 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1446 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001447 skb = mdp->rx_skbuff[entry];
1448 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001449 if (mdp->cd->rpadir)
1450 skb_reserve(skb, NET_IP_ALIGN);
Kouei Abe7db8e0c2013-08-30 12:41:07 +09001451 dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
1452 mdp->rx_buf_sz,
1453 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001454 skb_put(skb, pkt_len);
1455 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001456 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001457 ndev->stats.rx_packets++;
1458 ndev->stats.rx_bytes += pkt_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001459 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001460 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001461 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001462 }
1463
1464 /* Refill the Rx ring buffers. */
1465 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001466 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001467 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001468 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001469 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001470
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001471 if (mdp->rx_skbuff[entry] == NULL) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001472 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001473 mdp->rx_skbuff[entry] = skb;
1474 if (skb == NULL)
1475 break; /* Better luck next round. */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001476 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001477 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001478 sh_eth_set_receive_align(skb);
1479
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001480 skb_checksum_none_assert(skb);
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001481 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001482 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001483 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001484 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001485 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001486 else
1487 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001488 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001489 }
1490
1491 /* Restart Rx engine if stopped. */
1492 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001493 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001494 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001495 if (intr_status & EESR_RDE) {
1496 u32 count = (sh_eth_read(ndev, RDFAR) -
1497 sh_eth_read(ndev, RDLAR)) >> 4;
1498
1499 mdp->cur_rx = count;
1500 mdp->dirty_rx = count;
1501 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001502 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001503 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001504
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001505 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001506}
1507
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001508static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001509{
1510 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001511 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1512 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001513}
1514
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001515static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001516{
1517 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001518 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1519 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001520}
1521
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522/* error control function */
1523static void sh_eth_error(struct net_device *ndev, int intr_status)
1524{
1525 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001526 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001527 u32 link_stat;
1528 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001529
1530 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001531 felic_stat = sh_eth_read(ndev, ECSR);
1532 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001533 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001534 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535 if (felic_stat & ECSR_LCHNG) {
1536 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001537 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001538 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001539 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001540 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001541 if (mdp->ether_link_active_low)
1542 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001543 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001544 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001545 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001546 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001547 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001548 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001549 ~DMAC_M_ECI, EESIPR);
1550 /* clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001551 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001552 ECSR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001553 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001554 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001555 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001556 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001557 }
1558 }
1559 }
1560
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001561ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001562 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001563 /* Unused write back interrupt */
1564 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001565 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001566 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001567 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001568 }
1569
1570 if (intr_status & EESR_RABT) {
1571 /* Receive Abort int */
1572 if (intr_status & EESR_RFRMER) {
1573 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001574 ndev->stats.rx_frame_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001575 netif_err(mdp, rx_err, ndev, "Receive Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001576 }
1577 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001578
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001579 if (intr_status & EESR_TDE) {
1580 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001581 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001582 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001583 }
1584
1585 if (intr_status & EESR_TFE) {
1586 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001587 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001588 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001589 }
1590
1591 if (intr_status & EESR_RDE) {
1592 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001593 ndev->stats.rx_over_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001594 netif_err(mdp, rx_err, ndev, "Receive Descriptor Empty\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001596
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001597 if (intr_status & EESR_RFE) {
1598 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001599 ndev->stats.rx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001600 netif_err(mdp, rx_err, ndev, "Receive FIFO Overflow\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001601 }
1602
1603 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1604 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001605 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001606 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001607 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001608
1609 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1610 if (mdp->cd->no_ade)
1611 mask &= ~EESR_ADE;
1612 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001613 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001614 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001615
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001616 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001617 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1618 intr_status, mdp->cur_tx, mdp->dirty_tx,
1619 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001620 /* dirty buffer free */
1621 sh_eth_txfree(ndev);
1622
1623 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001624 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001625 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001626 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001627 }
1628 /* wakeup */
1629 netif_wake_queue(ndev);
1630 }
1631}
1632
1633static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1634{
1635 struct net_device *ndev = netdev;
1636 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001637 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001638 irqreturn_t ret = IRQ_NONE;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001639 unsigned long intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001640
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001641 spin_lock(&mdp->lock);
1642
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001643 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001644 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001645 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1646 * enabled since it's the one that comes thru regardless of the mask,
1647 * and we need to fully handle it in sh_eth_error() in order to quench
1648 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1649 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001650 intr_enable = sh_eth_read(ndev, EESIPR);
1651 intr_status &= intr_enable | DMAC_M_ECI;
1652 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001653 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001654 else
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001655 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001656
Sergei Shtylyov37191092013-06-19 23:30:23 +04001657 if (intr_status & EESR_RX_CHECK) {
1658 if (napi_schedule_prep(&mdp->napi)) {
1659 /* Mask Rx interrupts */
1660 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1661 EESIPR);
1662 __napi_schedule(&mdp->napi);
1663 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001664 netdev_warn(ndev,
1665 "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
1666 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001667 }
1668 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001669
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001670 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001671 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001672 /* Clear Tx interrupts */
1673 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1674
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001675 sh_eth_txfree(ndev);
1676 netif_wake_queue(ndev);
1677 }
1678
Sergei Shtylyov37191092013-06-19 23:30:23 +04001679 if (intr_status & cd->eesr_err_check) {
1680 /* Clear error interrupts */
1681 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1682
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001683 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001684 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001685
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001686other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001687 spin_unlock(&mdp->lock);
1688
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001689 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001690}
1691
Sergei Shtylyov37191092013-06-19 23:30:23 +04001692static int sh_eth_poll(struct napi_struct *napi, int budget)
1693{
1694 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1695 napi);
1696 struct net_device *ndev = napi->dev;
1697 int quota = budget;
1698 unsigned long intr_status;
1699
1700 for (;;) {
1701 intr_status = sh_eth_read(ndev, EESR);
1702 if (!(intr_status & EESR_RX_CHECK))
1703 break;
1704 /* Clear Rx interrupts */
1705 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1706
1707 if (sh_eth_rx(ndev, intr_status, &quota))
1708 goto out;
1709 }
1710
1711 napi_complete(napi);
1712
1713 /* Reenable Rx interrupts */
1714 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1715out:
1716 return budget - quota;
1717}
1718
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001719/* PHY state control function */
1720static void sh_eth_adjust_link(struct net_device *ndev)
1721{
1722 struct sh_eth_private *mdp = netdev_priv(ndev);
1723 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001724 int new_state = 0;
1725
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001726 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001727 if (phydev->duplex != mdp->duplex) {
1728 new_state = 1;
1729 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001730 if (mdp->cd->set_duplex)
1731 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001732 }
1733
1734 if (phydev->speed != mdp->speed) {
1735 new_state = 1;
1736 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001737 if (mdp->cd->set_rate)
1738 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001739 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001740 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001741 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001742 sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
1743 ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001744 new_state = 1;
1745 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001746 if (mdp->cd->no_psr || mdp->no_ether_link)
1747 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001748 }
1749 } else if (mdp->link) {
1750 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001751 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001752 mdp->speed = 0;
1753 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001754 if (mdp->cd->no_psr || mdp->no_ether_link)
1755 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001756 }
1757
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001758 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001759 phy_print_status(phydev);
1760}
1761
1762/* PHY init function */
1763static int sh_eth_phy_init(struct net_device *ndev)
1764{
Ben Dooks702eca02014-03-12 17:47:40 +00001765 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001766 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001767 struct phy_device *phydev = NULL;
1768
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001769 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001770 mdp->speed = 0;
1771 mdp->duplex = -1;
1772
1773 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001774 if (np) {
1775 struct device_node *pn;
1776
1777 pn = of_parse_phandle(np, "phy-handle", 0);
1778 phydev = of_phy_connect(ndev, pn,
1779 sh_eth_adjust_link, 0,
1780 mdp->phy_interface);
1781
1782 if (!phydev)
1783 phydev = ERR_PTR(-ENOENT);
1784 } else {
1785 char phy_id[MII_BUS_ID_SIZE + 3];
1786
1787 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1788 mdp->mii_bus->id, mdp->phy_id);
1789
1790 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1791 mdp->phy_interface);
1792 }
1793
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001794 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001795 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001796 return PTR_ERR(phydev);
1797 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001798
Sergei Shtylyovda246852014-03-15 03:29:14 +03001799 netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
1800 phydev->addr, phydev->irq, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001801
1802 mdp->phydev = phydev;
1803
1804 return 0;
1805}
1806
1807/* PHY control start function */
1808static int sh_eth_phy_start(struct net_device *ndev)
1809{
1810 struct sh_eth_private *mdp = netdev_priv(ndev);
1811 int ret;
1812
1813 ret = sh_eth_phy_init(ndev);
1814 if (ret)
1815 return ret;
1816
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001817 phy_start(mdp->phydev);
1818
1819 return 0;
1820}
1821
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001822static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001823 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001824{
1825 struct sh_eth_private *mdp = netdev_priv(ndev);
1826 unsigned long flags;
1827 int ret;
1828
1829 spin_lock_irqsave(&mdp->lock, flags);
1830 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1831 spin_unlock_irqrestore(&mdp->lock, flags);
1832
1833 return ret;
1834}
1835
1836static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001837 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001838{
1839 struct sh_eth_private *mdp = netdev_priv(ndev);
1840 unsigned long flags;
1841 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001842
1843 spin_lock_irqsave(&mdp->lock, flags);
1844
1845 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001846 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001847
1848 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1849 if (ret)
1850 goto error_exit;
1851
1852 if (ecmd->duplex == DUPLEX_FULL)
1853 mdp->duplex = 1;
1854 else
1855 mdp->duplex = 0;
1856
1857 if (mdp->cd->set_duplex)
1858 mdp->cd->set_duplex(ndev);
1859
1860error_exit:
1861 mdelay(1);
1862
1863 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001864 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001865
1866 spin_unlock_irqrestore(&mdp->lock, flags);
1867
1868 return ret;
1869}
1870
1871static int sh_eth_nway_reset(struct net_device *ndev)
1872{
1873 struct sh_eth_private *mdp = netdev_priv(ndev);
1874 unsigned long flags;
1875 int ret;
1876
1877 spin_lock_irqsave(&mdp->lock, flags);
1878 ret = phy_start_aneg(mdp->phydev);
1879 spin_unlock_irqrestore(&mdp->lock, flags);
1880
1881 return ret;
1882}
1883
1884static u32 sh_eth_get_msglevel(struct net_device *ndev)
1885{
1886 struct sh_eth_private *mdp = netdev_priv(ndev);
1887 return mdp->msg_enable;
1888}
1889
1890static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1891{
1892 struct sh_eth_private *mdp = netdev_priv(ndev);
1893 mdp->msg_enable = value;
1894}
1895
1896static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1897 "rx_current", "tx_current",
1898 "rx_dirty", "tx_dirty",
1899};
1900#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1901
1902static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1903{
1904 switch (sset) {
1905 case ETH_SS_STATS:
1906 return SH_ETH_STATS_LEN;
1907 default:
1908 return -EOPNOTSUPP;
1909 }
1910}
1911
1912static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001913 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001914{
1915 struct sh_eth_private *mdp = netdev_priv(ndev);
1916 int i = 0;
1917
1918 /* device-specific stats */
1919 data[i++] = mdp->cur_rx;
1920 data[i++] = mdp->cur_tx;
1921 data[i++] = mdp->dirty_rx;
1922 data[i++] = mdp->dirty_tx;
1923}
1924
1925static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1926{
1927 switch (stringset) {
1928 case ETH_SS_STATS:
1929 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001930 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001931 break;
1932 }
1933}
1934
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001935static void sh_eth_get_ringparam(struct net_device *ndev,
1936 struct ethtool_ringparam *ring)
1937{
1938 struct sh_eth_private *mdp = netdev_priv(ndev);
1939
1940 ring->rx_max_pending = RX_RING_MAX;
1941 ring->tx_max_pending = TX_RING_MAX;
1942 ring->rx_pending = mdp->num_rx_ring;
1943 ring->tx_pending = mdp->num_tx_ring;
1944}
1945
1946static int sh_eth_set_ringparam(struct net_device *ndev,
1947 struct ethtool_ringparam *ring)
1948{
1949 struct sh_eth_private *mdp = netdev_priv(ndev);
1950 int ret;
1951
1952 if (ring->tx_pending > TX_RING_MAX ||
1953 ring->rx_pending > RX_RING_MAX ||
1954 ring->tx_pending < TX_RING_MIN ||
1955 ring->rx_pending < RX_RING_MIN)
1956 return -EINVAL;
1957 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1958 return -EINVAL;
1959
1960 if (netif_running(ndev)) {
1961 netif_tx_disable(ndev);
1962 /* Disable interrupts by clearing the interrupt mask. */
1963 sh_eth_write(ndev, 0x0000, EESIPR);
1964 /* Stop the chip's Tx and Rx processes. */
1965 sh_eth_write(ndev, 0, EDTRR);
1966 sh_eth_write(ndev, 0, EDRRR);
1967 synchronize_irq(ndev->irq);
1968 }
1969
1970 /* Free all the skbuffs in the Rx queue. */
1971 sh_eth_ring_free(ndev);
1972 /* Free DMA buffer */
1973 sh_eth_free_dma_buffer(mdp);
1974
1975 /* Set new parameters */
1976 mdp->num_rx_ring = ring->rx_pending;
1977 mdp->num_tx_ring = ring->tx_pending;
1978
1979 ret = sh_eth_ring_init(ndev);
1980 if (ret < 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001981 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n", __func__);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001982 return ret;
1983 }
1984 ret = sh_eth_dev_init(ndev, false);
1985 if (ret < 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001986 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n", __func__);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001987 return ret;
1988 }
1989
1990 if (netif_running(ndev)) {
1991 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1992 /* Setting the Rx mode will start the Rx process. */
1993 sh_eth_write(ndev, EDRRR_R, EDRRR);
1994 netif_wake_queue(ndev);
1995 }
1996
1997 return 0;
1998}
1999
stephen hemminger9b07be42012-01-04 12:59:49 +00002000static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002001 .get_settings = sh_eth_get_settings,
2002 .set_settings = sh_eth_set_settings,
stephen hemminger9b07be42012-01-04 12:59:49 +00002003 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002004 .get_msglevel = sh_eth_get_msglevel,
2005 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002006 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002007 .get_strings = sh_eth_get_strings,
2008 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2009 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002010 .get_ringparam = sh_eth_get_ringparam,
2011 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002012};
2013
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002014/* network device open function */
2015static int sh_eth_open(struct net_device *ndev)
2016{
2017 int ret = 0;
2018 struct sh_eth_private *mdp = netdev_priv(ndev);
2019
Magnus Dammbcd51492009-10-09 00:20:04 +00002020 pm_runtime_get_sync(&mdp->pdev->dev);
2021
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002022 napi_enable(&mdp->napi);
2023
Joe Perchesa0607fd2009-11-18 23:29:17 -08002024 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002025 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002026 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002027 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002028 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002029 }
2030
2031 /* Descriptor set */
2032 ret = sh_eth_ring_init(ndev);
2033 if (ret)
2034 goto out_free_irq;
2035
2036 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002037 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002038 if (ret)
2039 goto out_free_irq;
2040
2041 /* PHY control start*/
2042 ret = sh_eth_phy_start(ndev);
2043 if (ret)
2044 goto out_free_irq;
2045
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002046 return ret;
2047
2048out_free_irq:
2049 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002050out_napi_off:
2051 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002052 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002053 return ret;
2054}
2055
2056/* Timeout function */
2057static void sh_eth_tx_timeout(struct net_device *ndev)
2058{
2059 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002060 struct sh_eth_rxdesc *rxdesc;
2061 int i;
2062
2063 netif_stop_queue(ndev);
2064
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002065 netif_err(mdp, timer, ndev,
2066 "transmit timed out, status %8.8x, resetting...\n",
2067 (int)sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002068
2069 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002070 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002071
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002072 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002073 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002074 rxdesc = &mdp->rx_ring[i];
2075 rxdesc->status = 0;
2076 rxdesc->addr = 0xBADF00D0;
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002077 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002078 mdp->rx_skbuff[i] = NULL;
2079 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002080 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002081 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002082 mdp->tx_skbuff[i] = NULL;
2083 }
2084
2085 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002086 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002087}
2088
2089/* Packet transmit function */
2090static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2091{
2092 struct sh_eth_private *mdp = netdev_priv(ndev);
2093 struct sh_eth_txdesc *txdesc;
2094 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002095 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002096
2097 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002098 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002099 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002100 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002101 netif_stop_queue(ndev);
2102 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002103 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002104 }
2105 }
2106 spin_unlock_irqrestore(&mdp->lock, flags);
2107
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002108 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002109 mdp->tx_skbuff[entry] = skb;
2110 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002111 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002112 if (!mdp->cd->hw_swap)
2113 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
2114 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00002115 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2116 DMA_TO_DEVICE);
Sergei Shtylyov730c8c62014-02-14 03:05:42 +03002117 if (skb->len < ETH_ZLEN)
2118 txdesc->buffer_length = ETH_ZLEN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002119 else
2120 txdesc->buffer_length = skb->len;
2121
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002122 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04002123 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002124 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04002125 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002126
2127 mdp->cur_tx++;
2128
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002129 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2130 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002131
Patrick McHardy6ed10652009-06-23 06:03:08 +00002132 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002133}
2134
2135/* device close function */
2136static int sh_eth_close(struct net_device *ndev)
2137{
2138 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002139
2140 netif_stop_queue(ndev);
2141
2142 /* Disable interrupts by clearing the interrupt mask. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002143 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002144
2145 /* Stop the chip's Tx and Rx processes. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002146 sh_eth_write(ndev, 0, EDTRR);
2147 sh_eth_write(ndev, 0, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002148
2149 /* PHY Disconnect */
2150 if (mdp->phydev) {
2151 phy_stop(mdp->phydev);
2152 phy_disconnect(mdp->phydev);
2153 }
2154
2155 free_irq(ndev->irq, ndev);
2156
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002157 napi_disable(&mdp->napi);
2158
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002159 /* Free all the skbuffs in the Rx queue. */
2160 sh_eth_ring_free(ndev);
2161
2162 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00002163 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002164
Magnus Dammbcd51492009-10-09 00:20:04 +00002165 pm_runtime_put_sync(&mdp->pdev->dev);
2166
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002167 return 0;
2168}
2169
2170static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2171{
2172 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002173
Simon Hormandb893472014-01-17 09:22:28 +09002174 if (sh_eth_is_rz_fast_ether(mdp))
2175 return &ndev->stats;
2176
Magnus Dammbcd51492009-10-09 00:20:04 +00002177 pm_runtime_get_sync(&mdp->pdev->dev);
2178
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002179 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002180 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002181 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002182 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002183 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002184 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002185 if (sh_eth_is_gether(mdp)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002186 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002187 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002188 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002189 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2190 } else {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002191 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002192 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2193 }
Magnus Dammbcd51492009-10-09 00:20:04 +00002194 pm_runtime_put_sync(&mdp->pdev->dev);
2195
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002196 return &ndev->stats;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002197}
2198
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002199/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002200static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002201{
2202 struct sh_eth_private *mdp = netdev_priv(ndev);
2203 struct phy_device *phydev = mdp->phydev;
2204
2205 if (!netif_running(ndev))
2206 return -EINVAL;
2207
2208 if (!phydev)
2209 return -ENODEV;
2210
Richard Cochran28b04112010-07-17 08:48:55 +00002211 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002212}
2213
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002214/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2215static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2216 int entry)
2217{
2218 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2219}
2220
2221static u32 sh_eth_tsu_get_post_mask(int entry)
2222{
2223 return 0x0f << (28 - ((entry % 8) * 4));
2224}
2225
2226static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2227{
2228 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2229}
2230
2231static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2232 int entry)
2233{
2234 struct sh_eth_private *mdp = netdev_priv(ndev);
2235 u32 tmp;
2236 void *reg_offset;
2237
2238 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2239 tmp = ioread32(reg_offset);
2240 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2241}
2242
2243static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2244 int entry)
2245{
2246 struct sh_eth_private *mdp = netdev_priv(ndev);
2247 u32 post_mask, ref_mask, tmp;
2248 void *reg_offset;
2249
2250 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2251 post_mask = sh_eth_tsu_get_post_mask(entry);
2252 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2253
2254 tmp = ioread32(reg_offset);
2255 iowrite32(tmp & ~post_mask, reg_offset);
2256
2257 /* If other port enables, the function returns "true" */
2258 return tmp & ref_mask;
2259}
2260
2261static int sh_eth_tsu_busy(struct net_device *ndev)
2262{
2263 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2264 struct sh_eth_private *mdp = netdev_priv(ndev);
2265
2266 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2267 udelay(10);
2268 timeout--;
2269 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002270 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002271 return -ETIMEDOUT;
2272 }
2273 }
2274
2275 return 0;
2276}
2277
2278static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2279 const u8 *addr)
2280{
2281 u32 val;
2282
2283 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2284 iowrite32(val, reg);
2285 if (sh_eth_tsu_busy(ndev) < 0)
2286 return -EBUSY;
2287
2288 val = addr[4] << 8 | addr[5];
2289 iowrite32(val, reg + 4);
2290 if (sh_eth_tsu_busy(ndev) < 0)
2291 return -EBUSY;
2292
2293 return 0;
2294}
2295
2296static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2297{
2298 u32 val;
2299
2300 val = ioread32(reg);
2301 addr[0] = (val >> 24) & 0xff;
2302 addr[1] = (val >> 16) & 0xff;
2303 addr[2] = (val >> 8) & 0xff;
2304 addr[3] = val & 0xff;
2305 val = ioread32(reg + 4);
2306 addr[4] = (val >> 8) & 0xff;
2307 addr[5] = val & 0xff;
2308}
2309
2310
2311static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2312{
2313 struct sh_eth_private *mdp = netdev_priv(ndev);
2314 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2315 int i;
2316 u8 c_addr[ETH_ALEN];
2317
2318 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2319 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002320 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002321 return i;
2322 }
2323
2324 return -ENOENT;
2325}
2326
2327static int sh_eth_tsu_find_empty(struct net_device *ndev)
2328{
2329 u8 blank[ETH_ALEN];
2330 int entry;
2331
2332 memset(blank, 0, sizeof(blank));
2333 entry = sh_eth_tsu_find_entry(ndev, blank);
2334 return (entry < 0) ? -ENOMEM : entry;
2335}
2336
2337static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2338 int entry)
2339{
2340 struct sh_eth_private *mdp = netdev_priv(ndev);
2341 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2342 int ret;
2343 u8 blank[ETH_ALEN];
2344
2345 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2346 ~(1 << (31 - entry)), TSU_TEN);
2347
2348 memset(blank, 0, sizeof(blank));
2349 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2350 if (ret < 0)
2351 return ret;
2352 return 0;
2353}
2354
2355static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2356{
2357 struct sh_eth_private *mdp = netdev_priv(ndev);
2358 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2359 int i, ret;
2360
2361 if (!mdp->cd->tsu)
2362 return 0;
2363
2364 i = sh_eth_tsu_find_entry(ndev, addr);
2365 if (i < 0) {
2366 /* No entry found, create one */
2367 i = sh_eth_tsu_find_empty(ndev);
2368 if (i < 0)
2369 return -ENOMEM;
2370 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2371 if (ret < 0)
2372 return ret;
2373
2374 /* Enable the entry */
2375 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2376 (1 << (31 - i)), TSU_TEN);
2377 }
2378
2379 /* Entry found or created, enable POST */
2380 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2381
2382 return 0;
2383}
2384
2385static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2386{
2387 struct sh_eth_private *mdp = netdev_priv(ndev);
2388 int i, ret;
2389
2390 if (!mdp->cd->tsu)
2391 return 0;
2392
2393 i = sh_eth_tsu_find_entry(ndev, addr);
2394 if (i) {
2395 /* Entry found */
2396 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2397 goto done;
2398
2399 /* Disable the entry if both ports was disabled */
2400 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2401 if (ret < 0)
2402 return ret;
2403 }
2404done:
2405 return 0;
2406}
2407
2408static int sh_eth_tsu_purge_all(struct net_device *ndev)
2409{
2410 struct sh_eth_private *mdp = netdev_priv(ndev);
2411 int i, ret;
2412
2413 if (unlikely(!mdp->cd->tsu))
2414 return 0;
2415
2416 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2417 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2418 continue;
2419
2420 /* Disable the entry if both ports was disabled */
2421 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2422 if (ret < 0)
2423 return ret;
2424 }
2425
2426 return 0;
2427}
2428
2429static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2430{
2431 struct sh_eth_private *mdp = netdev_priv(ndev);
2432 u8 addr[ETH_ALEN];
2433 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2434 int i;
2435
2436 if (unlikely(!mdp->cd->tsu))
2437 return;
2438
2439 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2440 sh_eth_tsu_read_entry(reg_offset, addr);
2441 if (is_multicast_ether_addr(addr))
2442 sh_eth_tsu_del_entry(ndev, addr);
2443 }
2444}
2445
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002446/* Multicast reception directions set */
2447static void sh_eth_set_multicast_list(struct net_device *ndev)
2448{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002449 struct sh_eth_private *mdp = netdev_priv(ndev);
2450 u32 ecmr_bits;
2451 int mcast_all = 0;
2452 unsigned long flags;
2453
2454 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002455 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002456 * Depending on ndev->flags, set PRM or clear MCT
2457 */
2458 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2459
2460 if (!(ndev->flags & IFF_MULTICAST)) {
2461 sh_eth_tsu_purge_mcast(ndev);
2462 mcast_all = 1;
2463 }
2464 if (ndev->flags & IFF_ALLMULTI) {
2465 sh_eth_tsu_purge_mcast(ndev);
2466 ecmr_bits &= ~ECMR_MCT;
2467 mcast_all = 1;
2468 }
2469
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002470 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002471 sh_eth_tsu_purge_all(ndev);
2472 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2473 } else if (mdp->cd->tsu) {
2474 struct netdev_hw_addr *ha;
2475 netdev_for_each_mc_addr(ha, ndev) {
2476 if (mcast_all && is_multicast_ether_addr(ha->addr))
2477 continue;
2478
2479 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2480 if (!mcast_all) {
2481 sh_eth_tsu_purge_mcast(ndev);
2482 ecmr_bits &= ~ECMR_MCT;
2483 mcast_all = 1;
2484 }
2485 }
2486 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002487 } else {
2488 /* Normal, unicast/broadcast-only mode. */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002489 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002490 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002491
2492 /* update the ethernet mode */
2493 sh_eth_write(ndev, ecmr_bits, ECMR);
2494
2495 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002496}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002497
2498static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2499{
2500 if (!mdp->port)
2501 return TSU_VTAG0;
2502 else
2503 return TSU_VTAG1;
2504}
2505
Patrick McHardy80d5c362013-04-19 02:04:28 +00002506static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2507 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002508{
2509 struct sh_eth_private *mdp = netdev_priv(ndev);
2510 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2511
2512 if (unlikely(!mdp->cd->tsu))
2513 return -EPERM;
2514
2515 /* No filtering if vid = 0 */
2516 if (!vid)
2517 return 0;
2518
2519 mdp->vlan_num_ids++;
2520
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002521 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002522 * already enabled, the driver disables it and the filte
2523 */
2524 if (mdp->vlan_num_ids > 1) {
2525 /* disable VLAN filter */
2526 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2527 return 0;
2528 }
2529
2530 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2531 vtag_reg_index);
2532
2533 return 0;
2534}
2535
Patrick McHardy80d5c362013-04-19 02:04:28 +00002536static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2537 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002538{
2539 struct sh_eth_private *mdp = netdev_priv(ndev);
2540 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2541
2542 if (unlikely(!mdp->cd->tsu))
2543 return -EPERM;
2544
2545 /* No filtering if vid = 0 */
2546 if (!vid)
2547 return 0;
2548
2549 mdp->vlan_num_ids--;
2550 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2551
2552 return 0;
2553}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002554
2555/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002556static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002557{
Simon Hormandb893472014-01-17 09:22:28 +09002558 if (sh_eth_is_rz_fast_ether(mdp)) {
2559 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2560 return;
2561 }
2562
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002563 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2564 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2565 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2566 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2567 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2568 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2569 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2570 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2571 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2572 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002573 if (sh_eth_is_gether(mdp)) {
2574 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2575 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2576 } else {
2577 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2578 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2579 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002580 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2581 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2582 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2583 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2584 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2585 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2586 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002587}
2588
2589/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002590static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002591{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002592 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002593 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002594
2595 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002596 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002597
2598 return 0;
2599}
2600
2601/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002602static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002603 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002604{
2605 int ret, i;
2606 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002607 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002608 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002609
2610 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002611 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002612 if (!bitbang)
2613 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002614
2615 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002616 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002617 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002618 bitbang->mdi_msk = PIR_MDI;
2619 bitbang->mdo_msk = PIR_MDO;
2620 bitbang->mmd_msk = PIR_MMD;
2621 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002622 bitbang->ctrl.ops = &bb_ops;
2623
Stefan Weilc2e07b32010-08-03 19:44:52 +02002624 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002625 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002626 if (!mdp->mii_bus)
2627 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002628
2629 /* Hook up MII support for ethtool */
2630 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002631 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002632 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002633 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002634
2635 /* PHY IRQ */
Sergei Shtylyov86b5d252014-05-13 02:30:14 +04002636 mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
2637 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002638 if (!mdp->mii_bus->irq) {
2639 ret = -ENOMEM;
2640 goto out_free_bus;
2641 }
2642
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002643 /* register MDIO bus */
2644 if (dev->of_node) {
2645 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002646 } else {
2647 for (i = 0; i < PHY_MAX_ADDR; i++)
2648 mdp->mii_bus->irq[i] = PHY_POLL;
2649 if (pd->phy_irq > 0)
2650 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2651
2652 ret = mdiobus_register(mdp->mii_bus);
2653 }
2654
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002655 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002656 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002657
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002658 return 0;
2659
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002660out_free_bus:
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07002661 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002662 return ret;
2663}
2664
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002665static const u16 *sh_eth_get_register_offset(int register_type)
2666{
2667 const u16 *reg_offset = NULL;
2668
2669 switch (register_type) {
2670 case SH_ETH_REG_GIGABIT:
2671 reg_offset = sh_eth_offset_gigabit;
2672 break;
Simon Hormandb893472014-01-17 09:22:28 +09002673 case SH_ETH_REG_FAST_RZ:
2674 reg_offset = sh_eth_offset_fast_rz;
2675 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002676 case SH_ETH_REG_FAST_RCAR:
2677 reg_offset = sh_eth_offset_fast_rcar;
2678 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002679 case SH_ETH_REG_FAST_SH4:
2680 reg_offset = sh_eth_offset_fast_sh4;
2681 break;
2682 case SH_ETH_REG_FAST_SH3_SH2:
2683 reg_offset = sh_eth_offset_fast_sh3_sh2;
2684 break;
2685 default:
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002686 break;
2687 }
2688
2689 return reg_offset;
2690}
2691
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002692static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002693 .ndo_open = sh_eth_open,
2694 .ndo_stop = sh_eth_close,
2695 .ndo_start_xmit = sh_eth_start_xmit,
2696 .ndo_get_stats = sh_eth_get_stats,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002697 .ndo_tx_timeout = sh_eth_tx_timeout,
2698 .ndo_do_ioctl = sh_eth_do_ioctl,
2699 .ndo_validate_addr = eth_validate_addr,
2700 .ndo_set_mac_address = eth_mac_addr,
2701 .ndo_change_mtu = eth_change_mtu,
2702};
2703
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002704static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2705 .ndo_open = sh_eth_open,
2706 .ndo_stop = sh_eth_close,
2707 .ndo_start_xmit = sh_eth_start_xmit,
2708 .ndo_get_stats = sh_eth_get_stats,
2709 .ndo_set_rx_mode = sh_eth_set_multicast_list,
2710 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2711 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2712 .ndo_tx_timeout = sh_eth_tx_timeout,
2713 .ndo_do_ioctl = sh_eth_do_ioctl,
2714 .ndo_validate_addr = eth_validate_addr,
2715 .ndo_set_mac_address = eth_mac_addr,
2716 .ndo_change_mtu = eth_change_mtu,
2717};
2718
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002719#ifdef CONFIG_OF
2720static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2721{
2722 struct device_node *np = dev->of_node;
2723 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002724 const char *mac_addr;
2725
2726 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2727 if (!pdata)
2728 return NULL;
2729
2730 pdata->phy_interface = of_get_phy_mode(np);
2731
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002732 mac_addr = of_get_mac_address(np);
2733 if (mac_addr)
2734 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2735
2736 pdata->no_ether_link =
2737 of_property_read_bool(np, "renesas,no-ether-link");
2738 pdata->ether_link_active_low =
2739 of_property_read_bool(np, "renesas,ether-link-active-low");
2740
2741 return pdata;
2742}
2743
2744static const struct of_device_id sh_eth_match_table[] = {
2745 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
2746 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2747 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2748 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2749 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02002750 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002751 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2752 { }
2753};
2754MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2755#else
2756static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2757{
2758 return NULL;
2759}
2760#endif
2761
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002762static int sh_eth_drv_probe(struct platform_device *pdev)
2763{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002764 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002765 struct resource *res;
2766 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002767 struct sh_eth_private *mdp = NULL;
Jingoo Han0b76b862013-08-30 14:00:11 +09002768 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002769 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002770
2771 /* get base addr */
2772 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002773
2774 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01002775 if (!ndev)
2776 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002777
Ben Dooksb5893a02014-03-21 12:09:14 +01002778 pm_runtime_enable(&pdev->dev);
2779 pm_runtime_get_sync(&pdev->dev);
2780
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002781 devno = pdev->id;
2782 if (devno < 0)
2783 devno = 0;
2784
2785 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02002786 ret = platform_get_irq(pdev, 0);
2787 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002788 ret = -ENODEV;
2789 goto out_release;
2790 }
roel kluincc3c0802008-09-10 19:22:44 +02002791 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002792
2793 SET_NETDEV_DEV(ndev, &pdev->dev);
2794
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002795 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002796 mdp->num_tx_ring = TX_RING_SIZE;
2797 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002798 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2799 if (IS_ERR(mdp->addr)) {
2800 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002801 goto out_release;
2802 }
2803
Varka Bhadramc9608042014-10-24 07:42:09 +05302804 ndev->base_addr = res->start;
2805
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002806 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00002807 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002808
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002809 if (pdev->dev.of_node)
2810 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03002811 if (!pd) {
2812 dev_err(&pdev->dev, "no platform data\n");
2813 ret = -EINVAL;
2814 goto out_release;
2815 }
2816
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002817 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04002818 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00002819 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04002820 /* EDMAC endian */
2821 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00002822 mdp->no_ether_link = pd->no_ether_link;
2823 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002824
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002825 /* set cpu data */
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002826 if (id) {
2827 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
2828 } else {
2829 const struct of_device_id *match;
2830
2831 match = of_match_device(of_match_ptr(sh_eth_match_table),
2832 &pdev->dev);
2833 mdp->cd = (struct sh_eth_cpu_data *)match->data;
2834 }
Sergei Shtylyova3153d82013-08-18 03:11:28 +04002835 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03002836 if (!mdp->reg_offset) {
2837 dev_err(&pdev->dev, "Unknown register type (%d)\n",
2838 mdp->cd->register_type);
2839 ret = -EINVAL;
2840 goto out_release;
2841 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002842 sh_eth_set_default_cpu_data(mdp->cd);
2843
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002844 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002845 if (mdp->cd->tsu)
2846 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
2847 else
2848 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002849 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002850 ndev->watchdog_timeo = TX_TIMEOUT;
2851
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002852 /* debug message level */
2853 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002854
2855 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00002856 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00002857 if (!is_valid_ether_addr(ndev->dev_addr)) {
2858 dev_warn(&pdev->dev,
2859 "no valid MAC address supplied, using a random one.\n");
2860 eth_hw_addr_random(ndev);
2861 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002862
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002863 /* ioremap the TSU registers */
2864 if (mdp->cd->tsu) {
2865 struct resource *rtsu;
2866 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002867 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2868 if (IS_ERR(mdp->tsu_addr)) {
2869 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00002870 goto out_release;
2871 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002872 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00002873 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002874 }
2875
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00002876 /* initialize first or needed device */
2877 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002878 if (mdp->cd->chip_reset)
2879 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002880
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002881 if (mdp->cd->tsu) {
2882 /* TSU init (Init only)*/
2883 sh_eth_tsu_init(mdp);
2884 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002885 }
2886
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09002887 if (mdp->cd->rmiimode)
2888 sh_eth_write(ndev, 0x1, RMIIMODE);
2889
Laurent Pinchartdaacf032014-03-20 15:00:34 +01002890 /* MDIO bus init */
2891 ret = sh_mdio_init(mdp, pd);
2892 if (ret) {
2893 dev_err(&ndev->dev, "failed to initialise MDIO\n");
2894 goto out_release;
2895 }
2896
Sergei Shtylyov37191092013-06-19 23:30:23 +04002897 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
2898
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002899 /* network device register */
2900 ret = register_netdev(ndev);
2901 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04002902 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002903
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002904 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03002905 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
2906 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002907
Ben Dooksb5893a02014-03-21 12:09:14 +01002908 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002909 platform_set_drvdata(pdev, ndev);
2910
2911 return ret;
2912
Sergei Shtylyov37191092013-06-19 23:30:23 +04002913out_napi_del:
2914 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01002915 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002916
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002917out_release:
2918 /* net_dev free */
2919 if (ndev)
2920 free_netdev(ndev);
2921
Ben Dooksb5893a02014-03-21 12:09:14 +01002922 pm_runtime_put(&pdev->dev);
2923 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002924 return ret;
2925}
2926
2927static int sh_eth_drv_remove(struct platform_device *pdev)
2928{
2929 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002930 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002931
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002932 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002933 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01002934 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00002935 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002936 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002937
2938 return 0;
2939}
2940
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002941#ifdef CONFIG_PM
Magnus Dammbcd51492009-10-09 00:20:04 +00002942static int sh_eth_runtime_nop(struct device *dev)
2943{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002944 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00002945 * and ->runtime_resume(). Simply returns success.
2946 *
2947 * This driver re-initializes all registers after
2948 * pm_runtime_get_sync() anyway so there is no need
2949 * to save and restore registers here.
2950 */
2951 return 0;
2952}
2953
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002954static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Magnus Dammbcd51492009-10-09 00:20:04 +00002955 .runtime_suspend = sh_eth_runtime_nop,
2956 .runtime_resume = sh_eth_runtime_nop,
2957};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002958#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
2959#else
2960#define SH_ETH_PM_OPS NULL
2961#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00002962
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002963static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00002964 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00002965 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00002966 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002967 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00002968 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
2969 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002970 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Simon Hormandb893472014-01-17 09:22:28 +09002971 { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00002972 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002973 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Sergei Shtylyov94a12b12013-12-08 02:59:18 +03002974 { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
2975 { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02002976 { "r8a7794-ether", (kernel_ulong_t)&r8a779x_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002977 { }
2978};
2979MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
2980
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002981static struct platform_driver sh_eth_driver = {
2982 .probe = sh_eth_drv_probe,
2983 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002984 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002985 .driver = {
2986 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002987 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002988 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002989 },
2990};
2991
Axel Lindb62f682011-11-27 16:44:17 +00002992module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002993
2994MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
2995MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
2996MODULE_LICENSE("GPL v2");