blob: 0f4067bdd4a34419d80f1050508887f87ea46550 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
15 * codecs aic31, aic32, aic33.
16 *
17 * It supports full aic33 codec functionality.
18 * The compatibility with aic32, aic31 is as follows:
19 * aic32 | aic31
20 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
41#include <linux/platform_device.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010042#include <sound/core.h>
43#include <sound/pcm.h>
44#include <sound/pcm_params.h>
45#include <sound/soc.h>
46#include <sound/soc-dapm.h>
47#include <sound/initval.h>
48
49#include "tlv320aic3x.h"
50
Daniel Mack4f9c16c2008-04-30 16:20:19 +020051#define AIC3X_VERSION "0.2"
Vladimir Barinov44d0a872007-11-14 17:07:17 +010052
53/* codec private data */
54struct aic3x_priv {
55 unsigned int sysclk;
56 int master;
57};
58
59/*
60 * AIC3X register cache
61 * We can't read the AIC3X register space when we are
62 * using 2 wire for device control, so we cache them instead.
63 * There is no point in caching the reset register
64 */
65static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
66 0x00, 0x00, 0x00, 0x10, /* 0 */
67 0x04, 0x00, 0x00, 0x00, /* 4 */
68 0x00, 0x00, 0x00, 0x01, /* 8 */
69 0x00, 0x00, 0x00, 0x80, /* 12 */
70 0x80, 0xff, 0xff, 0x78, /* 16 */
71 0x78, 0x78, 0x78, 0x78, /* 20 */
72 0x78, 0x00, 0x00, 0xfe, /* 24 */
73 0x00, 0x00, 0xfe, 0x00, /* 28 */
74 0x18, 0x18, 0x00, 0x00, /* 32 */
75 0x00, 0x00, 0x00, 0x00, /* 36 */
76 0x00, 0x00, 0x00, 0x80, /* 40 */
77 0x80, 0x00, 0x00, 0x00, /* 44 */
78 0x00, 0x00, 0x00, 0x04, /* 48 */
79 0x00, 0x00, 0x00, 0x00, /* 52 */
80 0x00, 0x00, 0x04, 0x00, /* 56 */
81 0x00, 0x00, 0x00, 0x00, /* 60 */
82 0x00, 0x04, 0x00, 0x00, /* 64 */
83 0x00, 0x00, 0x00, 0x00, /* 68 */
84 0x04, 0x00, 0x00, 0x00, /* 72 */
85 0x00, 0x00, 0x00, 0x00, /* 76 */
86 0x00, 0x00, 0x00, 0x00, /* 80 */
87 0x00, 0x00, 0x00, 0x00, /* 84 */
88 0x00, 0x00, 0x00, 0x00, /* 88 */
89 0x00, 0x00, 0x00, 0x00, /* 92 */
90 0x00, 0x00, 0x00, 0x00, /* 96 */
91 0x00, 0x00, 0x02, /* 100 */
92};
93
94/*
95 * read aic3x register cache
96 */
97static inline unsigned int aic3x_read_reg_cache(struct snd_soc_codec *codec,
98 unsigned int reg)
99{
100 u8 *cache = codec->reg_cache;
101 if (reg >= AIC3X_CACHEREGNUM)
102 return -1;
103 return cache[reg];
104}
105
106/*
107 * write aic3x register cache
108 */
109static inline void aic3x_write_reg_cache(struct snd_soc_codec *codec,
110 u8 reg, u8 value)
111{
112 u8 *cache = codec->reg_cache;
113 if (reg >= AIC3X_CACHEREGNUM)
114 return;
115 cache[reg] = value;
116}
117
118/*
119 * write to the aic3x register space
120 */
121static int aic3x_write(struct snd_soc_codec *codec, unsigned int reg,
122 unsigned int value)
123{
124 u8 data[2];
125
126 /* data is
127 * D15..D8 aic3x register offset
128 * D7...D0 register data
129 */
130 data[0] = reg & 0xff;
131 data[1] = value & 0xff;
132
133 aic3x_write_reg_cache(codec, data[0], data[1]);
134 if (codec->hw_write(codec->control_data, data, 2) == 2)
135 return 0;
136 else
137 return -EIO;
138}
139
Daniel Mack54e7e612008-04-30 16:20:52 +0200140/*
141 * read from the aic3x register space
142 */
143static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
144 u8 *value)
145{
146 *value = reg & 0xff;
147 if (codec->hw_read(codec->control_data, value, 1) != 1)
148 return -EIO;
149
150 aic3x_write_reg_cache(codec, reg, *value);
151 return 0;
152}
153
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100154#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
155{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
156 .info = snd_soc_info_volsw, \
157 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
158 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
159
160/*
161 * All input lines are connected when !0xf and disconnected with 0xf bit field,
162 * so we have to use specific dapm_put call for input mixer
163 */
164static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
165 struct snd_ctl_elem_value *ucontrol)
166{
167 struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
168 int reg = kcontrol->private_value & 0xff;
169 int shift = (kcontrol->private_value >> 8) & 0x0f;
170 int mask = (kcontrol->private_value >> 16) & 0xff;
171 int invert = (kcontrol->private_value >> 24) & 0x01;
172 unsigned short val, val_mask;
173 int ret;
174 struct snd_soc_dapm_path *path;
175 int found = 0;
176
177 val = (ucontrol->value.integer.value[0] & mask);
178
179 mask = 0xf;
180 if (val)
181 val = mask;
182
183 if (invert)
184 val = mask - val;
185 val_mask = mask << shift;
186 val = val << shift;
187
188 mutex_lock(&widget->codec->mutex);
189
190 if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
191 /* find dapm widget path assoc with kcontrol */
192 list_for_each_entry(path, &widget->codec->dapm_paths, list) {
193 if (path->kcontrol != kcontrol)
194 continue;
195
196 /* found, now check type */
197 found = 1;
198 if (val)
199 /* new connection */
200 path->connect = invert ? 0 : 1;
201 else
202 /* old connection must be powered down */
203 path->connect = invert ? 1 : 0;
204 break;
205 }
206
207 if (found)
Liam Girdwooda5302182008-07-07 13:35:17 +0100208 snd_soc_dapm_sync(widget->codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100209 }
210
211 ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
212
213 mutex_unlock(&widget->codec->mutex);
214 return ret;
215}
216
217static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
218static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
219static const char *aic3x_left_hpcom_mux[] =
220 { "differential of HPLOUT", "constant VCM", "single-ended" };
221static const char *aic3x_right_hpcom_mux[] =
222 { "differential of HPROUT", "constant VCM", "single-ended",
223 "differential of HPLCOM", "external feedback" };
224static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300225static const char *aic3x_adc_hpf[] =
226 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100227
228#define LDAC_ENUM 0
229#define RDAC_ENUM 1
230#define LHPCOM_ENUM 2
231#define RHPCOM_ENUM 3
232#define LINE1L_ENUM 4
233#define LINE1R_ENUM 5
234#define LINE2L_ENUM 6
235#define LINE2R_ENUM 7
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300236#define ADC_HPF_ENUM 8
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100237
238static const struct soc_enum aic3x_enum[] = {
239 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
240 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
241 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
242 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
243 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
244 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
245 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
246 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300247 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100248};
249
250static const struct snd_kcontrol_new aic3x_snd_controls[] = {
251 /* Output */
252 SOC_DOUBLE_R("PCM Playback Volume", LDAC_VOL, RDAC_VOL, 0, 0x7f, 1),
253
254 SOC_DOUBLE_R("Line DAC Playback Volume", DACL1_2_LLOPM_VOL,
255 DACR1_2_RLOPM_VOL, 0, 0x7f, 1),
256 SOC_DOUBLE_R("Line DAC Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
257 0x01, 0),
258 SOC_DOUBLE_R("Line PGA Bypass Playback Volume", PGAL_2_LLOPM_VOL,
259 PGAR_2_RLOPM_VOL, 0, 0x7f, 1),
260 SOC_DOUBLE_R("Line Line2 Bypass Playback Volume", LINE2L_2_LLOPM_VOL,
261 LINE2R_2_RLOPM_VOL, 0, 0x7f, 1),
262
263 SOC_DOUBLE_R("Mono DAC Playback Volume", DACL1_2_MONOLOPM_VOL,
264 DACR1_2_MONOLOPM_VOL, 0, 0x7f, 1),
265 SOC_SINGLE("Mono DAC Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
266 SOC_DOUBLE_R("Mono PGA Bypass Playback Volume", PGAL_2_MONOLOPM_VOL,
267 PGAR_2_MONOLOPM_VOL, 0, 0x7f, 1),
268 SOC_DOUBLE_R("Mono Line2 Bypass Playback Volume", LINE2L_2_MONOLOPM_VOL,
269 LINE2R_2_MONOLOPM_VOL, 0, 0x7f, 1),
270
271 SOC_DOUBLE_R("HP DAC Playback Volume", DACL1_2_HPLOUT_VOL,
272 DACR1_2_HPROUT_VOL, 0, 0x7f, 1),
273 SOC_DOUBLE_R("HP DAC Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
274 0x01, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100275 SOC_SINGLE("HPL PGA Bypass Playback Volume", PGAL_2_HPLOUT_VOL,
276 0, 0x7f, 1),
277 SOC_SINGLE("HPR PGA Bypass Playback Volume", PGAL_2_HPROUT_VOL,
278 0, 0x7f, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100279 SOC_DOUBLE_R("HP Line2 Bypass Playback Volume", LINE2L_2_HPLOUT_VOL,
280 LINE2R_2_HPROUT_VOL, 0, 0x7f, 1),
281
282 SOC_DOUBLE_R("HPCOM DAC Playback Volume", DACL1_2_HPLCOM_VOL,
283 DACR1_2_HPRCOM_VOL, 0, 0x7f, 1),
284 SOC_DOUBLE_R("HPCOM DAC Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
285 0x01, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100286 SOC_SINGLE("HPLCOM PGA Bypass Playback Volume", PGAL_2_HPLCOM_VOL,
287 0, 0x7f, 1),
288 SOC_SINGLE("HPRCOM PGA Bypass Playback Volume", PGAL_2_HPRCOM_VOL,
289 0, 0x7f, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100290 SOC_DOUBLE_R("HPCOM Line2 Bypass Playback Volume", LINE2L_2_HPLCOM_VOL,
291 LINE2R_2_HPRCOM_VOL, 0, 0x7f, 1),
292
293 /*
294 * Note: enable Automatic input Gain Controller with care. It can
295 * adjust PGA to max value when ADC is on and will never go back.
296 */
297 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
298
299 /* Input */
300 SOC_DOUBLE_R("PGA Capture Volume", LADC_VOL, RADC_VOL, 0, 0x7f, 0),
301 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300302
303 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100304};
305
306/* add non dapm controls */
307static int aic3x_add_controls(struct snd_soc_codec *codec)
308{
309 int err, i;
310
311 for (i = 0; i < ARRAY_SIZE(aic3x_snd_controls); i++) {
312 err = snd_ctl_add(codec->card,
313 snd_soc_cnew(&aic3x_snd_controls[i],
314 codec, NULL));
315 if (err < 0)
316 return err;
317 }
318
319 return 0;
320}
321
322/* Left DAC Mux */
323static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
324SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
325
326/* Right DAC Mux */
327static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
328SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
329
330/* Left HPCOM Mux */
331static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
332SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
333
334/* Right HPCOM Mux */
335static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
336SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
337
338/* Left DAC_L1 Mixer */
339static const struct snd_kcontrol_new aic3x_left_dac_mixer_controls[] = {
Daniel Mack54f01912008-11-26 17:47:36 +0100340 SOC_DAPM_SINGLE("LineL Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
341 SOC_DAPM_SINGLE("LineR Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100342 SOC_DAPM_SINGLE("Mono Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
343 SOC_DAPM_SINGLE("HP Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
344 SOC_DAPM_SINGLE("HPCOM Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
345};
346
347/* Right DAC_R1 Mixer */
348static const struct snd_kcontrol_new aic3x_right_dac_mixer_controls[] = {
Daniel Mack54f01912008-11-26 17:47:36 +0100349 SOC_DAPM_SINGLE("LineL Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
350 SOC_DAPM_SINGLE("LineR Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100351 SOC_DAPM_SINGLE("Mono Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
352 SOC_DAPM_SINGLE("HP Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
353 SOC_DAPM_SINGLE("HPCOM Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
354};
355
356/* Left PGA Mixer */
357static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
358 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100359 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100360 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
361 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100362 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100363};
364
365/* Right PGA Mixer */
366static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
367 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100368 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100369 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100370 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100371 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
372};
373
374/* Left Line1 Mux */
375static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
376SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
377
378/* Right Line1 Mux */
379static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
380SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
381
382/* Left Line2 Mux */
383static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
384SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
385
386/* Right Line2 Mux */
387static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
388SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
389
390/* Left PGA Bypass Mixer */
391static const struct snd_kcontrol_new aic3x_left_pga_bp_mixer_controls[] = {
Daniel Mack54f01912008-11-26 17:47:36 +0100392 SOC_DAPM_SINGLE("LineL Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
393 SOC_DAPM_SINGLE("LineR Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100394 SOC_DAPM_SINGLE("Mono Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100395 SOC_DAPM_SINGLE("HPL Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
396 SOC_DAPM_SINGLE("HPR Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
397 SOC_DAPM_SINGLE("HPLCOM Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
398 SOC_DAPM_SINGLE("HPRCOM Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100399};
400
401/* Right PGA Bypass Mixer */
402static const struct snd_kcontrol_new aic3x_right_pga_bp_mixer_controls[] = {
Daniel Mack54f01912008-11-26 17:47:36 +0100403 SOC_DAPM_SINGLE("LineL Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
404 SOC_DAPM_SINGLE("LineR Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100405 SOC_DAPM_SINGLE("Mono Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100406 SOC_DAPM_SINGLE("HPL Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
407 SOC_DAPM_SINGLE("HPR Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
408 SOC_DAPM_SINGLE("HPLCOM Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
409 SOC_DAPM_SINGLE("HPRCOM Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100410};
411
412/* Left Line2 Bypass Mixer */
413static const struct snd_kcontrol_new aic3x_left_line2_bp_mixer_controls[] = {
Daniel Mack54f01912008-11-26 17:47:36 +0100414 SOC_DAPM_SINGLE("LineL Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
415 SOC_DAPM_SINGLE("LineR Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100416 SOC_DAPM_SINGLE("Mono Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
417 SOC_DAPM_SINGLE("HP Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100418 SOC_DAPM_SINGLE("HPLCOM Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100419};
420
421/* Right Line2 Bypass Mixer */
422static const struct snd_kcontrol_new aic3x_right_line2_bp_mixer_controls[] = {
Daniel Mack54f01912008-11-26 17:47:36 +0100423 SOC_DAPM_SINGLE("LineL Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
424 SOC_DAPM_SINGLE("LineR Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100425 SOC_DAPM_SINGLE("Mono Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
426 SOC_DAPM_SINGLE("HP Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100427 SOC_DAPM_SINGLE("HPRCOM Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100428};
429
430static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
431 /* Left DAC to Left Outputs */
432 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
433 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
434 &aic3x_left_dac_mux_controls),
435 SND_SOC_DAPM_MIXER("Left DAC_L1 Mixer", SND_SOC_NOPM, 0, 0,
436 &aic3x_left_dac_mixer_controls[0],
437 ARRAY_SIZE(aic3x_left_dac_mixer_controls)),
438 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
439 &aic3x_left_hpcom_mux_controls),
440 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
441 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
442 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
443
444 /* Right DAC to Right Outputs */
445 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
446 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
447 &aic3x_right_dac_mux_controls),
448 SND_SOC_DAPM_MIXER("Right DAC_R1 Mixer", SND_SOC_NOPM, 0, 0,
449 &aic3x_right_dac_mixer_controls[0],
450 ARRAY_SIZE(aic3x_right_dac_mixer_controls)),
451 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
452 &aic3x_right_hpcom_mux_controls),
453 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
454 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
455 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
456
457 /* Mono Output */
458 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
459
Daniel Mack54f01912008-11-26 17:47:36 +0100460 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100461 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
462 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
463 &aic3x_left_pga_mixer_controls[0],
464 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
465 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
466 &aic3x_left_line1_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100467 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
468 &aic3x_left_line1_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100469 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
470 &aic3x_left_line2_mux_controls),
471
Daniel Mack54f01912008-11-26 17:47:36 +0100472 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100473 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
474 LINE1R_2_RADC_CTRL, 2, 0),
475 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
476 &aic3x_right_pga_mixer_controls[0],
477 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100478 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
479 &aic3x_right_line1_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100480 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
481 &aic3x_right_line1_mux_controls),
482 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
483 &aic3x_right_line2_mux_controls),
484
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300485 /*
486 * Not a real mic bias widget but similar function. This is for dynamic
487 * control of GPIO1 digital mic modulator clock output function when
488 * using digital mic.
489 */
490 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
491 AIC3X_GPIO1_REG, 4, 0xf,
492 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
493 AIC3X_GPIO1_FUNC_DISABLED),
494
495 /*
496 * Also similar function like mic bias. Selects digital mic with
497 * configurable oversampling rate instead of ADC converter.
498 */
499 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
500 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
501 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
502 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
503 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
504 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
505
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100506 /* Mic Bias */
Jarkko Nikula0bd72a32008-06-25 14:42:08 +0300507 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
508 MICBIAS_CTRL, 6, 3, 1, 0),
509 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
510 MICBIAS_CTRL, 6, 3, 2, 0),
511 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
512 MICBIAS_CTRL, 6, 3, 3, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100513
514 /* Left PGA to Left Output bypass */
515 SND_SOC_DAPM_MIXER("Left PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
516 &aic3x_left_pga_bp_mixer_controls[0],
517 ARRAY_SIZE(aic3x_left_pga_bp_mixer_controls)),
518
519 /* Right PGA to Right Output bypass */
520 SND_SOC_DAPM_MIXER("Right PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
521 &aic3x_right_pga_bp_mixer_controls[0],
522 ARRAY_SIZE(aic3x_right_pga_bp_mixer_controls)),
523
524 /* Left Line2 to Left Output bypass */
525 SND_SOC_DAPM_MIXER("Left Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
526 &aic3x_left_line2_bp_mixer_controls[0],
527 ARRAY_SIZE(aic3x_left_line2_bp_mixer_controls)),
528
529 /* Right Line2 to Right Output bypass */
530 SND_SOC_DAPM_MIXER("Right Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
531 &aic3x_right_line2_bp_mixer_controls[0],
532 ARRAY_SIZE(aic3x_right_line2_bp_mixer_controls)),
533
534 SND_SOC_DAPM_OUTPUT("LLOUT"),
535 SND_SOC_DAPM_OUTPUT("RLOUT"),
536 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
537 SND_SOC_DAPM_OUTPUT("HPLOUT"),
538 SND_SOC_DAPM_OUTPUT("HPROUT"),
539 SND_SOC_DAPM_OUTPUT("HPLCOM"),
540 SND_SOC_DAPM_OUTPUT("HPRCOM"),
541
542 SND_SOC_DAPM_INPUT("MIC3L"),
543 SND_SOC_DAPM_INPUT("MIC3R"),
544 SND_SOC_DAPM_INPUT("LINE1L"),
545 SND_SOC_DAPM_INPUT("LINE1R"),
546 SND_SOC_DAPM_INPUT("LINE2L"),
547 SND_SOC_DAPM_INPUT("LINE2R"),
548};
549
Mark Brownd0cc0d32008-05-13 14:55:22 +0200550static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100551 /* Left Output */
552 {"Left DAC Mux", "DAC_L1", "Left DAC"},
553 {"Left DAC Mux", "DAC_L2", "Left DAC"},
554 {"Left DAC Mux", "DAC_L3", "Left DAC"},
555
Daniel Mack54f01912008-11-26 17:47:36 +0100556 {"Left DAC_L1 Mixer", "LineL Switch", "Left DAC Mux"},
557 {"Left DAC_L1 Mixer", "LineR Switch", "Left DAC Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100558 {"Left DAC_L1 Mixer", "Mono Switch", "Left DAC Mux"},
559 {"Left DAC_L1 Mixer", "HP Switch", "Left DAC Mux"},
560 {"Left DAC_L1 Mixer", "HPCOM Switch", "Left DAC Mux"},
561 {"Left Line Out", NULL, "Left DAC Mux"},
562 {"Left HP Out", NULL, "Left DAC Mux"},
563
564 {"Left HPCOM Mux", "differential of HPLOUT", "Left DAC_L1 Mixer"},
565 {"Left HPCOM Mux", "constant VCM", "Left DAC_L1 Mixer"},
566 {"Left HPCOM Mux", "single-ended", "Left DAC_L1 Mixer"},
567
568 {"Left Line Out", NULL, "Left DAC_L1 Mixer"},
569 {"Mono Out", NULL, "Left DAC_L1 Mixer"},
570 {"Left HP Out", NULL, "Left DAC_L1 Mixer"},
571 {"Left HP Com", NULL, "Left HPCOM Mux"},
572
573 {"LLOUT", NULL, "Left Line Out"},
574 {"LLOUT", NULL, "Left Line Out"},
575 {"HPLOUT", NULL, "Left HP Out"},
576 {"HPLCOM", NULL, "Left HP Com"},
577
578 /* Right Output */
579 {"Right DAC Mux", "DAC_R1", "Right DAC"},
580 {"Right DAC Mux", "DAC_R2", "Right DAC"},
581 {"Right DAC Mux", "DAC_R3", "Right DAC"},
582
Daniel Mack54f01912008-11-26 17:47:36 +0100583 {"Right DAC_R1 Mixer", "LineL Switch", "Right DAC Mux"},
584 {"Right DAC_R1 Mixer", "LineR Switch", "Right DAC Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100585 {"Right DAC_R1 Mixer", "Mono Switch", "Right DAC Mux"},
586 {"Right DAC_R1 Mixer", "HP Switch", "Right DAC Mux"},
587 {"Right DAC_R1 Mixer", "HPCOM Switch", "Right DAC Mux"},
588 {"Right Line Out", NULL, "Right DAC Mux"},
589 {"Right HP Out", NULL, "Right DAC Mux"},
590
591 {"Right HPCOM Mux", "differential of HPROUT", "Right DAC_R1 Mixer"},
592 {"Right HPCOM Mux", "constant VCM", "Right DAC_R1 Mixer"},
593 {"Right HPCOM Mux", "single-ended", "Right DAC_R1 Mixer"},
594 {"Right HPCOM Mux", "differential of HPLCOM", "Right DAC_R1 Mixer"},
595 {"Right HPCOM Mux", "external feedback", "Right DAC_R1 Mixer"},
596
597 {"Right Line Out", NULL, "Right DAC_R1 Mixer"},
598 {"Mono Out", NULL, "Right DAC_R1 Mixer"},
599 {"Right HP Out", NULL, "Right DAC_R1 Mixer"},
600 {"Right HP Com", NULL, "Right HPCOM Mux"},
601
602 {"RLOUT", NULL, "Right Line Out"},
603 {"RLOUT", NULL, "Right Line Out"},
604 {"HPROUT", NULL, "Right HP Out"},
605 {"HPRCOM", NULL, "Right HP Com"},
606
607 /* Mono Output */
Jarkko Nikula5b006132008-05-09 15:05:41 +0200608 {"MONO_LOUT", NULL, "Mono Out"},
609 {"MONO_LOUT", NULL, "Mono Out"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100610
611 /* Left Input */
612 {"Left Line1L Mux", "single-ended", "LINE1L"},
613 {"Left Line1L Mux", "differential", "LINE1L"},
614
615 {"Left Line2L Mux", "single-ended", "LINE2L"},
616 {"Left Line2L Mux", "differential", "LINE2L"},
617
618 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100619 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100620 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
621 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100622 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100623
624 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300625 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100626
627 /* Right Input */
628 {"Right Line1R Mux", "single-ended", "LINE1R"},
629 {"Right Line1R Mux", "differential", "LINE1R"},
630
631 {"Right Line2R Mux", "single-ended", "LINE2R"},
632 {"Right Line2R Mux", "differential", "LINE2R"},
633
Daniel Mack54f01912008-11-26 17:47:36 +0100634 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100635 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
636 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100637 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100638 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
639
640 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300641 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100642
643 /* Left PGA Bypass */
Daniel Mack54f01912008-11-26 17:47:36 +0100644 {"Left PGA Bypass Mixer", "LineL Switch", "Left PGA Mixer"},
645 {"Left PGA Bypass Mixer", "LineR Switch", "Left PGA Mixer"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100646 {"Left PGA Bypass Mixer", "Mono Switch", "Left PGA Mixer"},
Daniel Mack54f01912008-11-26 17:47:36 +0100647 {"Left PGA Bypass Mixer", "HPL Switch", "Left PGA Mixer"},
648 {"Left PGA Bypass Mixer", "HPR Switch", "Left PGA Mixer"},
649 {"Left PGA Bypass Mixer", "HPLCOM Switch", "Left PGA Mixer"},
650 {"Left PGA Bypass Mixer", "HPRCOM Switch", "Left PGA Mixer"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100651
652 {"Left HPCOM Mux", "differential of HPLOUT", "Left PGA Bypass Mixer"},
653 {"Left HPCOM Mux", "constant VCM", "Left PGA Bypass Mixer"},
654 {"Left HPCOM Mux", "single-ended", "Left PGA Bypass Mixer"},
655
656 {"Left Line Out", NULL, "Left PGA Bypass Mixer"},
657 {"Mono Out", NULL, "Left PGA Bypass Mixer"},
658 {"Left HP Out", NULL, "Left PGA Bypass Mixer"},
659
660 /* Right PGA Bypass */
Daniel Mack54f01912008-11-26 17:47:36 +0100661 {"Right PGA Bypass Mixer", "LineL Switch", "Right PGA Mixer"},
662 {"Right PGA Bypass Mixer", "LineR Switch", "Right PGA Mixer"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100663 {"Right PGA Bypass Mixer", "Mono Switch", "Right PGA Mixer"},
Daniel Mack54f01912008-11-26 17:47:36 +0100664 {"Right PGA Bypass Mixer", "HPL Switch", "Right PGA Mixer"},
665 {"Right PGA Bypass Mixer", "HPR Switch", "Right PGA Mixer"},
666 {"Right PGA Bypass Mixer", "HPLCOM Switch", "Right PGA Mixer"},
667 {"Right PGA Bypass Mixer", "HPRCOM Switch", "Right PGA Mixer"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100668
669 {"Right HPCOM Mux", "differential of HPROUT", "Right PGA Bypass Mixer"},
670 {"Right HPCOM Mux", "constant VCM", "Right PGA Bypass Mixer"},
671 {"Right HPCOM Mux", "single-ended", "Right PGA Bypass Mixer"},
672 {"Right HPCOM Mux", "differential of HPLCOM", "Right PGA Bypass Mixer"},
673 {"Right HPCOM Mux", "external feedback", "Right PGA Bypass Mixer"},
674
675 {"Right Line Out", NULL, "Right PGA Bypass Mixer"},
676 {"Mono Out", NULL, "Right PGA Bypass Mixer"},
677 {"Right HP Out", NULL, "Right PGA Bypass Mixer"},
678
679 /* Left Line2 Bypass */
Daniel Mack54f01912008-11-26 17:47:36 +0100680 {"Left Line2 Bypass Mixer", "LineL Switch", "Left Line2L Mux"},
681 {"Left Line2 Bypass Mixer", "LineR Switch", "Left Line2L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100682 {"Left Line2 Bypass Mixer", "Mono Switch", "Left Line2L Mux"},
683 {"Left Line2 Bypass Mixer", "HP Switch", "Left Line2L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100684 {"Left Line2 Bypass Mixer", "HPLCOM Switch", "Left Line2L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100685
686 {"Left HPCOM Mux", "differential of HPLOUT", "Left Line2 Bypass Mixer"},
687 {"Left HPCOM Mux", "constant VCM", "Left Line2 Bypass Mixer"},
688 {"Left HPCOM Mux", "single-ended", "Left Line2 Bypass Mixer"},
689
690 {"Left Line Out", NULL, "Left Line2 Bypass Mixer"},
691 {"Mono Out", NULL, "Left Line2 Bypass Mixer"},
692 {"Left HP Out", NULL, "Left Line2 Bypass Mixer"},
693
694 /* Right Line2 Bypass */
Daniel Mack54f01912008-11-26 17:47:36 +0100695 {"Right Line2 Bypass Mixer", "LineL Switch", "Right Line2R Mux"},
696 {"Right Line2 Bypass Mixer", "LineR Switch", "Right Line2R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100697 {"Right Line2 Bypass Mixer", "Mono Switch", "Right Line2R Mux"},
698 {"Right Line2 Bypass Mixer", "HP Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100699 {"Right Line2 Bypass Mixer", "HPRCOM Switch", "Right Line2R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100700
701 {"Right HPCOM Mux", "differential of HPROUT", "Right Line2 Bypass Mixer"},
702 {"Right HPCOM Mux", "constant VCM", "Right Line2 Bypass Mixer"},
703 {"Right HPCOM Mux", "single-ended", "Right Line2 Bypass Mixer"},
704 {"Right HPCOM Mux", "differential of HPLCOM", "Right Line2 Bypass Mixer"},
705 {"Right HPCOM Mux", "external feedback", "Right Line2 Bypass Mixer"},
706
707 {"Right Line Out", NULL, "Right Line2 Bypass Mixer"},
708 {"Mono Out", NULL, "Right Line2 Bypass Mixer"},
709 {"Right HP Out", NULL, "Right Line2 Bypass Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300710
711 /*
712 * Logical path between digital mic enable and GPIO1 modulator clock
713 * output function
714 */
715 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
716 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
717 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100718};
719
720static int aic3x_add_widgets(struct snd_soc_codec *codec)
721{
Mark Brownd0cc0d32008-05-13 14:55:22 +0200722 snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
723 ARRAY_SIZE(aic3x_dapm_widgets));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100724
725 /* set up audio path interconnects */
Mark Brownd0cc0d32008-05-13 14:55:22 +0200726 snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100727
728 snd_soc_dapm_new_widgets(codec);
729 return 0;
730}
731
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100732static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000733 struct snd_pcm_hw_params *params,
734 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100735{
736 struct snd_soc_pcm_runtime *rtd = substream->private_data;
737 struct snd_soc_device *socdev = rtd->socdev;
738 struct snd_soc_codec *codec = socdev->codec;
739 struct aic3x_priv *aic3x = codec->private_data;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200740 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
741 u8 data, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
742 u16 pll_d = 1;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100743
744 /* select data word length */
745 data =
746 aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
747 switch (params_format(params)) {
748 case SNDRV_PCM_FORMAT_S16_LE:
749 break;
750 case SNDRV_PCM_FORMAT_S20_3LE:
751 data |= (0x01 << 4);
752 break;
753 case SNDRV_PCM_FORMAT_S24_LE:
754 data |= (0x02 << 4);
755 break;
756 case SNDRV_PCM_FORMAT_S32_LE:
757 data |= (0x03 << 4);
758 break;
759 }
760 aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, data);
761
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200762 /* Fsref can be 44100 or 48000 */
763 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
764
765 /* Try to find a value for Q which allows us to bypass the PLL and
766 * generate CODEC_CLK directly. */
767 for (pll_q = 2; pll_q < 18; pll_q++)
768 if (aic3x->sysclk / (128 * pll_q) == fsref) {
769 bypass_pll = 1;
770 break;
771 }
772
773 if (bypass_pll) {
774 pll_q &= 0xf;
775 aic3x_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
776 aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
777 } else
778 aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
779
780 /* Route Left DAC to left channel input and
781 * right DAC to right channel input */
782 data = (LDAC2LCH | RDAC2RCH);
783 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
784 if (params_rate(params) >= 64000)
785 data |= DUAL_RATE_MODE;
786 aic3x_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
787
788 /* codec sample rate select */
789 data = (fsref * 20) / params_rate(params);
790 if (params_rate(params) < 64000)
791 data /= 2;
792 data /= 5;
793 data -= 2;
794 data |= (data << 4);
795 aic3x_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
796
797 if (bypass_pll)
798 return 0;
799
800 /* Use PLL
801 * find an apropriate setup for j, d, r and p by iterating over
802 * p and r - j and d are calculated for each fraction.
803 * Up to 128 values are probed, the closest one wins the game.
804 * The sysclk is divided by 1000 to prevent integer overflows.
805 */
806 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
807
808 for (r = 1; r <= 16; r++)
809 for (p = 1; p <= 8; p++) {
810 int clk, tmp = (codec_clk * pll_r * 10) / pll_p;
811 u8 j = tmp / 10000;
812 u16 d = tmp % 10000;
813
814 if (j > 63)
815 continue;
816
817 if (d != 0 && aic3x->sysclk < 10000000)
818 continue;
819
820 /* This is actually 1000 * ((j + (d/10000)) * r) / p
821 * The term had to be converted to get rid of the
822 * division by 10000 */
823 clk = ((10000 * j * r) + (d * r)) / (10 * p);
824
825 /* check whether this values get closer than the best
826 * ones we had before */
827 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
828 pll_j = j; pll_d = d; pll_r = r; pll_p = p;
829 last_clk = clk;
830 }
831
832 /* Early exit for exact matches */
833 if (clk == codec_clk)
834 break;
835 }
836
837 if (last_clk == 0) {
838 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
839 return -EINVAL;
840 }
841
842 data = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
843 aic3x_write(codec, AIC3X_PLL_PROGA_REG, data | (pll_p << PLLP_SHIFT));
844 aic3x_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG, pll_r << PLLR_SHIFT);
845 aic3x_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
846 aic3x_write(codec, AIC3X_PLL_PROGC_REG, (pll_d >> 6) << PLLD_MSB_SHIFT);
847 aic3x_write(codec, AIC3X_PLL_PROGD_REG,
848 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
849
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100850 return 0;
851}
852
Liam Girdwoode550e172008-07-07 16:07:52 +0100853static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100854{
855 struct snd_soc_codec *codec = dai->codec;
856 u8 ldac_reg = aic3x_read_reg_cache(codec, LDAC_VOL) & ~MUTE_ON;
857 u8 rdac_reg = aic3x_read_reg_cache(codec, RDAC_VOL) & ~MUTE_ON;
858
859 if (mute) {
860 aic3x_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
861 aic3x_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
862 } else {
863 aic3x_write(codec, LDAC_VOL, ldac_reg);
864 aic3x_write(codec, RDAC_VOL, rdac_reg);
865 }
866
867 return 0;
868}
869
Liam Girdwoode550e172008-07-07 16:07:52 +0100870static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100871 int clk_id, unsigned int freq, int dir)
872{
873 struct snd_soc_codec *codec = codec_dai->codec;
874 struct aic3x_priv *aic3x = codec->private_data;
875
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200876 aic3x->sysclk = freq;
877 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100878}
879
Liam Girdwoode550e172008-07-07 16:07:52 +0100880static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100881 unsigned int fmt)
882{
883 struct snd_soc_codec *codec = codec_dai->codec;
884 struct aic3x_priv *aic3x = codec->private_data;
Jarkko Nikula81971a12008-06-25 14:58:45 +0300885 u8 iface_areg, iface_breg;
886
887 iface_areg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
888 iface_breg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100889
890 /* set master/slave audio interface */
891 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
892 case SND_SOC_DAIFMT_CBM_CFM:
893 aic3x->master = 1;
894 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
895 break;
896 case SND_SOC_DAIFMT_CBS_CFS:
897 aic3x->master = 0;
898 break;
899 default:
900 return -EINVAL;
901 }
902
Jarkko Nikula4b7d2832008-10-23 14:27:03 +0300903 /*
904 * match both interface format and signal polarities since they
905 * are fixed
906 */
907 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
908 SND_SOC_DAIFMT_INV_MASK)) {
909 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100910 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +0300911 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100912 iface_breg |= (0x01 << 6);
913 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +0300914 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100915 iface_breg |= (0x02 << 6);
916 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +0300917 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100918 iface_breg |= (0x03 << 6);
919 break;
920 default:
921 return -EINVAL;
922 }
923
924 /* set iface */
925 aic3x_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
926 aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
927
928 return 0;
929}
930
Mark Brown0be98982008-05-19 12:31:28 +0200931static int aic3x_set_bias_level(struct snd_soc_codec *codec,
932 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100933{
934 struct aic3x_priv *aic3x = codec->private_data;
935 u8 reg;
936
Mark Brown0be98982008-05-19 12:31:28 +0200937 switch (level) {
938 case SND_SOC_BIAS_ON:
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100939 /* all power is driven by DAPM system */
940 if (aic3x->master) {
941 /* enable pll */
942 reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
943 aic3x_write(codec, AIC3X_PLL_PROGA_REG,
944 reg | PLL_ENABLE);
945 }
946 break;
Mark Brown0be98982008-05-19 12:31:28 +0200947 case SND_SOC_BIAS_PREPARE:
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100948 break;
Mark Brown0be98982008-05-19 12:31:28 +0200949 case SND_SOC_BIAS_STANDBY:
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100950 /*
951 * all power is driven by DAPM system,
952 * so output power is safe if bypass was set
953 */
954 if (aic3x->master) {
955 /* disable pll */
956 reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
957 aic3x_write(codec, AIC3X_PLL_PROGA_REG,
958 reg & ~PLL_ENABLE);
959 }
960 break;
Mark Brown0be98982008-05-19 12:31:28 +0200961 case SND_SOC_BIAS_OFF:
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100962 /* force all power off */
963 reg = aic3x_read_reg_cache(codec, LINE1L_2_LADC_CTRL);
964 aic3x_write(codec, LINE1L_2_LADC_CTRL, reg & ~LADC_PWR_ON);
965 reg = aic3x_read_reg_cache(codec, LINE1R_2_RADC_CTRL);
966 aic3x_write(codec, LINE1R_2_RADC_CTRL, reg & ~RADC_PWR_ON);
967
968 reg = aic3x_read_reg_cache(codec, DAC_PWR);
969 aic3x_write(codec, DAC_PWR, reg & ~(LDAC_PWR_ON | RDAC_PWR_ON));
970
971 reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
972 aic3x_write(codec, HPLOUT_CTRL, reg & ~HPLOUT_PWR_ON);
973 reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
974 aic3x_write(codec, HPROUT_CTRL, reg & ~HPROUT_PWR_ON);
975
976 reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
977 aic3x_write(codec, HPLCOM_CTRL, reg & ~HPLCOM_PWR_ON);
978 reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
979 aic3x_write(codec, HPRCOM_CTRL, reg & ~HPRCOM_PWR_ON);
980
981 reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
982 aic3x_write(codec, MONOLOPM_CTRL, reg & ~MONOLOPM_PWR_ON);
983
984 reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
985 aic3x_write(codec, LLOPM_CTRL, reg & ~LLOPM_PWR_ON);
986 reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
987 aic3x_write(codec, RLOPM_CTRL, reg & ~RLOPM_PWR_ON);
988
989 if (aic3x->master) {
990 /* disable pll */
991 reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
992 aic3x_write(codec, AIC3X_PLL_PROGA_REG,
993 reg & ~PLL_ENABLE);
994 }
995 break;
996 }
Mark Brown0be98982008-05-19 12:31:28 +0200997 codec->bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100998
999 return 0;
1000}
1001
Daniel Mack54e7e612008-04-30 16:20:52 +02001002void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
1003{
1004 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1005 u8 bit = gpio ? 3: 0;
1006 u8 val = aic3x_read_reg_cache(codec, reg) & ~(1 << bit);
1007 aic3x_write(codec, reg, val | (!!state << bit));
1008}
1009EXPORT_SYMBOL_GPL(aic3x_set_gpio);
1010
1011int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
1012{
1013 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1014 u8 val, bit = gpio ? 2: 1;
1015
1016 aic3x_read(codec, reg, &val);
1017 return (val >> bit) & 1;
1018}
1019EXPORT_SYMBOL_GPL(aic3x_get_gpio);
1020
1021int aic3x_headset_detected(struct snd_soc_codec *codec)
1022{
1023 u8 val;
1024 aic3x_read(codec, AIC3X_RT_IRQ_FLAGS_REG, &val);
1025 return (val >> 2) & 1;
1026}
1027EXPORT_SYMBOL_GPL(aic3x_headset_detected);
1028
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001029#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1030#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1031 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1032
Liam Girdwoode550e172008-07-07 16:07:52 +01001033struct snd_soc_dai aic3x_dai = {
Jarkko Nikulae78cc182008-10-07 14:49:23 +03001034 .name = "tlv320aic3x",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001035 .playback = {
1036 .stream_name = "Playback",
1037 .channels_min = 1,
1038 .channels_max = 2,
1039 .rates = AIC3X_RATES,
1040 .formats = AIC3X_FORMATS,},
1041 .capture = {
1042 .stream_name = "Capture",
1043 .channels_min = 1,
1044 .channels_max = 2,
1045 .rates = AIC3X_RATES,
1046 .formats = AIC3X_FORMATS,},
1047 .ops = {
1048 .hw_params = aic3x_hw_params,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001049 .digital_mute = aic3x_mute,
1050 .set_sysclk = aic3x_set_dai_sysclk,
1051 .set_fmt = aic3x_set_dai_fmt,
1052 }
1053};
1054EXPORT_SYMBOL_GPL(aic3x_dai);
1055
1056static int aic3x_suspend(struct platform_device *pdev, pm_message_t state)
1057{
1058 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
1059 struct snd_soc_codec *codec = socdev->codec;
1060
Mark Brown0be98982008-05-19 12:31:28 +02001061 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001062
1063 return 0;
1064}
1065
1066static int aic3x_resume(struct platform_device *pdev)
1067{
1068 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
1069 struct snd_soc_codec *codec = socdev->codec;
1070 int i;
1071 u8 data[2];
1072 u8 *cache = codec->reg_cache;
1073
1074 /* Sync reg_cache with the hardware */
1075 for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++) {
1076 data[0] = i;
1077 data[1] = cache[i];
1078 codec->hw_write(codec->control_data, data, 2);
1079 }
1080
Mark Brown0be98982008-05-19 12:31:28 +02001081 aic3x_set_bias_level(codec, codec->suspend_bias_level);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001082
1083 return 0;
1084}
1085
1086/*
1087 * initialise the AIC3X driver
1088 * register the mixer and dsp interfaces with the kernel
1089 */
1090static int aic3x_init(struct snd_soc_device *socdev)
1091{
1092 struct snd_soc_codec *codec = socdev->codec;
Daniel Mack54e7e612008-04-30 16:20:52 +02001093 struct aic3x_setup_data *setup = socdev->codec_data;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001094 int reg, ret = 0;
1095
Jarkko Nikulae78cc182008-10-07 14:49:23 +03001096 codec->name = "tlv320aic3x";
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001097 codec->owner = THIS_MODULE;
1098 codec->read = aic3x_read_reg_cache;
1099 codec->write = aic3x_write;
Mark Brown0be98982008-05-19 12:31:28 +02001100 codec->set_bias_level = aic3x_set_bias_level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001101 codec->dai = &aic3x_dai;
1102 codec->num_dai = 1;
Mark Brownae2ff192008-06-11 13:47:08 +01001103 codec->reg_cache_size = ARRAY_SIZE(aic3x_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001104 codec->reg_cache = kmemdup(aic3x_reg, sizeof(aic3x_reg), GFP_KERNEL);
1105 if (codec->reg_cache == NULL)
1106 return -ENOMEM;
1107
1108 aic3x_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1109 aic3x_write(codec, AIC3X_RESET, SOFT_RESET);
1110
1111 /* register pcms */
1112 ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
1113 if (ret < 0) {
1114 printk(KERN_ERR "aic3x: failed to create pcms\n");
1115 goto pcm_err;
1116 }
1117
1118 /* DAC default volume and mute */
1119 aic3x_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1120 aic3x_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
1121
1122 /* DAC to HP default volume and route to Output mixer */
1123 aic3x_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1124 aic3x_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1125 aic3x_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1126 aic3x_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1127 /* DAC to Line Out default volume and route to Output mixer */
1128 aic3x_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1129 aic3x_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1130 /* DAC to Mono Line Out default volume and route to Output mixer */
1131 aic3x_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1132 aic3x_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1133
1134 /* unmute all outputs */
1135 reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
1136 aic3x_write(codec, LLOPM_CTRL, reg | UNMUTE);
1137 reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
1138 aic3x_write(codec, RLOPM_CTRL, reg | UNMUTE);
1139 reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
1140 aic3x_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
1141 reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
1142 aic3x_write(codec, HPLOUT_CTRL, reg | UNMUTE);
1143 reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
1144 aic3x_write(codec, HPROUT_CTRL, reg | UNMUTE);
1145 reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
1146 aic3x_write(codec, HPLCOM_CTRL, reg | UNMUTE);
1147 reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
1148 aic3x_write(codec, HPRCOM_CTRL, reg | UNMUTE);
1149
1150 /* ADC default volume and unmute */
1151 aic3x_write(codec, LADC_VOL, DEFAULT_GAIN);
1152 aic3x_write(codec, RADC_VOL, DEFAULT_GAIN);
1153 /* By default route Line1 to ADC PGA mixer */
1154 aic3x_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1155 aic3x_write(codec, LINE1R_2_RADC_CTRL, 0x0);
1156
1157 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
1158 aic3x_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1159 aic3x_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1160 aic3x_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1161 aic3x_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
1162 /* PGA to Line Out default volume, disconnect from Output Mixer */
1163 aic3x_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1164 aic3x_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
1165 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
1166 aic3x_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1167 aic3x_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
1168
1169 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
1170 aic3x_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1171 aic3x_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1172 aic3x_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1173 aic3x_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
1174 /* Line2 Line Out default volume, disconnect from Output Mixer */
1175 aic3x_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1176 aic3x_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
1177 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
1178 aic3x_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1179 aic3x_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
1180
1181 /* off, with power on */
Mark Brown0be98982008-05-19 12:31:28 +02001182 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001183
Daniel Mack54e7e612008-04-30 16:20:52 +02001184 /* setup GPIO functions */
1185 aic3x_write(codec, AIC3X_GPIO1_REG, (setup->gpio_func[0] & 0xf) << 4);
1186 aic3x_write(codec, AIC3X_GPIO2_REG, (setup->gpio_func[1] & 0xf) << 4);
1187
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001188 aic3x_add_controls(codec);
1189 aic3x_add_widgets(codec);
Mark Brown968a6022008-11-28 11:49:07 +00001190 ret = snd_soc_init_card(socdev);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001191 if (ret < 0) {
1192 printk(KERN_ERR "aic3x: failed to register card\n");
1193 goto card_err;
1194 }
1195
1196 return ret;
1197
1198card_err:
1199 snd_soc_free_pcms(socdev);
1200 snd_soc_dapm_free(socdev);
1201pcm_err:
1202 kfree(codec->reg_cache);
1203 return ret;
1204}
1205
1206static struct snd_soc_device *aic3x_socdev;
1207
1208#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1209/*
1210 * AIC3X 2 wire address can be up to 4 devices with device addresses
1211 * 0x18, 0x19, 0x1A, 0x1B
1212 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001213
1214/*
1215 * If the i2c layer weren't so broken, we could pass this kind of data
1216 * around
1217 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001218static int aic3x_i2c_probe(struct i2c_client *i2c,
1219 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001220{
1221 struct snd_soc_device *socdev = aic3x_socdev;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001222 struct snd_soc_codec *codec = socdev->codec;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001223 int ret;
1224
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001225 i2c_set_clientdata(i2c, codec);
1226 codec->control_data = i2c;
1227
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001228 ret = aic3x_init(socdev);
Jean Delvareba8ed122008-09-22 14:15:53 +02001229 if (ret < 0)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001230 printk(KERN_ERR "aic3x: failed to initialise AIC3X\n");
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001231 return ret;
1232}
1233
Jean Delvareba8ed122008-09-22 14:15:53 +02001234static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001235{
1236 struct snd_soc_codec *codec = i2c_get_clientdata(client);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237 kfree(codec->reg_cache);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001238 return 0;
1239}
1240
Jean Delvareba8ed122008-09-22 14:15:53 +02001241static const struct i2c_device_id aic3x_i2c_id[] = {
1242 { "tlv320aic3x", 0 },
1243 { }
1244};
1245MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001246
1247/* machine i2c codec control layer */
1248static struct i2c_driver aic3x_i2c_driver = {
1249 .driver = {
1250 .name = "aic3x I2C Codec",
1251 .owner = THIS_MODULE,
1252 },
Jean Delvareba8ed122008-09-22 14:15:53 +02001253 .probe = aic3x_i2c_probe,
1254 .remove = aic3x_i2c_remove,
1255 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001256};
Daniel Mack54e7e612008-04-30 16:20:52 +02001257
1258static int aic3x_i2c_read(struct i2c_client *client, u8 *value, int len)
1259{
1260 value[0] = i2c_smbus_read_byte_data(client, value[0]);
1261 return (len == 1);
1262}
Jean Delvareba8ed122008-09-22 14:15:53 +02001263
1264static int aic3x_add_i2c_device(struct platform_device *pdev,
1265 const struct aic3x_setup_data *setup)
1266{
1267 struct i2c_board_info info;
1268 struct i2c_adapter *adapter;
1269 struct i2c_client *client;
1270 int ret;
1271
1272 ret = i2c_add_driver(&aic3x_i2c_driver);
1273 if (ret != 0) {
1274 dev_err(&pdev->dev, "can't add i2c driver\n");
1275 return ret;
1276 }
1277
1278 memset(&info, 0, sizeof(struct i2c_board_info));
1279 info.addr = setup->i2c_address;
1280 strlcpy(info.type, "tlv320aic3x", I2C_NAME_SIZE);
1281
1282 adapter = i2c_get_adapter(setup->i2c_bus);
1283 if (!adapter) {
1284 dev_err(&pdev->dev, "can't get i2c adapter %d\n",
1285 setup->i2c_bus);
1286 goto err_driver;
1287 }
1288
1289 client = i2c_new_device(adapter, &info);
1290 i2c_put_adapter(adapter);
1291 if (!client) {
1292 dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
1293 (unsigned int)info.addr);
1294 goto err_driver;
1295 }
1296
1297 return 0;
1298
1299err_driver:
1300 i2c_del_driver(&aic3x_i2c_driver);
1301 return -ENODEV;
1302}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001303#endif
1304
1305static int aic3x_probe(struct platform_device *pdev)
1306{
1307 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
1308 struct aic3x_setup_data *setup;
1309 struct snd_soc_codec *codec;
1310 struct aic3x_priv *aic3x;
1311 int ret = 0;
1312
1313 printk(KERN_INFO "AIC3X Audio Codec %s\n", AIC3X_VERSION);
1314
1315 setup = socdev->codec_data;
1316 codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
1317 if (codec == NULL)
1318 return -ENOMEM;
1319
1320 aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
1321 if (aic3x == NULL) {
1322 kfree(codec);
1323 return -ENOMEM;
1324 }
1325
1326 codec->private_data = aic3x;
1327 socdev->codec = codec;
1328 mutex_init(&codec->mutex);
1329 INIT_LIST_HEAD(&codec->dapm_widgets);
1330 INIT_LIST_HEAD(&codec->dapm_paths);
1331
1332 aic3x_socdev = socdev;
1333#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1334 if (setup->i2c_address) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001335 codec->hw_write = (hw_write_t) i2c_master_send;
Daniel Mack54e7e612008-04-30 16:20:52 +02001336 codec->hw_read = (hw_read_t) aic3x_i2c_read;
Jean Delvareba8ed122008-09-22 14:15:53 +02001337 ret = aic3x_add_i2c_device(pdev, setup);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001338 }
1339#else
1340 /* Add other interfaces here */
1341#endif
Jean Delvare3051e412008-08-25 11:49:20 +01001342
1343 if (ret != 0) {
1344 kfree(codec->private_data);
1345 kfree(codec);
1346 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001347 return ret;
1348}
1349
1350static int aic3x_remove(struct platform_device *pdev)
1351{
1352 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
1353 struct snd_soc_codec *codec = socdev->codec;
1354
1355 /* power down chip */
1356 if (codec->control_data)
Mark Brown0be98982008-05-19 12:31:28 +02001357 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001358
1359 snd_soc_free_pcms(socdev);
1360 snd_soc_dapm_free(socdev);
1361#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
Jean Delvareba8ed122008-09-22 14:15:53 +02001362 i2c_unregister_device(codec->control_data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001363 i2c_del_driver(&aic3x_i2c_driver);
1364#endif
1365 kfree(codec->private_data);
1366 kfree(codec);
1367
1368 return 0;
1369}
1370
1371struct snd_soc_codec_device soc_codec_dev_aic3x = {
1372 .probe = aic3x_probe,
1373 .remove = aic3x_remove,
1374 .suspend = aic3x_suspend,
1375 .resume = aic3x_resume,
1376};
1377EXPORT_SYMBOL_GPL(soc_codec_dev_aic3x);
1378
1379MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1380MODULE_AUTHOR("Vladimir Barinov");
1381MODULE_LICENSE("GPL");