blob: 120baaa90754c7672b5e915553149467ed2c01d9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2
3 8139too.c: A RealTek RTL-8139 Fast Ethernet driver for Linux.
4
5 Maintained by Jeff Garzik <jgarzik@pobox.com>
6 Copyright 2000-2002 Jeff Garzik
7
8 Much code comes from Donald Becker's rtl8139.c driver,
9 versions 1.13 and older. This driver was originally based
10 on rtl8139.c version 1.07. Header of rtl8139.c version 1.13:
11
12 -----<snip>-----
13
14 Written 1997-2001 by Donald Becker.
15 This software may be used and distributed according to the
16 terms of the GNU General Public License (GPL), incorporated
17 herein by reference. Drivers based on or derived from this
18 code fall under the GPL and must retain the authorship,
19 copyright and license notice. This file is not a complete
20 program and may only be used when the entire operating
21 system is licensed under the GPL.
22
23 This driver is for boards based on the RTL8129 and RTL8139
24 PCI ethernet chips.
25
26 The author may be reached as becker@scyld.com, or C/O Scyld
27 Computing Corporation 410 Severn Ave., Suite 210 Annapolis
28 MD 21403
29
30 Support and updates available at
31 http://www.scyld.com/network/rtl8139.html
32
33 Twister-tuning table provided by Kinston
34 <shangh@realtek.com.tw>.
35
36 -----<snip>-----
37
38 This software may be used and distributed according to the terms
39 of the GNU General Public License, incorporated herein by reference.
40
41 Contributors:
42
43 Donald Becker - he wrote the original driver, kudos to him!
44 (but please don't e-mail him for support, this isn't his driver)
45
46 Tigran Aivazian - bug fixes, skbuff free cleanup
47
48 Martin Mares - suggestions for PCI cleanup
49
50 David S. Miller - PCI DMA and softnet updates
51
52 Ernst Gill - fixes ported from BSD driver
53
54 Daniel Kobras - identified specific locations of
55 posted MMIO write bugginess
56
57 Gerard Sharp - bug fix, testing and feedback
58
59 David Ford - Rx ring wrap fix
60
61 Dan DeMaggio - swapped RTL8139 cards with me, and allowed me
62 to find and fix a crucial bug on older chipsets.
63
64 Donald Becker/Chris Butterworth/Marcus Westergren -
65 Noticed various Rx packet size-related buglets.
66
67 Santiago Garcia Mantinan - testing and feedback
68
69 Jens David - 2.2.x kernel backports
70
71 Martin Dennett - incredibly helpful insight on undocumented
72 features of the 8139 chips
73
74 Jean-Jacques Michel - bug fix
75
76 Tobias Ringström - Rx interrupt status checking suggestion
77
78 Andrew Morton - Clear blocked signals, avoid
79 buffer overrun setting current->comm.
80
81 Kalle Olavi Niemitalo - Wake-on-LAN ioctls
82
83 Robert Kuebel - Save kernel thread from dying on any signal.
84
85 Submitting bug reports:
86
87 "rtl8139-diag -mmmaaavvveefN" output
88 enable RTL8139_DEBUG below, and look at 'dmesg' or kernel log
89
90*/
91
92#define DRV_NAME "8139too"
93#define DRV_VERSION "0.9.27"
94
95
96#include <linux/config.h>
97#include <linux/module.h>
98#include <linux/kernel.h>
99#include <linux/compiler.h>
100#include <linux/pci.h>
101#include <linux/init.h>
102#include <linux/ioport.h>
103#include <linux/netdevice.h>
104#include <linux/etherdevice.h>
105#include <linux/rtnetlink.h>
106#include <linux/delay.h>
107#include <linux/ethtool.h>
108#include <linux/mii.h>
109#include <linux/completion.h>
110#include <linux/crc32.h>
111#include <asm/io.h>
112#include <asm/uaccess.h>
113#include <asm/irq.h>
114
115#define RTL8139_DRIVER_NAME DRV_NAME " Fast Ethernet driver " DRV_VERSION
116#define PFX DRV_NAME ": "
117
118/* Default Message level */
119#define RTL8139_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
120 NETIF_MSG_PROBE | \
121 NETIF_MSG_LINK)
122
123
124/* enable PIO instead of MMIO, if CONFIG_8139TOO_PIO is selected */
125#ifdef CONFIG_8139TOO_PIO
126#define USE_IO_OPS 1
127#endif
128
Olaf Hering44456d32005-07-27 11:45:17 -0700129/* define to 1, 2 or 3 to enable copious debugging info */
130#define RTL8139_DEBUG 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132/* define to 1 to disable lightweight runtime debugging checks */
133#undef RTL8139_NDEBUG
134
135
Olaf Hering44456d32005-07-27 11:45:17 -0700136#if RTL8139_DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/* note: prints function name for you */
138# define DPRINTK(fmt, args...) printk(KERN_DEBUG "%s: " fmt, __FUNCTION__ , ## args)
139#else
140# define DPRINTK(fmt, args...)
141#endif
142
143#ifdef RTL8139_NDEBUG
144# define assert(expr) do {} while (0)
145#else
146# define assert(expr) \
147 if(unlikely(!(expr))) { \
148 printk(KERN_ERR "Assertion failed! %s,%s,%s,line=%d\n", \
149 #expr,__FILE__,__FUNCTION__,__LINE__); \
150 }
151#endif
152
153
154/* A few user-configurable values. */
155/* media options */
156#define MAX_UNITS 8
157static int media[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
158static int full_duplex[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
159
160/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
161 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
162static int multicast_filter_limit = 32;
163
164/* bitmapped message enable number */
165static int debug = -1;
166
167/*
168 * Receive ring size
169 * Warning: 64K ring has hardware issues and may lock up.
170 */
171#if defined(CONFIG_SH_DREAMCAST)
172#define RX_BUF_IDX 1 /* 16K ring */
173#else
174#define RX_BUF_IDX 2 /* 32K ring */
175#endif
176#define RX_BUF_LEN (8192 << RX_BUF_IDX)
177#define RX_BUF_PAD 16
178#define RX_BUF_WRAP_PAD 2048 /* spare padding to handle lack of packet wrap */
179
180#if RX_BUF_LEN == 65536
181#define RX_BUF_TOT_LEN RX_BUF_LEN
182#else
183#define RX_BUF_TOT_LEN (RX_BUF_LEN + RX_BUF_PAD + RX_BUF_WRAP_PAD)
184#endif
185
186/* Number of Tx descriptor registers. */
187#define NUM_TX_DESC 4
188
189/* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
190#define MAX_ETH_FRAME_SIZE 1536
191
192/* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
193#define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
194#define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
195
196/* PCI Tuning Parameters
197 Threshold is bytes transferred to chip before transmission starts. */
198#define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */
199
200/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
201#define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
202#define RX_DMA_BURST 7 /* Maximum PCI burst, '6' is 1024 */
203#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
204#define TX_RETRY 8 /* 0-15. retries = 16 + (TX_RETRY * 16) */
205
206/* Operational parameters that usually are not changed. */
207/* Time in jiffies before concluding the transmitter is hung. */
208#define TX_TIMEOUT (6*HZ)
209
210
211enum {
212 HAS_MII_XCVR = 0x010000,
213 HAS_CHIP_XCVR = 0x020000,
214 HAS_LNK_CHNG = 0x040000,
215};
216
217#define RTL_NUM_STATS 4 /* number of ETHTOOL_GSTATS u64's */
218#define RTL_REGS_VER 1 /* version of reg. data in ETHTOOL_GREGS */
219#define RTL_MIN_IO_SIZE 0x80
220#define RTL8139B_IO_SIZE 256
221
222#define RTL8129_CAPS HAS_MII_XCVR
223#define RTL8139_CAPS HAS_CHIP_XCVR|HAS_LNK_CHNG
224
225typedef enum {
226 RTL8139 = 0,
227 RTL8129,
228} board_t;
229
230
231/* indexed by board_t, above */
232static struct {
233 const char *name;
234 u32 hw_flags;
235} board_info[] __devinitdata = {
236 { "RealTek RTL8139", RTL8139_CAPS },
237 { "RealTek RTL8129", RTL8129_CAPS },
238};
239
240
241static struct pci_device_id rtl8139_pci_tbl[] = {
242 {0x10ec, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
243 {0x10ec, 0x8138, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
244 {0x1113, 0x1211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
245 {0x1500, 0x1360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
246 {0x4033, 0x1360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
247 {0x1186, 0x1300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
248 {0x1186, 0x1340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
249 {0x13d1, 0xab06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
250 {0x1259, 0xa117, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
251 {0x1259, 0xa11e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
252 {0x14ea, 0xab06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
253 {0x14ea, 0xab07, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
254 {0x11db, 0x1234, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
255 {0x1432, 0x9130, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
256 {0x02ac, 0x1012, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
257 {0x018a, 0x0106, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
258 {0x126c, 0x1211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
259 {0x1743, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
260 {0x021b, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
261
262#ifdef CONFIG_SH_SECUREEDGE5410
263 /* Bogus 8139 silicon reports 8129 without external PROM :-( */
264 {0x10ec, 0x8129, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
265#endif
266#ifdef CONFIG_8139TOO_8129
267 {0x10ec, 0x8129, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8129 },
268#endif
269
270 /* some crazy cards report invalid vendor ids like
271 * 0x0001 here. The other ids are valid and constant,
272 * so we simply don't match on the main vendor id.
273 */
274 {PCI_ANY_ID, 0x8139, 0x10ec, 0x8139, 0, 0, RTL8139 },
275 {PCI_ANY_ID, 0x8139, 0x1186, 0x1300, 0, 0, RTL8139 },
276 {PCI_ANY_ID, 0x8139, 0x13d1, 0xab06, 0, 0, RTL8139 },
277
278 {0,}
279};
280MODULE_DEVICE_TABLE (pci, rtl8139_pci_tbl);
281
282static struct {
283 const char str[ETH_GSTRING_LEN];
284} ethtool_stats_keys[] = {
285 { "early_rx" },
286 { "tx_buf_mapped" },
287 { "tx_timeouts" },
288 { "rx_lost_in_ring" },
289};
290
291/* The rest of these values should never change. */
292
293/* Symbolic offsets to registers. */
294enum RTL8139_registers {
295 MAC0 = 0, /* Ethernet hardware address. */
296 MAR0 = 8, /* Multicast filter. */
297 TxStatus0 = 0x10, /* Transmit status (Four 32bit registers). */
298 TxAddr0 = 0x20, /* Tx descriptors (also four 32bit). */
299 RxBuf = 0x30,
300 ChipCmd = 0x37,
301 RxBufPtr = 0x38,
302 RxBufAddr = 0x3A,
303 IntrMask = 0x3C,
304 IntrStatus = 0x3E,
305 TxConfig = 0x40,
306 RxConfig = 0x44,
307 Timer = 0x48, /* A general-purpose counter. */
308 RxMissed = 0x4C, /* 24 bits valid, write clears. */
309 Cfg9346 = 0x50,
310 Config0 = 0x51,
311 Config1 = 0x52,
312 FlashReg = 0x54,
313 MediaStatus = 0x58,
314 Config3 = 0x59,
315 Config4 = 0x5A, /* absent on RTL-8139A */
316 HltClk = 0x5B,
317 MultiIntr = 0x5C,
318 TxSummary = 0x60,
319 BasicModeCtrl = 0x62,
320 BasicModeStatus = 0x64,
321 NWayAdvert = 0x66,
322 NWayLPAR = 0x68,
323 NWayExpansion = 0x6A,
324 /* Undocumented registers, but required for proper operation. */
325 FIFOTMS = 0x70, /* FIFO Control and test. */
326 CSCR = 0x74, /* Chip Status and Configuration Register. */
327 PARA78 = 0x78,
328 PARA7c = 0x7c, /* Magic transceiver parameter register. */
329 Config5 = 0xD8, /* absent on RTL-8139A */
330};
331
332enum ClearBitMasks {
333 MultiIntrClear = 0xF000,
334 ChipCmdClear = 0xE2,
335 Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
336};
337
338enum ChipCmdBits {
339 CmdReset = 0x10,
340 CmdRxEnb = 0x08,
341 CmdTxEnb = 0x04,
342 RxBufEmpty = 0x01,
343};
344
345/* Interrupt register bits, using my own meaningful names. */
346enum IntrStatusBits {
347 PCIErr = 0x8000,
348 PCSTimeout = 0x4000,
349 RxFIFOOver = 0x40,
350 RxUnderrun = 0x20,
351 RxOverflow = 0x10,
352 TxErr = 0x08,
353 TxOK = 0x04,
354 RxErr = 0x02,
355 RxOK = 0x01,
356
357 RxAckBits = RxFIFOOver | RxOverflow | RxOK,
358};
359
360enum TxStatusBits {
361 TxHostOwns = 0x2000,
362 TxUnderrun = 0x4000,
363 TxStatOK = 0x8000,
364 TxOutOfWindow = 0x20000000,
365 TxAborted = 0x40000000,
366 TxCarrierLost = 0x80000000,
367};
368enum RxStatusBits {
369 RxMulticast = 0x8000,
370 RxPhysical = 0x4000,
371 RxBroadcast = 0x2000,
372 RxBadSymbol = 0x0020,
373 RxRunt = 0x0010,
374 RxTooLong = 0x0008,
375 RxCRCErr = 0x0004,
376 RxBadAlign = 0x0002,
377 RxStatusOK = 0x0001,
378};
379
380/* Bits in RxConfig. */
381enum rx_mode_bits {
382 AcceptErr = 0x20,
383 AcceptRunt = 0x10,
384 AcceptBroadcast = 0x08,
385 AcceptMulticast = 0x04,
386 AcceptMyPhys = 0x02,
387 AcceptAllPhys = 0x01,
388};
389
390/* Bits in TxConfig. */
391enum tx_config_bits {
392
393 /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
394 TxIFGShift = 24,
395 TxIFG84 = (0 << TxIFGShift), /* 8.4us / 840ns (10 / 100Mbps) */
396 TxIFG88 = (1 << TxIFGShift), /* 8.8us / 880ns (10 / 100Mbps) */
397 TxIFG92 = (2 << TxIFGShift), /* 9.2us / 920ns (10 / 100Mbps) */
398 TxIFG96 = (3 << TxIFGShift), /* 9.6us / 960ns (10 / 100Mbps) */
399
400 TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
401 TxCRC = (1 << 16), /* DISABLE appending CRC to end of Tx packets */
402 TxClearAbt = (1 << 0), /* Clear abort (WO) */
403 TxDMAShift = 8, /* DMA burst value (0-7) is shifted this many bits */
404 TxRetryShift = 4, /* TXRR value (0-15) is shifted this many bits */
405
406 TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
407};
408
409/* Bits in Config1 */
410enum Config1Bits {
411 Cfg1_PM_Enable = 0x01,
412 Cfg1_VPD_Enable = 0x02,
413 Cfg1_PIO = 0x04,
414 Cfg1_MMIO = 0x08,
415 LWAKE = 0x10, /* not on 8139, 8139A */
416 Cfg1_Driver_Load = 0x20,
417 Cfg1_LED0 = 0x40,
418 Cfg1_LED1 = 0x80,
419 SLEEP = (1 << 1), /* only on 8139, 8139A */
420 PWRDN = (1 << 0), /* only on 8139, 8139A */
421};
422
423/* Bits in Config3 */
424enum Config3Bits {
425 Cfg3_FBtBEn = (1 << 0), /* 1 = Fast Back to Back */
426 Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
427 Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
428 Cfg3_CardB_En = (1 << 3), /* 1 = enable CardBus registers */
429 Cfg3_LinkUp = (1 << 4), /* 1 = wake up on link up */
430 Cfg3_Magic = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
431 Cfg3_PARM_En = (1 << 6), /* 0 = software can set twister parameters */
432 Cfg3_GNTSel = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
433};
434
435/* Bits in Config4 */
436enum Config4Bits {
437 LWPTN = (1 << 2), /* not on 8139, 8139A */
438};
439
440/* Bits in Config5 */
441enum Config5Bits {
442 Cfg5_PME_STS = (1 << 0), /* 1 = PCI reset resets PME_Status */
443 Cfg5_LANWake = (1 << 1), /* 1 = enable LANWake signal */
444 Cfg5_LDPS = (1 << 2), /* 0 = save power when link is down */
445 Cfg5_FIFOAddrPtr = (1 << 3), /* Realtek internal SRAM testing */
446 Cfg5_UWF = (1 << 4), /* 1 = accept unicast wakeup frame */
447 Cfg5_MWF = (1 << 5), /* 1 = accept multicast wakeup frame */
448 Cfg5_BWF = (1 << 6), /* 1 = accept broadcast wakeup frame */
449};
450
451enum RxConfigBits {
452 /* rx fifo threshold */
453 RxCfgFIFOShift = 13,
454 RxCfgFIFONone = (7 << RxCfgFIFOShift),
455
456 /* Max DMA burst */
457 RxCfgDMAShift = 8,
458 RxCfgDMAUnlimited = (7 << RxCfgDMAShift),
459
460 /* rx ring buffer length */
461 RxCfgRcv8K = 0,
462 RxCfgRcv16K = (1 << 11),
463 RxCfgRcv32K = (1 << 12),
464 RxCfgRcv64K = (1 << 11) | (1 << 12),
465
466 /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
467 RxNoWrap = (1 << 7),
468};
469
470/* Twister tuning parameters from RealTek.
471 Completely undocumented, but required to tune bad links on some boards. */
472enum CSCRBits {
473 CSCR_LinkOKBit = 0x0400,
474 CSCR_LinkChangeBit = 0x0800,
475 CSCR_LinkStatusBits = 0x0f000,
476 CSCR_LinkDownOffCmd = 0x003c0,
477 CSCR_LinkDownCmd = 0x0f3c0,
478};
479
480enum Cfg9346Bits {
481 Cfg9346_Lock = 0x00,
482 Cfg9346_Unlock = 0xC0,
483};
484
485typedef enum {
486 CH_8139 = 0,
487 CH_8139_K,
488 CH_8139A,
489 CH_8139A_G,
490 CH_8139B,
491 CH_8130,
492 CH_8139C,
493 CH_8100,
494 CH_8100B_8139D,
495 CH_8101,
496} chip_t;
497
498enum chip_flags {
499 HasHltClk = (1 << 0),
500 HasLWake = (1 << 1),
501};
502
503#define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
504 (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
505#define HW_REVID_MASK HW_REVID(1, 1, 1, 1, 1, 1, 1)
506
507/* directly indexed by chip_t, above */
508const static struct {
509 const char *name;
510 u32 version; /* from RTL8139C/RTL8139D docs */
511 u32 flags;
512} rtl_chip_info[] = {
513 { "RTL-8139",
514 HW_REVID(1, 0, 0, 0, 0, 0, 0),
515 HasHltClk,
516 },
517
518 { "RTL-8139 rev K",
519 HW_REVID(1, 1, 0, 0, 0, 0, 0),
520 HasHltClk,
521 },
522
523 { "RTL-8139A",
524 HW_REVID(1, 1, 1, 0, 0, 0, 0),
525 HasHltClk, /* XXX undocumented? */
526 },
527
528 { "RTL-8139A rev G",
529 HW_REVID(1, 1, 1, 0, 0, 1, 0),
530 HasHltClk, /* XXX undocumented? */
531 },
532
533 { "RTL-8139B",
534 HW_REVID(1, 1, 1, 1, 0, 0, 0),
535 HasLWake,
536 },
537
538 { "RTL-8130",
539 HW_REVID(1, 1, 1, 1, 1, 0, 0),
540 HasLWake,
541 },
542
543 { "RTL-8139C",
544 HW_REVID(1, 1, 1, 0, 1, 0, 0),
545 HasLWake,
546 },
547
548 { "RTL-8100",
549 HW_REVID(1, 1, 1, 1, 0, 1, 0),
550 HasLWake,
551 },
552
553 { "RTL-8100B/8139D",
554 HW_REVID(1, 1, 1, 0, 1, 0, 1),
John W. Linville7645bae2005-10-18 21:31:00 -0400555 HasHltClk /* XXX undocumented? */
556 | HasLWake,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 },
558
559 { "RTL-8101",
560 HW_REVID(1, 1, 1, 0, 1, 1, 1),
561 HasLWake,
562 },
563};
564
565struct rtl_extra_stats {
566 unsigned long early_rx;
567 unsigned long tx_buf_mapped;
568 unsigned long tx_timeouts;
569 unsigned long rx_lost_in_ring;
570};
571
572struct rtl8139_private {
Pekka Enberg22f714b2005-05-12 19:38:47 -0400573 void __iomem *mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 int drv_flags;
575 struct pci_dev *pci_dev;
576 u32 msg_enable;
577 struct net_device_stats stats;
578 unsigned char *rx_ring;
579 unsigned int cur_rx; /* Index into the Rx buffer of next Rx pkt. */
580 unsigned int tx_flag;
581 unsigned long cur_tx;
582 unsigned long dirty_tx;
583 unsigned char *tx_buf[NUM_TX_DESC]; /* Tx bounce buffers */
584 unsigned char *tx_bufs; /* Tx bounce buffer region. */
585 dma_addr_t rx_ring_dma;
586 dma_addr_t tx_bufs_dma;
587 signed char phys[4]; /* MII device addresses. */
588 char twistie, twist_row, twist_col; /* Twister tune state. */
Jeff Garzik38b492a2005-11-04 22:36:28 -0500589 unsigned int default_port : 4; /* Last dev->if_port value. */
590 unsigned int have_thread : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 spinlock_t lock;
592 spinlock_t rx_lock;
593 chip_t chipset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 u32 rx_config;
595 struct rtl_extra_stats xstats;
Jeff Garzika15e0382005-10-31 07:59:37 -0500596
597 struct work_struct thread;
Jeff Garzika15e0382005-10-31 07:59:37 -0500598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 struct mii_if_info mii;
600 unsigned int regs_len;
601 unsigned long fifo_copy_timeout;
602};
603
604MODULE_AUTHOR ("Jeff Garzik <jgarzik@pobox.com>");
605MODULE_DESCRIPTION ("RealTek RTL-8139 Fast Ethernet driver");
606MODULE_LICENSE("GPL");
607MODULE_VERSION(DRV_VERSION);
608
609module_param(multicast_filter_limit, int, 0);
610module_param_array(media, int, NULL, 0);
611module_param_array(full_duplex, int, NULL, 0);
612module_param(debug, int, 0);
613MODULE_PARM_DESC (debug, "8139too bitmapped message enable number");
614MODULE_PARM_DESC (multicast_filter_limit, "8139too maximum number of filtered multicast addresses");
615MODULE_PARM_DESC (media, "8139too: Bits 4+9: force full duplex, bit 5: 100Mbps");
616MODULE_PARM_DESC (full_duplex, "8139too: Force full duplex for board(s) (1)");
617
Pekka Enberg22f714b2005-05-12 19:38:47 -0400618static int read_eeprom (void __iomem *ioaddr, int location, int addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619static int rtl8139_open (struct net_device *dev);
620static int mdio_read (struct net_device *dev, int phy_id, int location);
621static void mdio_write (struct net_device *dev, int phy_id, int location,
622 int val);
Jeff Garzika15e0382005-10-31 07:59:37 -0500623static void rtl8139_start_thread(struct rtl8139_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624static void rtl8139_tx_timeout (struct net_device *dev);
625static void rtl8139_init_ring (struct net_device *dev);
626static int rtl8139_start_xmit (struct sk_buff *skb,
627 struct net_device *dev);
628static int rtl8139_poll(struct net_device *dev, int *budget);
629#ifdef CONFIG_NET_POLL_CONTROLLER
630static void rtl8139_poll_controller(struct net_device *dev);
631#endif
632static irqreturn_t rtl8139_interrupt (int irq, void *dev_instance,
633 struct pt_regs *regs);
634static int rtl8139_close (struct net_device *dev);
635static int netdev_ioctl (struct net_device *dev, struct ifreq *rq, int cmd);
636static struct net_device_stats *rtl8139_get_stats (struct net_device *dev);
637static void rtl8139_set_rx_mode (struct net_device *dev);
638static void __set_rx_mode (struct net_device *dev);
639static void rtl8139_hw_start (struct net_device *dev);
Jeff Garzika15e0382005-10-31 07:59:37 -0500640static void rtl8139_thread (void *_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641static struct ethtool_ops rtl8139_ethtool_ops;
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643/* write MMIO register, with flush */
644/* Flush avoids rtl8139 bug w/ posted MMIO writes */
Pekka Enberg22f714b2005-05-12 19:38:47 -0400645#define RTL_W8_F(reg, val8) do { iowrite8 ((val8), ioaddr + (reg)); ioread8 (ioaddr + (reg)); } while (0)
646#define RTL_W16_F(reg, val16) do { iowrite16 ((val16), ioaddr + (reg)); ioread16 (ioaddr + (reg)); } while (0)
647#define RTL_W32_F(reg, val32) do { iowrite32 ((val32), ioaddr + (reg)); ioread32 (ioaddr + (reg)); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649
650#define MMIO_FLUSH_AUDIT_COMPLETE 1
651#if MMIO_FLUSH_AUDIT_COMPLETE
652
653/* write MMIO register */
Pekka Enberg22f714b2005-05-12 19:38:47 -0400654#define RTL_W8(reg, val8) iowrite8 ((val8), ioaddr + (reg))
655#define RTL_W16(reg, val16) iowrite16 ((val16), ioaddr + (reg))
656#define RTL_W32(reg, val32) iowrite32 ((val32), ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
658#else
659
660/* write MMIO register, then flush */
661#define RTL_W8 RTL_W8_F
662#define RTL_W16 RTL_W16_F
663#define RTL_W32 RTL_W32_F
664
665#endif /* MMIO_FLUSH_AUDIT_COMPLETE */
666
667/* read MMIO register */
Pekka Enberg22f714b2005-05-12 19:38:47 -0400668#define RTL_R8(reg) ioread8 (ioaddr + (reg))
669#define RTL_R16(reg) ioread16 (ioaddr + (reg))
670#define RTL_R32(reg) ((unsigned long) ioread32 (ioaddr + (reg)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672
673static const u16 rtl8139_intr_mask =
674 PCIErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver |
675 TxErr | TxOK | RxErr | RxOK;
676
677static const u16 rtl8139_norx_intr_mask =
678 PCIErr | PCSTimeout | RxUnderrun |
679 TxErr | TxOK | RxErr ;
680
681#if RX_BUF_IDX == 0
682static const unsigned int rtl8139_rx_config =
683 RxCfgRcv8K | RxNoWrap |
684 (RX_FIFO_THRESH << RxCfgFIFOShift) |
685 (RX_DMA_BURST << RxCfgDMAShift);
686#elif RX_BUF_IDX == 1
687static const unsigned int rtl8139_rx_config =
688 RxCfgRcv16K | RxNoWrap |
689 (RX_FIFO_THRESH << RxCfgFIFOShift) |
690 (RX_DMA_BURST << RxCfgDMAShift);
691#elif RX_BUF_IDX == 2
692static const unsigned int rtl8139_rx_config =
693 RxCfgRcv32K | RxNoWrap |
694 (RX_FIFO_THRESH << RxCfgFIFOShift) |
695 (RX_DMA_BURST << RxCfgDMAShift);
696#elif RX_BUF_IDX == 3
697static const unsigned int rtl8139_rx_config =
698 RxCfgRcv64K |
699 (RX_FIFO_THRESH << RxCfgFIFOShift) |
700 (RX_DMA_BURST << RxCfgDMAShift);
701#else
702#error "Invalid configuration for 8139_RXBUF_IDX"
703#endif
704
705static const unsigned int rtl8139_tx_config =
706 TxIFG96 | (TX_DMA_BURST << TxDMAShift) | (TX_RETRY << TxRetryShift);
707
708static void __rtl8139_cleanup_dev (struct net_device *dev)
709{
710 struct rtl8139_private *tp = netdev_priv(dev);
711 struct pci_dev *pdev;
712
713 assert (dev != NULL);
714 assert (tp->pci_dev != NULL);
715 pdev = tp->pci_dev;
716
Pekka Enberg22f714b2005-05-12 19:38:47 -0400717#ifdef USE_IO_OPS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 if (tp->mmio_addr)
Pekka Enberg22f714b2005-05-12 19:38:47 -0400719 ioport_unmap (tp->mmio_addr);
720#else
721 if (tp->mmio_addr)
722 pci_iounmap (pdev, tp->mmio_addr);
723#endif /* USE_IO_OPS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 /* it's ok to call this even if we have no regions to free */
726 pci_release_regions (pdev);
727
728 free_netdev(dev);
729 pci_set_drvdata (pdev, NULL);
730}
731
732
Pekka Enberg22f714b2005-05-12 19:38:47 -0400733static void rtl8139_chip_reset (void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734{
735 int i;
736
737 /* Soft reset the chip. */
738 RTL_W8 (ChipCmd, CmdReset);
739
740 /* Check that the chip has finished the reset. */
741 for (i = 1000; i > 0; i--) {
742 barrier();
743 if ((RTL_R8 (ChipCmd) & CmdReset) == 0)
744 break;
745 udelay (10);
746 }
747}
748
749
750static int __devinit rtl8139_init_board (struct pci_dev *pdev,
751 struct net_device **dev_out)
752{
Pekka Enberg22f714b2005-05-12 19:38:47 -0400753 void __iomem *ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 struct net_device *dev;
755 struct rtl8139_private *tp;
756 u8 tmp8;
757 int rc, disable_dev_on_err = 0;
758 unsigned int i;
759 unsigned long pio_start, pio_end, pio_flags, pio_len;
760 unsigned long mmio_start, mmio_end, mmio_flags, mmio_len;
761 u32 version;
762
763 assert (pdev != NULL);
764
765 *dev_out = NULL;
766
767 /* dev and priv zeroed in alloc_etherdev */
768 dev = alloc_etherdev (sizeof (*tp));
769 if (dev == NULL) {
770 printk (KERN_ERR PFX "%s: Unable to alloc new net device\n", pci_name(pdev));
771 return -ENOMEM;
772 }
773 SET_MODULE_OWNER(dev);
774 SET_NETDEV_DEV(dev, &pdev->dev);
775
776 tp = netdev_priv(dev);
777 tp->pci_dev = pdev;
778
779 /* enable device (incl. PCI PM wakeup and hotplug setup) */
780 rc = pci_enable_device (pdev);
781 if (rc)
782 goto err_out;
783
784 pio_start = pci_resource_start (pdev, 0);
785 pio_end = pci_resource_end (pdev, 0);
786 pio_flags = pci_resource_flags (pdev, 0);
787 pio_len = pci_resource_len (pdev, 0);
788
789 mmio_start = pci_resource_start (pdev, 1);
790 mmio_end = pci_resource_end (pdev, 1);
791 mmio_flags = pci_resource_flags (pdev, 1);
792 mmio_len = pci_resource_len (pdev, 1);
793
794 /* set this immediately, we need to know before
795 * we talk to the chip directly */
796 DPRINTK("PIO region size == 0x%02X\n", pio_len);
797 DPRINTK("MMIO region size == 0x%02lX\n", mmio_len);
798
799#ifdef USE_IO_OPS
800 /* make sure PCI base addr 0 is PIO */
801 if (!(pio_flags & IORESOURCE_IO)) {
802 printk (KERN_ERR PFX "%s: region #0 not a PIO resource, aborting\n", pci_name(pdev));
803 rc = -ENODEV;
804 goto err_out;
805 }
806 /* check for weird/broken PCI region reporting */
807 if (pio_len < RTL_MIN_IO_SIZE) {
808 printk (KERN_ERR PFX "%s: Invalid PCI I/O region size(s), aborting\n", pci_name(pdev));
809 rc = -ENODEV;
810 goto err_out;
811 }
812#else
813 /* make sure PCI base addr 1 is MMIO */
814 if (!(mmio_flags & IORESOURCE_MEM)) {
815 printk (KERN_ERR PFX "%s: region #1 not an MMIO resource, aborting\n", pci_name(pdev));
816 rc = -ENODEV;
817 goto err_out;
818 }
819 if (mmio_len < RTL_MIN_IO_SIZE) {
820 printk (KERN_ERR PFX "%s: Invalid PCI mem region size(s), aborting\n", pci_name(pdev));
821 rc = -ENODEV;
822 goto err_out;
823 }
824#endif
825
826 rc = pci_request_regions (pdev, "8139too");
827 if (rc)
828 goto err_out;
829 disable_dev_on_err = 1;
830
831 /* enable PCI bus-mastering */
832 pci_set_master (pdev);
833
834#ifdef USE_IO_OPS
Pekka Enberg22f714b2005-05-12 19:38:47 -0400835 ioaddr = ioport_map(pio_start, pio_len);
836 if (!ioaddr) {
837 printk (KERN_ERR PFX "%s: cannot map PIO, aborting\n", pci_name(pdev));
838 rc = -EIO;
839 goto err_out;
840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 dev->base_addr = pio_start;
842 tp->mmio_addr = ioaddr;
843 tp->regs_len = pio_len;
844#else
845 /* ioremap MMIO region */
Pekka Enberg22f714b2005-05-12 19:38:47 -0400846 ioaddr = pci_iomap(pdev, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if (ioaddr == NULL) {
848 printk (KERN_ERR PFX "%s: cannot remap MMIO, aborting\n", pci_name(pdev));
849 rc = -EIO;
850 goto err_out;
851 }
852 dev->base_addr = (long) ioaddr;
853 tp->mmio_addr = ioaddr;
854 tp->regs_len = mmio_len;
855#endif /* USE_IO_OPS */
856
857 /* Bring old chips out of low-power mode. */
858 RTL_W8 (HltClk, 'R');
859
860 /* check for missing/broken hardware */
861 if (RTL_R32 (TxConfig) == 0xFFFFFFFF) {
862 printk (KERN_ERR PFX "%s: Chip not responding, ignoring board\n",
863 pci_name(pdev));
864 rc = -EIO;
865 goto err_out;
866 }
867
868 /* identify chip attached to board */
869 version = RTL_R32 (TxConfig) & HW_REVID_MASK;
870 for (i = 0; i < ARRAY_SIZE (rtl_chip_info); i++)
871 if (version == rtl_chip_info[i].version) {
872 tp->chipset = i;
873 goto match;
874 }
875
876 /* if unknown chip, assume array element #0, original RTL-8139 in this case */
877 printk (KERN_DEBUG PFX "%s: unknown chip version, assuming RTL-8139\n",
878 pci_name(pdev));
879 printk (KERN_DEBUG PFX "%s: TxConfig = 0x%lx\n", pci_name(pdev), RTL_R32 (TxConfig));
880 tp->chipset = 0;
881
882match:
883 DPRINTK ("chipset id (%d) == index %d, '%s'\n",
884 version, i, rtl_chip_info[i].name);
885
886 if (tp->chipset >= CH_8139B) {
887 u8 new_tmp8 = tmp8 = RTL_R8 (Config1);
888 DPRINTK("PCI PM wakeup\n");
889 if ((rtl_chip_info[tp->chipset].flags & HasLWake) &&
890 (tmp8 & LWAKE))
891 new_tmp8 &= ~LWAKE;
892 new_tmp8 |= Cfg1_PM_Enable;
893 if (new_tmp8 != tmp8) {
894 RTL_W8 (Cfg9346, Cfg9346_Unlock);
895 RTL_W8 (Config1, tmp8);
896 RTL_W8 (Cfg9346, Cfg9346_Lock);
897 }
898 if (rtl_chip_info[tp->chipset].flags & HasLWake) {
899 tmp8 = RTL_R8 (Config4);
900 if (tmp8 & LWPTN) {
901 RTL_W8 (Cfg9346, Cfg9346_Unlock);
902 RTL_W8 (Config4, tmp8 & ~LWPTN);
903 RTL_W8 (Cfg9346, Cfg9346_Lock);
904 }
905 }
906 } else {
907 DPRINTK("Old chip wakeup\n");
908 tmp8 = RTL_R8 (Config1);
909 tmp8 &= ~(SLEEP | PWRDN);
910 RTL_W8 (Config1, tmp8);
911 }
912
913 rtl8139_chip_reset (ioaddr);
914
915 *dev_out = dev;
916 return 0;
917
918err_out:
919 __rtl8139_cleanup_dev (dev);
920 if (disable_dev_on_err)
921 pci_disable_device (pdev);
922 return rc;
923}
924
925
926static int __devinit rtl8139_init_one (struct pci_dev *pdev,
927 const struct pci_device_id *ent)
928{
929 struct net_device *dev = NULL;
930 struct rtl8139_private *tp;
931 int i, addr_len, option;
Pekka Enberg22f714b2005-05-12 19:38:47 -0400932 void __iomem *ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 static int board_idx = -1;
934 u8 pci_rev;
935
936 assert (pdev != NULL);
937 assert (ent != NULL);
938
939 board_idx++;
940
941 /* when we're built into the kernel, the driver version message
942 * is only printed if at least one 8139 board has been found
943 */
944#ifndef MODULE
945 {
946 static int printed_version;
947 if (!printed_version++)
948 printk (KERN_INFO RTL8139_DRIVER_NAME "\n");
949 }
950#endif
951
952 pci_read_config_byte(pdev, PCI_REVISION_ID, &pci_rev);
953
954 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
955 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pci_rev >= 0x20) {
956 printk(KERN_INFO PFX "pci dev %s (id %04x:%04x rev %02x) is an enhanced 8139C+ chip\n",
957 pci_name(pdev), pdev->vendor, pdev->device, pci_rev);
958 printk(KERN_INFO PFX "Use the \"8139cp\" driver for improved performance and stability.\n");
959 }
960
961 i = rtl8139_init_board (pdev, &dev);
962 if (i < 0)
963 return i;
964
965 assert (dev != NULL);
966 tp = netdev_priv(dev);
967
968 ioaddr = tp->mmio_addr;
969 assert (ioaddr != NULL);
970
971 addr_len = read_eeprom (ioaddr, 0, 8) == 0x8129 ? 8 : 6;
972 for (i = 0; i < 3; i++)
973 ((u16 *) (dev->dev_addr))[i] =
974 le16_to_cpu (read_eeprom (ioaddr, i + 7, addr_len));
John W. Linville62a720b2005-09-12 10:48:55 -0400975 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977 /* The Rtl8139-specific entries in the device structure. */
978 dev->open = rtl8139_open;
979 dev->hard_start_xmit = rtl8139_start_xmit;
980 dev->poll = rtl8139_poll;
981 dev->weight = 64;
982 dev->stop = rtl8139_close;
983 dev->get_stats = rtl8139_get_stats;
984 dev->set_multicast_list = rtl8139_set_rx_mode;
985 dev->do_ioctl = netdev_ioctl;
986 dev->ethtool_ops = &rtl8139_ethtool_ops;
987 dev->tx_timeout = rtl8139_tx_timeout;
988 dev->watchdog_timeo = TX_TIMEOUT;
989#ifdef CONFIG_NET_POLL_CONTROLLER
990 dev->poll_controller = rtl8139_poll_controller;
991#endif
992
993 /* note: the hardware is not capable of sg/csum/highdma, however
994 * through the use of skb_copy_and_csum_dev we enable these
995 * features
996 */
997 dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
998
999 dev->irq = pdev->irq;
1000
1001 /* tp zeroed and aligned in alloc_etherdev */
1002 tp = netdev_priv(dev);
1003
1004 /* note: tp->chipset set in rtl8139_init_board */
1005 tp->drv_flags = board_info[ent->driver_data].hw_flags;
1006 tp->mmio_addr = ioaddr;
1007 tp->msg_enable =
1008 (debug < 0 ? RTL8139_DEF_MSG_ENABLE : ((1 << debug) - 1));
1009 spin_lock_init (&tp->lock);
1010 spin_lock_init (&tp->rx_lock);
Jeff Garzika15e0382005-10-31 07:59:37 -05001011 INIT_WORK(&tp->thread, rtl8139_thread, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 tp->mii.dev = dev;
1013 tp->mii.mdio_read = mdio_read;
1014 tp->mii.mdio_write = mdio_write;
1015 tp->mii.phy_id_mask = 0x3f;
1016 tp->mii.reg_num_mask = 0x1f;
1017
1018 /* dev is fully set up and ready to use now */
1019 DPRINTK("about to register device named %s (%p)...\n", dev->name, dev);
1020 i = register_netdev (dev);
1021 if (i) goto err_out;
1022
1023 pci_set_drvdata (pdev, dev);
1024
1025 printk (KERN_INFO "%s: %s at 0x%lx, "
1026 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
1027 "IRQ %d\n",
1028 dev->name,
1029 board_info[ent->driver_data].name,
1030 dev->base_addr,
1031 dev->dev_addr[0], dev->dev_addr[1],
1032 dev->dev_addr[2], dev->dev_addr[3],
1033 dev->dev_addr[4], dev->dev_addr[5],
1034 dev->irq);
1035
1036 printk (KERN_DEBUG "%s: Identified 8139 chip type '%s'\n",
1037 dev->name, rtl_chip_info[tp->chipset].name);
1038
1039 /* Find the connected MII xcvrs.
1040 Doing this in open() would allow detecting external xcvrs later, but
1041 takes too much time. */
1042#ifdef CONFIG_8139TOO_8129
1043 if (tp->drv_flags & HAS_MII_XCVR) {
1044 int phy, phy_idx = 0;
1045 for (phy = 0; phy < 32 && phy_idx < sizeof(tp->phys); phy++) {
1046 int mii_status = mdio_read(dev, phy, 1);
1047 if (mii_status != 0xffff && mii_status != 0x0000) {
1048 u16 advertising = mdio_read(dev, phy, 4);
1049 tp->phys[phy_idx++] = phy;
1050 printk(KERN_INFO "%s: MII transceiver %d status 0x%4.4x "
1051 "advertising %4.4x.\n",
1052 dev->name, phy, mii_status, advertising);
1053 }
1054 }
1055 if (phy_idx == 0) {
1056 printk(KERN_INFO "%s: No MII transceivers found! Assuming SYM "
1057 "transceiver.\n",
1058 dev->name);
1059 tp->phys[0] = 32;
1060 }
1061 } else
1062#endif
1063 tp->phys[0] = 32;
1064 tp->mii.phy_id = tp->phys[0];
1065
1066 /* The lower four bits are the media type. */
1067 option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx];
1068 if (option > 0) {
1069 tp->mii.full_duplex = (option & 0x210) ? 1 : 0;
1070 tp->default_port = option & 0xFF;
1071 if (tp->default_port)
1072 tp->mii.force_media = 1;
1073 }
1074 if (board_idx < MAX_UNITS && full_duplex[board_idx] > 0)
1075 tp->mii.full_duplex = full_duplex[board_idx];
1076 if (tp->mii.full_duplex) {
1077 printk(KERN_INFO "%s: Media type forced to Full Duplex.\n", dev->name);
1078 /* Changing the MII-advertised media because might prevent
1079 re-connection. */
1080 tp->mii.force_media = 1;
1081 }
1082 if (tp->default_port) {
1083 printk(KERN_INFO " Forcing %dMbps %s-duplex operation.\n",
1084 (option & 0x20 ? 100 : 10),
1085 (option & 0x10 ? "full" : "half"));
1086 mdio_write(dev, tp->phys[0], 0,
1087 ((option & 0x20) ? 0x2000 : 0) | /* 100Mbps? */
1088 ((option & 0x10) ? 0x0100 : 0)); /* Full duplex? */
1089 }
1090
1091 /* Put the chip into low-power mode. */
1092 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
1093 RTL_W8 (HltClk, 'H'); /* 'R' would leave the clock running. */
1094
1095 return 0;
1096
1097err_out:
1098 __rtl8139_cleanup_dev (dev);
1099 pci_disable_device (pdev);
1100 return i;
1101}
1102
1103
1104static void __devexit rtl8139_remove_one (struct pci_dev *pdev)
1105{
1106 struct net_device *dev = pci_get_drvdata (pdev);
1107
1108 assert (dev != NULL);
1109
1110 unregister_netdev (dev);
1111
1112 __rtl8139_cleanup_dev (dev);
1113 pci_disable_device (pdev);
1114}
1115
1116
1117/* Serial EEPROM section. */
1118
1119/* EEPROM_Ctrl bits. */
1120#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1121#define EE_CS 0x08 /* EEPROM chip select. */
1122#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1123#define EE_WRITE_0 0x00
1124#define EE_WRITE_1 0x02
1125#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1126#define EE_ENB (0x80 | EE_CS)
1127
1128/* Delay between EEPROM clock transitions.
1129 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1130 */
1131
Pekka Enberg22f714b2005-05-12 19:38:47 -04001132#define eeprom_delay() RTL_R32(Cfg9346)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
1134/* The EEPROM commands include the alway-set leading bit. */
1135#define EE_WRITE_CMD (5)
1136#define EE_READ_CMD (6)
1137#define EE_ERASE_CMD (7)
1138
Pekka Enberg22f714b2005-05-12 19:38:47 -04001139static int __devinit read_eeprom (void __iomem *ioaddr, int location, int addr_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140{
1141 int i;
1142 unsigned retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 int read_cmd = location | (EE_READ_CMD << addr_len);
1144
Pekka Enberg22f714b2005-05-12 19:38:47 -04001145 RTL_W8 (Cfg9346, EE_ENB & ~EE_CS);
1146 RTL_W8 (Cfg9346, EE_ENB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 eeprom_delay ();
1148
1149 /* Shift the read command bits out. */
1150 for (i = 4 + addr_len; i >= 0; i--) {
1151 int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Pekka Enberg22f714b2005-05-12 19:38:47 -04001152 RTL_W8 (Cfg9346, EE_ENB | dataval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 eeprom_delay ();
Pekka Enberg22f714b2005-05-12 19:38:47 -04001154 RTL_W8 (Cfg9346, EE_ENB | dataval | EE_SHIFT_CLK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 eeprom_delay ();
1156 }
Pekka Enberg22f714b2005-05-12 19:38:47 -04001157 RTL_W8 (Cfg9346, EE_ENB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 eeprom_delay ();
1159
1160 for (i = 16; i > 0; i--) {
Pekka Enberg22f714b2005-05-12 19:38:47 -04001161 RTL_W8 (Cfg9346, EE_ENB | EE_SHIFT_CLK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 eeprom_delay ();
1163 retval =
Pekka Enberg22f714b2005-05-12 19:38:47 -04001164 (retval << 1) | ((RTL_R8 (Cfg9346) & EE_DATA_READ) ? 1 :
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 0);
Pekka Enberg22f714b2005-05-12 19:38:47 -04001166 RTL_W8 (Cfg9346, EE_ENB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 eeprom_delay ();
1168 }
1169
1170 /* Terminate the EEPROM access. */
Pekka Enberg22f714b2005-05-12 19:38:47 -04001171 RTL_W8 (Cfg9346, ~EE_CS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 eeprom_delay ();
1173
1174 return retval;
1175}
1176
1177/* MII serial management: mostly bogus for now. */
1178/* Read and write the MII management registers using software-generated
1179 serial MDIO protocol.
1180 The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
1181 met by back-to-back PCI I/O cycles, but we insert a delay to avoid
1182 "overclocking" issues. */
1183#define MDIO_DIR 0x80
1184#define MDIO_DATA_OUT 0x04
1185#define MDIO_DATA_IN 0x02
1186#define MDIO_CLK 0x01
1187#define MDIO_WRITE0 (MDIO_DIR)
1188#define MDIO_WRITE1 (MDIO_DIR | MDIO_DATA_OUT)
1189
Pekka Enberg22f714b2005-05-12 19:38:47 -04001190#define mdio_delay() RTL_R8(Config4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192
1193static char mii_2_8139_map[8] = {
1194 BasicModeCtrl,
1195 BasicModeStatus,
1196 0,
1197 0,
1198 NWayAdvert,
1199 NWayLPAR,
1200 NWayExpansion,
1201 0
1202};
1203
1204
1205#ifdef CONFIG_8139TOO_8129
1206/* Syncronize the MII management interface by shifting 32 one bits out. */
Pekka Enberg22f714b2005-05-12 19:38:47 -04001207static void mdio_sync (void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208{
1209 int i;
1210
1211 for (i = 32; i >= 0; i--) {
Pekka Enberg22f714b2005-05-12 19:38:47 -04001212 RTL_W8 (Config4, MDIO_WRITE1);
1213 mdio_delay ();
1214 RTL_W8 (Config4, MDIO_WRITE1 | MDIO_CLK);
1215 mdio_delay ();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 }
1217}
1218#endif
1219
1220static int mdio_read (struct net_device *dev, int phy_id, int location)
1221{
1222 struct rtl8139_private *tp = netdev_priv(dev);
1223 int retval = 0;
1224#ifdef CONFIG_8139TOO_8129
Pekka Enberg22f714b2005-05-12 19:38:47 -04001225 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 int mii_cmd = (0xf6 << 10) | (phy_id << 5) | location;
1227 int i;
1228#endif
1229
1230 if (phy_id > 31) { /* Really a 8139. Use internal registers. */
Pekka Enberg22f714b2005-05-12 19:38:47 -04001231 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 return location < 8 && mii_2_8139_map[location] ?
Pekka Enberg22f714b2005-05-12 19:38:47 -04001233 RTL_R16 (mii_2_8139_map[location]) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 }
1235
1236#ifdef CONFIG_8139TOO_8129
Pekka Enberg22f714b2005-05-12 19:38:47 -04001237 mdio_sync (ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 /* Shift the read command bits out. */
1239 for (i = 15; i >= 0; i--) {
1240 int dataval = (mii_cmd & (1 << i)) ? MDIO_DATA_OUT : 0;
1241
Pekka Enberg22f714b2005-05-12 19:38:47 -04001242 RTL_W8 (Config4, MDIO_DIR | dataval);
1243 mdio_delay ();
1244 RTL_W8 (Config4, MDIO_DIR | dataval | MDIO_CLK);
1245 mdio_delay ();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 }
1247
1248 /* Read the two transition, 16 data, and wire-idle bits. */
1249 for (i = 19; i > 0; i--) {
Pekka Enberg22f714b2005-05-12 19:38:47 -04001250 RTL_W8 (Config4, 0);
1251 mdio_delay ();
1252 retval = (retval << 1) | ((RTL_R8 (Config4) & MDIO_DATA_IN) ? 1 : 0);
1253 RTL_W8 (Config4, MDIO_CLK);
1254 mdio_delay ();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 }
1256#endif
1257
1258 return (retval >> 1) & 0xffff;
1259}
1260
1261
1262static void mdio_write (struct net_device *dev, int phy_id, int location,
1263 int value)
1264{
1265 struct rtl8139_private *tp = netdev_priv(dev);
1266#ifdef CONFIG_8139TOO_8129
Pekka Enberg22f714b2005-05-12 19:38:47 -04001267 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 int mii_cmd = (0x5002 << 16) | (phy_id << 23) | (location << 18) | value;
1269 int i;
1270#endif
1271
1272 if (phy_id > 31) { /* Really a 8139. Use internal registers. */
Pekka Enberg22f714b2005-05-12 19:38:47 -04001273 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 if (location == 0) {
1275 RTL_W8 (Cfg9346, Cfg9346_Unlock);
1276 RTL_W16 (BasicModeCtrl, value);
1277 RTL_W8 (Cfg9346, Cfg9346_Lock);
1278 } else if (location < 8 && mii_2_8139_map[location])
1279 RTL_W16 (mii_2_8139_map[location], value);
1280 return;
1281 }
1282
1283#ifdef CONFIG_8139TOO_8129
Pekka Enberg22f714b2005-05-12 19:38:47 -04001284 mdio_sync (ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
1286 /* Shift the command bits out. */
1287 for (i = 31; i >= 0; i--) {
1288 int dataval =
1289 (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0;
Pekka Enberg22f714b2005-05-12 19:38:47 -04001290 RTL_W8 (Config4, dataval);
1291 mdio_delay ();
1292 RTL_W8 (Config4, dataval | MDIO_CLK);
1293 mdio_delay ();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 }
1295 /* Clear out extra bits. */
1296 for (i = 2; i > 0; i--) {
Pekka Enberg22f714b2005-05-12 19:38:47 -04001297 RTL_W8 (Config4, 0);
1298 mdio_delay ();
1299 RTL_W8 (Config4, MDIO_CLK);
1300 mdio_delay ();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 }
1302#endif
1303}
1304
1305
1306static int rtl8139_open (struct net_device *dev)
1307{
1308 struct rtl8139_private *tp = netdev_priv(dev);
1309 int retval;
Pekka Enberg22f714b2005-05-12 19:38:47 -04001310 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
1312 retval = request_irq (dev->irq, rtl8139_interrupt, SA_SHIRQ, dev->name, dev);
1313 if (retval)
1314 return retval;
1315
1316 tp->tx_bufs = pci_alloc_consistent(tp->pci_dev, TX_BUF_TOT_LEN,
1317 &tp->tx_bufs_dma);
1318 tp->rx_ring = pci_alloc_consistent(tp->pci_dev, RX_BUF_TOT_LEN,
1319 &tp->rx_ring_dma);
1320 if (tp->tx_bufs == NULL || tp->rx_ring == NULL) {
1321 free_irq(dev->irq, dev);
1322
1323 if (tp->tx_bufs)
1324 pci_free_consistent(tp->pci_dev, TX_BUF_TOT_LEN,
1325 tp->tx_bufs, tp->tx_bufs_dma);
1326 if (tp->rx_ring)
1327 pci_free_consistent(tp->pci_dev, RX_BUF_TOT_LEN,
1328 tp->rx_ring, tp->rx_ring_dma);
1329
1330 return -ENOMEM;
1331
1332 }
1333
1334 tp->mii.full_duplex = tp->mii.force_media;
1335 tp->tx_flag = (TX_FIFO_THRESH << 11) & 0x003f0000;
1336
1337 rtl8139_init_ring (dev);
1338 rtl8139_hw_start (dev);
1339 netif_start_queue (dev);
1340
1341 if (netif_msg_ifup(tp))
1342 printk(KERN_DEBUG "%s: rtl8139_open() ioaddr %#lx IRQ %d"
1343 " GP Pins %2.2x %s-duplex.\n",
1344 dev->name, pci_resource_start (tp->pci_dev, 1),
1345 dev->irq, RTL_R8 (MediaStatus),
1346 tp->mii.full_duplex ? "full" : "half");
1347
Jeff Garzika15e0382005-10-31 07:59:37 -05001348 rtl8139_start_thread(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
1350 return 0;
1351}
1352
1353
1354static void rtl_check_media (struct net_device *dev, unsigned int init_media)
1355{
1356 struct rtl8139_private *tp = netdev_priv(dev);
1357
1358 if (tp->phys[0] >= 0) {
1359 mii_check_media(&tp->mii, netif_msg_link(tp), init_media);
1360 }
1361}
1362
1363/* Start the hardware at open or resume. */
1364static void rtl8139_hw_start (struct net_device *dev)
1365{
1366 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04001367 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 u32 i;
1369 u8 tmp;
1370
1371 /* Bring old chips out of low-power mode. */
1372 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
1373 RTL_W8 (HltClk, 'R');
1374
1375 rtl8139_chip_reset (ioaddr);
1376
1377 /* unlock Config[01234] and BMCR register writes */
1378 RTL_W8_F (Cfg9346, Cfg9346_Unlock);
1379 /* Restore our idea of the MAC address. */
1380 RTL_W32_F (MAC0 + 0, cpu_to_le32 (*(u32 *) (dev->dev_addr + 0)));
1381 RTL_W32_F (MAC0 + 4, cpu_to_le32 (*(u32 *) (dev->dev_addr + 4)));
1382
1383 /* Must enable Tx/Rx before setting transfer thresholds! */
1384 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1385
1386 tp->rx_config = rtl8139_rx_config | AcceptBroadcast | AcceptMyPhys;
1387 RTL_W32 (RxConfig, tp->rx_config);
1388 RTL_W32 (TxConfig, rtl8139_tx_config);
1389
1390 tp->cur_rx = 0;
1391
1392 rtl_check_media (dev, 1);
1393
1394 if (tp->chipset >= CH_8139B) {
1395 /* Disable magic packet scanning, which is enabled
1396 * when PM is enabled in Config1. It can be reenabled
1397 * via ETHTOOL_SWOL if desired. */
1398 RTL_W8 (Config3, RTL_R8 (Config3) & ~Cfg3_Magic);
1399 }
1400
1401 DPRINTK("init buffer addresses\n");
1402
1403 /* Lock Config[01234] and BMCR register writes */
1404 RTL_W8 (Cfg9346, Cfg9346_Lock);
1405
1406 /* init Rx ring buffer DMA address */
1407 RTL_W32_F (RxBuf, tp->rx_ring_dma);
1408
1409 /* init Tx buffer DMA addresses */
1410 for (i = 0; i < NUM_TX_DESC; i++)
1411 RTL_W32_F (TxAddr0 + (i * 4), tp->tx_bufs_dma + (tp->tx_buf[i] - tp->tx_bufs));
1412
1413 RTL_W32 (RxMissed, 0);
1414
1415 rtl8139_set_rx_mode (dev);
1416
1417 /* no early-rx interrupts */
1418 RTL_W16 (MultiIntr, RTL_R16 (MultiIntr) & MultiIntrClear);
1419
1420 /* make sure RxTx has started */
1421 tmp = RTL_R8 (ChipCmd);
1422 if ((!(tmp & CmdRxEnb)) || (!(tmp & CmdTxEnb)))
1423 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1424
1425 /* Enable all known interrupts by setting the interrupt mask. */
1426 RTL_W16 (IntrMask, rtl8139_intr_mask);
1427}
1428
1429
1430/* Initialize the Rx and Tx rings, along with various 'dev' bits. */
1431static void rtl8139_init_ring (struct net_device *dev)
1432{
1433 struct rtl8139_private *tp = netdev_priv(dev);
1434 int i;
1435
1436 tp->cur_rx = 0;
1437 tp->cur_tx = 0;
1438 tp->dirty_tx = 0;
1439
1440 for (i = 0; i < NUM_TX_DESC; i++)
1441 tp->tx_buf[i] = &tp->tx_bufs[i * TX_BUF_SIZE];
1442}
1443
1444
1445/* This must be global for CONFIG_8139TOO_TUNE_TWISTER case */
1446static int next_tick = 3 * HZ;
1447
1448#ifndef CONFIG_8139TOO_TUNE_TWISTER
1449static inline void rtl8139_tune_twister (struct net_device *dev,
1450 struct rtl8139_private *tp) {}
1451#else
1452enum TwisterParamVals {
1453 PARA78_default = 0x78fa8388,
1454 PARA7c_default = 0xcb38de43, /* param[0][3] */
1455 PARA7c_xxx = 0xcb38de43,
1456};
1457
1458static const unsigned long param[4][4] = {
1459 {0xcb39de43, 0xcb39ce43, 0xfb38de03, 0xcb38de43},
1460 {0xcb39de43, 0xcb39ce43, 0xcb39ce83, 0xcb39ce83},
1461 {0xcb39de43, 0xcb39ce43, 0xcb39ce83, 0xcb39ce83},
1462 {0xbb39de43, 0xbb39ce43, 0xbb39ce83, 0xbb39ce83}
1463};
1464
1465static void rtl8139_tune_twister (struct net_device *dev,
1466 struct rtl8139_private *tp)
1467{
1468 int linkcase;
Pekka Enberg22f714b2005-05-12 19:38:47 -04001469 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
1471 /* This is a complicated state machine to configure the "twister" for
1472 impedance/echos based on the cable length.
1473 All of this is magic and undocumented.
1474 */
1475 switch (tp->twistie) {
1476 case 1:
1477 if (RTL_R16 (CSCR) & CSCR_LinkOKBit) {
1478 /* We have link beat, let us tune the twister. */
1479 RTL_W16 (CSCR, CSCR_LinkDownOffCmd);
1480 tp->twistie = 2; /* Change to state 2. */
1481 next_tick = HZ / 10;
1482 } else {
1483 /* Just put in some reasonable defaults for when beat returns. */
1484 RTL_W16 (CSCR, CSCR_LinkDownCmd);
1485 RTL_W32 (FIFOTMS, 0x20); /* Turn on cable test mode. */
1486 RTL_W32 (PARA78, PARA78_default);
1487 RTL_W32 (PARA7c, PARA7c_default);
1488 tp->twistie = 0; /* Bail from future actions. */
1489 }
1490 break;
1491 case 2:
1492 /* Read how long it took to hear the echo. */
1493 linkcase = RTL_R16 (CSCR) & CSCR_LinkStatusBits;
1494 if (linkcase == 0x7000)
1495 tp->twist_row = 3;
1496 else if (linkcase == 0x3000)
1497 tp->twist_row = 2;
1498 else if (linkcase == 0x1000)
1499 tp->twist_row = 1;
1500 else
1501 tp->twist_row = 0;
1502 tp->twist_col = 0;
1503 tp->twistie = 3; /* Change to state 2. */
1504 next_tick = HZ / 10;
1505 break;
1506 case 3:
1507 /* Put out four tuning parameters, one per 100msec. */
1508 if (tp->twist_col == 0)
1509 RTL_W16 (FIFOTMS, 0);
1510 RTL_W32 (PARA7c, param[(int) tp->twist_row]
1511 [(int) tp->twist_col]);
1512 next_tick = HZ / 10;
1513 if (++tp->twist_col >= 4) {
1514 /* For short cables we are done.
1515 For long cables (row == 3) check for mistune. */
1516 tp->twistie =
1517 (tp->twist_row == 3) ? 4 : 0;
1518 }
1519 break;
1520 case 4:
1521 /* Special case for long cables: check for mistune. */
1522 if ((RTL_R16 (CSCR) &
1523 CSCR_LinkStatusBits) == 0x7000) {
1524 tp->twistie = 0;
1525 break;
1526 } else {
1527 RTL_W32 (PARA7c, 0xfb38de03);
1528 tp->twistie = 5;
1529 next_tick = HZ / 10;
1530 }
1531 break;
1532 case 5:
1533 /* Retune for shorter cable (column 2). */
1534 RTL_W32 (FIFOTMS, 0x20);
1535 RTL_W32 (PARA78, PARA78_default);
1536 RTL_W32 (PARA7c, PARA7c_default);
1537 RTL_W32 (FIFOTMS, 0x00);
1538 tp->twist_row = 2;
1539 tp->twist_col = 0;
1540 tp->twistie = 3;
1541 next_tick = HZ / 10;
1542 break;
1543
1544 default:
1545 /* do nothing */
1546 break;
1547 }
1548}
1549#endif /* CONFIG_8139TOO_TUNE_TWISTER */
1550
1551static inline void rtl8139_thread_iter (struct net_device *dev,
1552 struct rtl8139_private *tp,
Pekka Enberg22f714b2005-05-12 19:38:47 -04001553 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554{
1555 int mii_lpa;
1556
1557 mii_lpa = mdio_read (dev, tp->phys[0], MII_LPA);
1558
1559 if (!tp->mii.force_media && mii_lpa != 0xffff) {
1560 int duplex = (mii_lpa & LPA_100FULL)
1561 || (mii_lpa & 0x01C0) == 0x0040;
1562 if (tp->mii.full_duplex != duplex) {
1563 tp->mii.full_duplex = duplex;
1564
1565 if (mii_lpa) {
1566 printk (KERN_INFO
1567 "%s: Setting %s-duplex based on MII #%d link"
1568 " partner ability of %4.4x.\n",
1569 dev->name,
1570 tp->mii.full_duplex ? "full" : "half",
1571 tp->phys[0], mii_lpa);
1572 } else {
1573 printk(KERN_INFO"%s: media is unconnected, link down, or incompatible connection\n",
1574 dev->name);
1575 }
1576#if 0
1577 RTL_W8 (Cfg9346, Cfg9346_Unlock);
1578 RTL_W8 (Config1, tp->mii.full_duplex ? 0x60 : 0x20);
1579 RTL_W8 (Cfg9346, Cfg9346_Lock);
1580#endif
1581 }
1582 }
1583
1584 next_tick = HZ * 60;
1585
1586 rtl8139_tune_twister (dev, tp);
1587
1588 DPRINTK ("%s: Media selection tick, Link partner %4.4x.\n",
1589 dev->name, RTL_R16 (NWayLPAR));
1590 DPRINTK ("%s: Other registers are IntMask %4.4x IntStatus %4.4x\n",
1591 dev->name, RTL_R16 (IntrMask), RTL_R16 (IntrStatus));
1592 DPRINTK ("%s: Chip config %2.2x %2.2x.\n",
1593 dev->name, RTL_R8 (Config0),
1594 RTL_R8 (Config1));
1595}
1596
Jeff Garzika15e0382005-10-31 07:59:37 -05001597static void rtl8139_thread (void *_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598{
Jeff Garzika15e0382005-10-31 07:59:37 -05001599 struct net_device *dev = _data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 struct rtl8139_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Jeff Garzik96a71d52005-11-04 22:46:35 -05001602 if (rtnl_shlock_nowait() == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 rtl8139_thread_iter (dev, tp, tp->mmio_addr);
1604 rtnl_unlock ();
1605 }
1606
Jeff Garzik38b492a2005-11-04 22:36:28 -05001607 schedule_delayed_work(&tp->thread, next_tick);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608}
1609
Jeff Garzika15e0382005-10-31 07:59:37 -05001610static void rtl8139_start_thread(struct rtl8139_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 tp->twistie = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 if (tp->chipset == CH_8139_K)
1614 tp->twistie = 1;
1615 else if (tp->drv_flags & HAS_LNK_CHNG)
1616 return;
1617
Jeff Garzik38b492a2005-11-04 22:36:28 -05001618 tp->have_thread = 1;
Jeff Garzika15e0382005-10-31 07:59:37 -05001619
1620 schedule_delayed_work(&tp->thread, next_tick);
1621}
1622
1623static void rtl8139_stop_thread(struct rtl8139_private *tp)
1624{
Jeff Garzik38b492a2005-11-04 22:36:28 -05001625 if (tp->have_thread) {
1626 cancel_rearming_delayed_work(&tp->thread);
1627 tp->have_thread = 0;
1628 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629}
1630
1631static inline void rtl8139_tx_clear (struct rtl8139_private *tp)
1632{
1633 tp->cur_tx = 0;
1634 tp->dirty_tx = 0;
1635
1636 /* XXX account for unsent Tx packets in tp->stats.tx_dropped */
1637}
1638
1639
1640static void rtl8139_tx_timeout (struct net_device *dev)
1641{
1642 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04001643 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 int i;
1645 u8 tmp8;
1646 unsigned long flags;
1647
1648 printk (KERN_DEBUG "%s: Transmit timeout, status %2.2x %4.4x %4.4x "
1649 "media %2.2x.\n", dev->name, RTL_R8 (ChipCmd),
1650 RTL_R16(IntrStatus), RTL_R16(IntrMask), RTL_R8(MediaStatus));
1651 /* Emit info to figure out what went wrong. */
1652 printk (KERN_DEBUG "%s: Tx queue start entry %ld dirty entry %ld.\n",
1653 dev->name, tp->cur_tx, tp->dirty_tx);
1654 for (i = 0; i < NUM_TX_DESC; i++)
1655 printk (KERN_DEBUG "%s: Tx descriptor %d is %8.8lx.%s\n",
1656 dev->name, i, RTL_R32 (TxStatus0 + (i * 4)),
1657 i == tp->dirty_tx % NUM_TX_DESC ?
1658 " (queue head)" : "");
1659
1660 tp->xstats.tx_timeouts++;
1661
1662 /* disable Tx ASAP, if not already */
1663 tmp8 = RTL_R8 (ChipCmd);
1664 if (tmp8 & CmdTxEnb)
1665 RTL_W8 (ChipCmd, CmdRxEnb);
1666
1667 spin_lock(&tp->rx_lock);
1668 /* Disable interrupts by clearing the interrupt mask. */
1669 RTL_W16 (IntrMask, 0x0000);
1670
1671 /* Stop a shared interrupt from scavenging while we are. */
1672 spin_lock_irqsave (&tp->lock, flags);
1673 rtl8139_tx_clear (tp);
1674 spin_unlock_irqrestore (&tp->lock, flags);
1675
1676 /* ...and finally, reset everything */
1677 if (netif_running(dev)) {
1678 rtl8139_hw_start (dev);
1679 netif_wake_queue (dev);
1680 }
1681 spin_unlock(&tp->rx_lock);
1682}
1683
1684
1685static int rtl8139_start_xmit (struct sk_buff *skb, struct net_device *dev)
1686{
1687 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04001688 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 unsigned int entry;
1690 unsigned int len = skb->len;
1691
1692 /* Calculate the next Tx descriptor entry. */
1693 entry = tp->cur_tx % NUM_TX_DESC;
1694
1695 /* Note: the chip doesn't have auto-pad! */
1696 if (likely(len < TX_BUF_SIZE)) {
1697 if (len < ETH_ZLEN)
1698 memset(tp->tx_buf[entry], 0, ETH_ZLEN);
1699 skb_copy_and_csum_dev(skb, tp->tx_buf[entry]);
1700 dev_kfree_skb(skb);
1701 } else {
1702 dev_kfree_skb(skb);
1703 tp->stats.tx_dropped++;
1704 return 0;
1705 }
1706
1707 spin_lock_irq(&tp->lock);
1708 RTL_W32_F (TxStatus0 + (entry * sizeof (u32)),
1709 tp->tx_flag | max(len, (unsigned int)ETH_ZLEN));
1710
1711 dev->trans_start = jiffies;
1712
1713 tp->cur_tx++;
1714 wmb();
1715
1716 if ((tp->cur_tx - NUM_TX_DESC) == tp->dirty_tx)
1717 netif_stop_queue (dev);
1718 spin_unlock_irq(&tp->lock);
1719
1720 if (netif_msg_tx_queued(tp))
1721 printk (KERN_DEBUG "%s: Queued Tx packet size %u to slot %d.\n",
1722 dev->name, len, entry);
1723
1724 return 0;
1725}
1726
1727
1728static void rtl8139_tx_interrupt (struct net_device *dev,
1729 struct rtl8139_private *tp,
Pekka Enberg22f714b2005-05-12 19:38:47 -04001730 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731{
1732 unsigned long dirty_tx, tx_left;
1733
1734 assert (dev != NULL);
1735 assert (ioaddr != NULL);
1736
1737 dirty_tx = tp->dirty_tx;
1738 tx_left = tp->cur_tx - dirty_tx;
1739 while (tx_left > 0) {
1740 int entry = dirty_tx % NUM_TX_DESC;
1741 int txstatus;
1742
1743 txstatus = RTL_R32 (TxStatus0 + (entry * sizeof (u32)));
1744
1745 if (!(txstatus & (TxStatOK | TxUnderrun | TxAborted)))
1746 break; /* It still hasn't been Txed */
1747
1748 /* Note: TxCarrierLost is always asserted at 100mbps. */
1749 if (txstatus & (TxOutOfWindow | TxAborted)) {
1750 /* There was an major error, log it. */
1751 if (netif_msg_tx_err(tp))
1752 printk(KERN_DEBUG "%s: Transmit error, Tx status %8.8x.\n",
1753 dev->name, txstatus);
1754 tp->stats.tx_errors++;
1755 if (txstatus & TxAborted) {
1756 tp->stats.tx_aborted_errors++;
1757 RTL_W32 (TxConfig, TxClearAbt);
1758 RTL_W16 (IntrStatus, TxErr);
1759 wmb();
1760 }
1761 if (txstatus & TxCarrierLost)
1762 tp->stats.tx_carrier_errors++;
1763 if (txstatus & TxOutOfWindow)
1764 tp->stats.tx_window_errors++;
1765 } else {
1766 if (txstatus & TxUnderrun) {
1767 /* Add 64 to the Tx FIFO threshold. */
1768 if (tp->tx_flag < 0x00300000)
1769 tp->tx_flag += 0x00020000;
1770 tp->stats.tx_fifo_errors++;
1771 }
1772 tp->stats.collisions += (txstatus >> 24) & 15;
1773 tp->stats.tx_bytes += txstatus & 0x7ff;
1774 tp->stats.tx_packets++;
1775 }
1776
1777 dirty_tx++;
1778 tx_left--;
1779 }
1780
1781#ifndef RTL8139_NDEBUG
1782 if (tp->cur_tx - dirty_tx > NUM_TX_DESC) {
1783 printk (KERN_ERR "%s: Out-of-sync dirty pointer, %ld vs. %ld.\n",
1784 dev->name, dirty_tx, tp->cur_tx);
1785 dirty_tx += NUM_TX_DESC;
1786 }
1787#endif /* RTL8139_NDEBUG */
1788
1789 /* only wake the queue if we did work, and the queue is stopped */
1790 if (tp->dirty_tx != dirty_tx) {
1791 tp->dirty_tx = dirty_tx;
1792 mb();
1793 netif_wake_queue (dev);
1794 }
1795}
1796
1797
1798/* TODO: clean this up! Rx reset need not be this intensive */
1799static void rtl8139_rx_err (u32 rx_status, struct net_device *dev,
Pekka Enberg22f714b2005-05-12 19:38:47 -04001800 struct rtl8139_private *tp, void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801{
1802 u8 tmp8;
1803#ifdef CONFIG_8139_OLD_RX_RESET
1804 int tmp_work;
1805#endif
1806
1807 if (netif_msg_rx_err (tp))
1808 printk(KERN_DEBUG "%s: Ethernet frame had errors, status %8.8x.\n",
1809 dev->name, rx_status);
1810 tp->stats.rx_errors++;
1811 if (!(rx_status & RxStatusOK)) {
1812 if (rx_status & RxTooLong) {
1813 DPRINTK ("%s: Oversized Ethernet frame, status %4.4x!\n",
1814 dev->name, rx_status);
1815 /* A.C.: The chip hangs here. */
1816 }
1817 if (rx_status & (RxBadSymbol | RxBadAlign))
1818 tp->stats.rx_frame_errors++;
1819 if (rx_status & (RxRunt | RxTooLong))
1820 tp->stats.rx_length_errors++;
1821 if (rx_status & RxCRCErr)
1822 tp->stats.rx_crc_errors++;
1823 } else {
1824 tp->xstats.rx_lost_in_ring++;
1825 }
1826
1827#ifndef CONFIG_8139_OLD_RX_RESET
1828 tmp8 = RTL_R8 (ChipCmd);
1829 RTL_W8 (ChipCmd, tmp8 & ~CmdRxEnb);
1830 RTL_W8 (ChipCmd, tmp8);
1831 RTL_W32 (RxConfig, tp->rx_config);
1832 tp->cur_rx = 0;
1833#else
1834 /* Reset the receiver, based on RealTek recommendation. (Bug?) */
1835
1836 /* disable receive */
1837 RTL_W8_F (ChipCmd, CmdTxEnb);
1838 tmp_work = 200;
1839 while (--tmp_work > 0) {
1840 udelay(1);
1841 tmp8 = RTL_R8 (ChipCmd);
1842 if (!(tmp8 & CmdRxEnb))
1843 break;
1844 }
1845 if (tmp_work <= 0)
1846 printk (KERN_WARNING PFX "rx stop wait too long\n");
1847 /* restart receive */
1848 tmp_work = 200;
1849 while (--tmp_work > 0) {
1850 RTL_W8_F (ChipCmd, CmdRxEnb | CmdTxEnb);
1851 udelay(1);
1852 tmp8 = RTL_R8 (ChipCmd);
1853 if ((tmp8 & CmdRxEnb) && (tmp8 & CmdTxEnb))
1854 break;
1855 }
1856 if (tmp_work <= 0)
1857 printk (KERN_WARNING PFX "tx/rx enable wait too long\n");
1858
1859 /* and reinitialize all rx related registers */
1860 RTL_W8_F (Cfg9346, Cfg9346_Unlock);
1861 /* Must enable Tx/Rx before setting transfer thresholds! */
1862 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1863
1864 tp->rx_config = rtl8139_rx_config | AcceptBroadcast | AcceptMyPhys;
1865 RTL_W32 (RxConfig, tp->rx_config);
1866 tp->cur_rx = 0;
1867
1868 DPRINTK("init buffer addresses\n");
1869
1870 /* Lock Config[01234] and BMCR register writes */
1871 RTL_W8 (Cfg9346, Cfg9346_Lock);
1872
1873 /* init Rx ring buffer DMA address */
1874 RTL_W32_F (RxBuf, tp->rx_ring_dma);
1875
1876 /* A.C.: Reset the multicast list. */
1877 __set_rx_mode (dev);
1878#endif
1879}
1880
1881#if RX_BUF_IDX == 3
1882static __inline__ void wrap_copy(struct sk_buff *skb, const unsigned char *ring,
1883 u32 offset, unsigned int size)
1884{
1885 u32 left = RX_BUF_LEN - offset;
1886
1887 if (size > left) {
1888 memcpy(skb->data, ring + offset, left);
1889 memcpy(skb->data+left, ring, size - left);
1890 } else
1891 memcpy(skb->data, ring + offset, size);
1892}
1893#endif
1894
1895static void rtl8139_isr_ack(struct rtl8139_private *tp)
1896{
Pekka Enberg22f714b2005-05-12 19:38:47 -04001897 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 u16 status;
1899
1900 status = RTL_R16 (IntrStatus) & RxAckBits;
1901
1902 /* Clear out errors and receive interrupts */
1903 if (likely(status != 0)) {
1904 if (unlikely(status & (RxFIFOOver | RxOverflow))) {
1905 tp->stats.rx_errors++;
1906 if (status & RxFIFOOver)
1907 tp->stats.rx_fifo_errors++;
1908 }
1909 RTL_W16_F (IntrStatus, RxAckBits);
1910 }
1911}
1912
1913static int rtl8139_rx(struct net_device *dev, struct rtl8139_private *tp,
1914 int budget)
1915{
Pekka Enberg22f714b2005-05-12 19:38:47 -04001916 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 int received = 0;
1918 unsigned char *rx_ring = tp->rx_ring;
1919 unsigned int cur_rx = tp->cur_rx;
1920 unsigned int rx_size = 0;
1921
1922 DPRINTK ("%s: In rtl8139_rx(), current %4.4x BufAddr %4.4x,"
1923 " free to %4.4x, Cmd %2.2x.\n", dev->name, (u16)cur_rx,
1924 RTL_R16 (RxBufAddr),
1925 RTL_R16 (RxBufPtr), RTL_R8 (ChipCmd));
1926
1927 while (netif_running(dev) && received < budget
1928 && (RTL_R8 (ChipCmd) & RxBufEmpty) == 0) {
1929 u32 ring_offset = cur_rx % RX_BUF_LEN;
1930 u32 rx_status;
1931 unsigned int pkt_size;
1932 struct sk_buff *skb;
1933
1934 rmb();
1935
1936 /* read size+status of next frame from DMA ring buffer */
1937 rx_status = le32_to_cpu (*(u32 *) (rx_ring + ring_offset));
1938 rx_size = rx_status >> 16;
1939 pkt_size = rx_size - 4;
1940
1941 if (netif_msg_rx_status(tp))
1942 printk(KERN_DEBUG "%s: rtl8139_rx() status %4.4x, size %4.4x,"
1943 " cur %4.4x.\n", dev->name, rx_status,
1944 rx_size, cur_rx);
1945#if RTL8139_DEBUG > 2
1946 {
1947 int i;
1948 DPRINTK ("%s: Frame contents ", dev->name);
1949 for (i = 0; i < 70; i++)
1950 printk (" %2.2x",
1951 rx_ring[ring_offset + i]);
1952 printk (".\n");
1953 }
1954#endif
1955
1956 /* Packet copy from FIFO still in progress.
1957 * Theoretically, this should never happen
1958 * since EarlyRx is disabled.
1959 */
1960 if (unlikely(rx_size == 0xfff0)) {
1961 if (!tp->fifo_copy_timeout)
1962 tp->fifo_copy_timeout = jiffies + 2;
1963 else if (time_after(jiffies, tp->fifo_copy_timeout)) {
1964 DPRINTK ("%s: hung FIFO. Reset.", dev->name);
1965 rx_size = 0;
1966 goto no_early_rx;
1967 }
1968 if (netif_msg_intr(tp)) {
1969 printk(KERN_DEBUG "%s: fifo copy in progress.",
1970 dev->name);
1971 }
1972 tp->xstats.early_rx++;
1973 break;
1974 }
1975
1976no_early_rx:
1977 tp->fifo_copy_timeout = 0;
1978
1979 /* If Rx err or invalid rx_size/rx_status received
1980 * (which happens if we get lost in the ring),
1981 * Rx process gets reset, so we abort any further
1982 * Rx processing.
1983 */
1984 if (unlikely((rx_size > (MAX_ETH_FRAME_SIZE+4)) ||
1985 (rx_size < 8) ||
1986 (!(rx_status & RxStatusOK)))) {
1987 rtl8139_rx_err (rx_status, dev, tp, ioaddr);
1988 received = -1;
1989 goto out;
1990 }
1991
1992 /* Malloc up new buffer, compatible with net-2e. */
1993 /* Omit the four octet CRC from the length. */
1994
1995 skb = dev_alloc_skb (pkt_size + 2);
1996 if (likely(skb)) {
1997 skb->dev = dev;
1998 skb_reserve (skb, 2); /* 16 byte align the IP fields. */
1999#if RX_BUF_IDX == 3
2000 wrap_copy(skb, rx_ring, ring_offset+4, pkt_size);
2001#else
2002 eth_copy_and_sum (skb, &rx_ring[ring_offset + 4], pkt_size, 0);
2003#endif
2004 skb_put (skb, pkt_size);
2005
2006 skb->protocol = eth_type_trans (skb, dev);
2007
2008 dev->last_rx = jiffies;
2009 tp->stats.rx_bytes += pkt_size;
2010 tp->stats.rx_packets++;
2011
2012 netif_receive_skb (skb);
2013 } else {
2014 if (net_ratelimit())
2015 printk (KERN_WARNING
2016 "%s: Memory squeeze, dropping packet.\n",
2017 dev->name);
2018 tp->stats.rx_dropped++;
2019 }
2020 received++;
2021
2022 cur_rx = (cur_rx + rx_size + 4 + 3) & ~3;
2023 RTL_W16 (RxBufPtr, (u16) (cur_rx - 16));
2024
2025 rtl8139_isr_ack(tp);
2026 }
2027
2028 if (unlikely(!received || rx_size == 0xfff0))
2029 rtl8139_isr_ack(tp);
2030
2031#if RTL8139_DEBUG > 1
2032 DPRINTK ("%s: Done rtl8139_rx(), current %4.4x BufAddr %4.4x,"
2033 " free to %4.4x, Cmd %2.2x.\n", dev->name, cur_rx,
2034 RTL_R16 (RxBufAddr),
2035 RTL_R16 (RxBufPtr), RTL_R8 (ChipCmd));
2036#endif
2037
2038 tp->cur_rx = cur_rx;
2039
2040 /*
2041 * The receive buffer should be mostly empty.
2042 * Tell NAPI to reenable the Rx irq.
2043 */
2044 if (tp->fifo_copy_timeout)
2045 received = budget;
2046
2047out:
2048 return received;
2049}
2050
2051
2052static void rtl8139_weird_interrupt (struct net_device *dev,
2053 struct rtl8139_private *tp,
Pekka Enberg22f714b2005-05-12 19:38:47 -04002054 void __iomem *ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 int status, int link_changed)
2056{
2057 DPRINTK ("%s: Abnormal interrupt, status %8.8x.\n",
2058 dev->name, status);
2059
2060 assert (dev != NULL);
2061 assert (tp != NULL);
2062 assert (ioaddr != NULL);
2063
2064 /* Update the error count. */
2065 tp->stats.rx_missed_errors += RTL_R32 (RxMissed);
2066 RTL_W32 (RxMissed, 0);
2067
2068 if ((status & RxUnderrun) && link_changed &&
2069 (tp->drv_flags & HAS_LNK_CHNG)) {
2070 rtl_check_media(dev, 0);
2071 status &= ~RxUnderrun;
2072 }
2073
2074 if (status & (RxUnderrun | RxErr))
2075 tp->stats.rx_errors++;
2076
2077 if (status & PCSTimeout)
2078 tp->stats.rx_length_errors++;
2079 if (status & RxUnderrun)
2080 tp->stats.rx_fifo_errors++;
2081 if (status & PCIErr) {
2082 u16 pci_cmd_status;
2083 pci_read_config_word (tp->pci_dev, PCI_STATUS, &pci_cmd_status);
2084 pci_write_config_word (tp->pci_dev, PCI_STATUS, pci_cmd_status);
2085
2086 printk (KERN_ERR "%s: PCI Bus error %4.4x.\n",
2087 dev->name, pci_cmd_status);
2088 }
2089}
2090
2091static int rtl8139_poll(struct net_device *dev, int *budget)
2092{
2093 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002094 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 int orig_budget = min(*budget, dev->quota);
2096 int done = 1;
2097
2098 spin_lock(&tp->rx_lock);
2099 if (likely(RTL_R16(IntrStatus) & RxAckBits)) {
2100 int work_done;
2101
2102 work_done = rtl8139_rx(dev, tp, orig_budget);
2103 if (likely(work_done > 0)) {
2104 *budget -= work_done;
2105 dev->quota -= work_done;
2106 done = (work_done < orig_budget);
2107 }
2108 }
2109
2110 if (done) {
2111 /*
2112 * Order is important since data can get interrupted
2113 * again when we think we are done.
2114 */
2115 local_irq_disable();
2116 RTL_W16_F(IntrMask, rtl8139_intr_mask);
2117 __netif_rx_complete(dev);
2118 local_irq_enable();
2119 }
2120 spin_unlock(&tp->rx_lock);
2121
2122 return !done;
2123}
2124
2125/* The interrupt handler does all of the Rx thread work and cleans up
2126 after the Tx thread. */
2127static irqreturn_t rtl8139_interrupt (int irq, void *dev_instance,
2128 struct pt_regs *regs)
2129{
2130 struct net_device *dev = (struct net_device *) dev_instance;
2131 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002132 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 u16 status, ackstat;
2134 int link_changed = 0; /* avoid bogus "uninit" warning */
2135 int handled = 0;
2136
2137 spin_lock (&tp->lock);
2138 status = RTL_R16 (IntrStatus);
2139
2140 /* shared irq? */
2141 if (unlikely((status & rtl8139_intr_mask) == 0))
2142 goto out;
2143
2144 handled = 1;
2145
2146 /* h/w no longer present (hotplug?) or major error, bail */
2147 if (unlikely(status == 0xFFFF))
2148 goto out;
2149
2150 /* close possible race's with dev_close */
2151 if (unlikely(!netif_running(dev))) {
2152 RTL_W16 (IntrMask, 0);
2153 goto out;
2154 }
2155
2156 /* Acknowledge all of the current interrupt sources ASAP, but
2157 an first get an additional status bit from CSCR. */
2158 if (unlikely(status & RxUnderrun))
2159 link_changed = RTL_R16 (CSCR) & CSCR_LinkChangeBit;
2160
2161 ackstat = status & ~(RxAckBits | TxErr);
2162 if (ackstat)
2163 RTL_W16 (IntrStatus, ackstat);
2164
2165 /* Receive packets are processed by poll routine.
2166 If not running start it now. */
2167 if (status & RxAckBits){
2168 if (netif_rx_schedule_prep(dev)) {
2169 RTL_W16_F (IntrMask, rtl8139_norx_intr_mask);
2170 __netif_rx_schedule (dev);
2171 }
2172 }
2173
2174 /* Check uncommon events with one test. */
2175 if (unlikely(status & (PCIErr | PCSTimeout | RxUnderrun | RxErr)))
2176 rtl8139_weird_interrupt (dev, tp, ioaddr,
2177 status, link_changed);
2178
2179 if (status & (TxOK | TxErr)) {
2180 rtl8139_tx_interrupt (dev, tp, ioaddr);
2181 if (status & TxErr)
2182 RTL_W16 (IntrStatus, TxErr);
2183 }
2184 out:
2185 spin_unlock (&tp->lock);
2186
2187 DPRINTK ("%s: exiting interrupt, intr_status=%#4.4x.\n",
2188 dev->name, RTL_R16 (IntrStatus));
2189 return IRQ_RETVAL(handled);
2190}
2191
2192#ifdef CONFIG_NET_POLL_CONTROLLER
2193/*
2194 * Polling receive - used by netconsole and other diagnostic tools
2195 * to allow network i/o with interrupts disabled.
2196 */
2197static void rtl8139_poll_controller(struct net_device *dev)
2198{
2199 disable_irq(dev->irq);
2200 rtl8139_interrupt(dev->irq, dev, NULL);
2201 enable_irq(dev->irq);
2202}
2203#endif
2204
2205static int rtl8139_close (struct net_device *dev)
2206{
2207 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002208 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 unsigned long flags;
2210
2211 netif_stop_queue (dev);
2212
Jeff Garzika15e0382005-10-31 07:59:37 -05002213 rtl8139_stop_thread(tp);
2214
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 if (netif_msg_ifdown(tp))
2216 printk(KERN_DEBUG "%s: Shutting down ethercard, status was 0x%4.4x.\n",
2217 dev->name, RTL_R16 (IntrStatus));
2218
2219 spin_lock_irqsave (&tp->lock, flags);
2220
2221 /* Stop the chip's Tx and Rx DMA processes. */
2222 RTL_W8 (ChipCmd, 0);
2223
2224 /* Disable interrupts by clearing the interrupt mask. */
2225 RTL_W16 (IntrMask, 0);
2226
2227 /* Update the error counts. */
2228 tp->stats.rx_missed_errors += RTL_R32 (RxMissed);
2229 RTL_W32 (RxMissed, 0);
2230
2231 spin_unlock_irqrestore (&tp->lock, flags);
2232
2233 synchronize_irq (dev->irq); /* racy, but that's ok here */
2234 free_irq (dev->irq, dev);
2235
2236 rtl8139_tx_clear (tp);
2237
2238 pci_free_consistent(tp->pci_dev, RX_BUF_TOT_LEN,
2239 tp->rx_ring, tp->rx_ring_dma);
2240 pci_free_consistent(tp->pci_dev, TX_BUF_TOT_LEN,
2241 tp->tx_bufs, tp->tx_bufs_dma);
2242 tp->rx_ring = NULL;
2243 tp->tx_bufs = NULL;
2244
2245 /* Green! Put the chip in low-power mode. */
2246 RTL_W8 (Cfg9346, Cfg9346_Unlock);
2247
2248 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
2249 RTL_W8 (HltClk, 'H'); /* 'R' would leave the clock running. */
2250
2251 return 0;
2252}
2253
2254
2255/* Get the ethtool Wake-on-LAN settings. Assumes that wol points to
2256 kernel memory, *wol has been initialized as {ETHTOOL_GWOL}, and
2257 other threads or interrupts aren't messing with the 8139. */
2258static void rtl8139_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2259{
2260 struct rtl8139_private *np = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002261 void __iomem *ioaddr = np->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
2263 spin_lock_irq(&np->lock);
2264 if (rtl_chip_info[np->chipset].flags & HasLWake) {
2265 u8 cfg3 = RTL_R8 (Config3);
2266 u8 cfg5 = RTL_R8 (Config5);
2267
2268 wol->supported = WAKE_PHY | WAKE_MAGIC
2269 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
2270
2271 wol->wolopts = 0;
2272 if (cfg3 & Cfg3_LinkUp)
2273 wol->wolopts |= WAKE_PHY;
2274 if (cfg3 & Cfg3_Magic)
2275 wol->wolopts |= WAKE_MAGIC;
2276 /* (KON)FIXME: See how netdev_set_wol() handles the
2277 following constants. */
2278 if (cfg5 & Cfg5_UWF)
2279 wol->wolopts |= WAKE_UCAST;
2280 if (cfg5 & Cfg5_MWF)
2281 wol->wolopts |= WAKE_MCAST;
2282 if (cfg5 & Cfg5_BWF)
2283 wol->wolopts |= WAKE_BCAST;
2284 }
2285 spin_unlock_irq(&np->lock);
2286}
2287
2288
2289/* Set the ethtool Wake-on-LAN settings. Return 0 or -errno. Assumes
2290 that wol points to kernel memory and other threads or interrupts
2291 aren't messing with the 8139. */
2292static int rtl8139_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2293{
2294 struct rtl8139_private *np = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002295 void __iomem *ioaddr = np->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 u32 support;
2297 u8 cfg3, cfg5;
2298
2299 support = ((rtl_chip_info[np->chipset].flags & HasLWake)
2300 ? (WAKE_PHY | WAKE_MAGIC
2301 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST)
2302 : 0);
2303 if (wol->wolopts & ~support)
2304 return -EINVAL;
2305
2306 spin_lock_irq(&np->lock);
2307 cfg3 = RTL_R8 (Config3) & ~(Cfg3_LinkUp | Cfg3_Magic);
2308 if (wol->wolopts & WAKE_PHY)
2309 cfg3 |= Cfg3_LinkUp;
2310 if (wol->wolopts & WAKE_MAGIC)
2311 cfg3 |= Cfg3_Magic;
2312 RTL_W8 (Cfg9346, Cfg9346_Unlock);
2313 RTL_W8 (Config3, cfg3);
2314 RTL_W8 (Cfg9346, Cfg9346_Lock);
2315
2316 cfg5 = RTL_R8 (Config5) & ~(Cfg5_UWF | Cfg5_MWF | Cfg5_BWF);
2317 /* (KON)FIXME: These are untested. We may have to set the
2318 CRC0, Wakeup0 and LSBCRC0 registers too, but I have no
2319 documentation. */
2320 if (wol->wolopts & WAKE_UCAST)
2321 cfg5 |= Cfg5_UWF;
2322 if (wol->wolopts & WAKE_MCAST)
2323 cfg5 |= Cfg5_MWF;
2324 if (wol->wolopts & WAKE_BCAST)
2325 cfg5 |= Cfg5_BWF;
2326 RTL_W8 (Config5, cfg5); /* need not unlock via Cfg9346 */
2327 spin_unlock_irq(&np->lock);
2328
2329 return 0;
2330}
2331
2332static void rtl8139_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2333{
2334 struct rtl8139_private *np = netdev_priv(dev);
2335 strcpy(info->driver, DRV_NAME);
2336 strcpy(info->version, DRV_VERSION);
2337 strcpy(info->bus_info, pci_name(np->pci_dev));
2338 info->regdump_len = np->regs_len;
2339}
2340
2341static int rtl8139_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2342{
2343 struct rtl8139_private *np = netdev_priv(dev);
2344 spin_lock_irq(&np->lock);
2345 mii_ethtool_gset(&np->mii, cmd);
2346 spin_unlock_irq(&np->lock);
2347 return 0;
2348}
2349
2350static int rtl8139_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2351{
2352 struct rtl8139_private *np = netdev_priv(dev);
2353 int rc;
2354 spin_lock_irq(&np->lock);
2355 rc = mii_ethtool_sset(&np->mii, cmd);
2356 spin_unlock_irq(&np->lock);
2357 return rc;
2358}
2359
2360static int rtl8139_nway_reset(struct net_device *dev)
2361{
2362 struct rtl8139_private *np = netdev_priv(dev);
2363 return mii_nway_restart(&np->mii);
2364}
2365
2366static u32 rtl8139_get_link(struct net_device *dev)
2367{
2368 struct rtl8139_private *np = netdev_priv(dev);
2369 return mii_link_ok(&np->mii);
2370}
2371
2372static u32 rtl8139_get_msglevel(struct net_device *dev)
2373{
2374 struct rtl8139_private *np = netdev_priv(dev);
2375 return np->msg_enable;
2376}
2377
2378static void rtl8139_set_msglevel(struct net_device *dev, u32 datum)
2379{
2380 struct rtl8139_private *np = netdev_priv(dev);
2381 np->msg_enable = datum;
2382}
2383
2384/* TODO: we are too slack to do reg dumping for pio, for now */
2385#ifdef CONFIG_8139TOO_PIO
2386#define rtl8139_get_regs_len NULL
2387#define rtl8139_get_regs NULL
2388#else
2389static int rtl8139_get_regs_len(struct net_device *dev)
2390{
2391 struct rtl8139_private *np = netdev_priv(dev);
2392 return np->regs_len;
2393}
2394
2395static void rtl8139_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *regbuf)
2396{
2397 struct rtl8139_private *np = netdev_priv(dev);
2398
2399 regs->version = RTL_REGS_VER;
2400
2401 spin_lock_irq(&np->lock);
2402 memcpy_fromio(regbuf, np->mmio_addr, regs->len);
2403 spin_unlock_irq(&np->lock);
2404}
2405#endif /* CONFIG_8139TOO_MMIO */
2406
2407static int rtl8139_get_stats_count(struct net_device *dev)
2408{
2409 return RTL_NUM_STATS;
2410}
2411
2412static void rtl8139_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
2413{
2414 struct rtl8139_private *np = netdev_priv(dev);
2415
2416 data[0] = np->xstats.early_rx;
2417 data[1] = np->xstats.tx_buf_mapped;
2418 data[2] = np->xstats.tx_timeouts;
2419 data[3] = np->xstats.rx_lost_in_ring;
2420}
2421
2422static void rtl8139_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2423{
2424 memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
2425}
2426
2427static struct ethtool_ops rtl8139_ethtool_ops = {
2428 .get_drvinfo = rtl8139_get_drvinfo,
2429 .get_settings = rtl8139_get_settings,
2430 .set_settings = rtl8139_set_settings,
2431 .get_regs_len = rtl8139_get_regs_len,
2432 .get_regs = rtl8139_get_regs,
2433 .nway_reset = rtl8139_nway_reset,
2434 .get_link = rtl8139_get_link,
2435 .get_msglevel = rtl8139_get_msglevel,
2436 .set_msglevel = rtl8139_set_msglevel,
2437 .get_wol = rtl8139_get_wol,
2438 .set_wol = rtl8139_set_wol,
2439 .get_strings = rtl8139_get_strings,
2440 .get_stats_count = rtl8139_get_stats_count,
2441 .get_ethtool_stats = rtl8139_get_ethtool_stats,
John W. Linville62a720b2005-09-12 10:48:55 -04002442 .get_perm_addr = ethtool_op_get_perm_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443};
2444
2445static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2446{
2447 struct rtl8139_private *np = netdev_priv(dev);
2448 int rc;
2449
2450 if (!netif_running(dev))
2451 return -EINVAL;
2452
2453 spin_lock_irq(&np->lock);
2454 rc = generic_mii_ioctl(&np->mii, if_mii(rq), cmd, NULL);
2455 spin_unlock_irq(&np->lock);
2456
2457 return rc;
2458}
2459
2460
2461static struct net_device_stats *rtl8139_get_stats (struct net_device *dev)
2462{
2463 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002464 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 unsigned long flags;
2466
2467 if (netif_running(dev)) {
2468 spin_lock_irqsave (&tp->lock, flags);
2469 tp->stats.rx_missed_errors += RTL_R32 (RxMissed);
2470 RTL_W32 (RxMissed, 0);
2471 spin_unlock_irqrestore (&tp->lock, flags);
2472 }
2473
2474 return &tp->stats;
2475}
2476
2477/* Set or clear the multicast filter for this adaptor.
2478 This routine is not state sensitive and need not be SMP locked. */
2479
2480static void __set_rx_mode (struct net_device *dev)
2481{
2482 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002483 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 u32 mc_filter[2]; /* Multicast hash filter */
2485 int i, rx_mode;
2486 u32 tmp;
2487
2488 DPRINTK ("%s: rtl8139_set_rx_mode(%4.4x) done -- Rx config %8.8lx.\n",
2489 dev->name, dev->flags, RTL_R32 (RxConfig));
2490
2491 /* Note: do not reorder, GCC is clever about common statements. */
2492 if (dev->flags & IFF_PROMISC) {
2493 /* Unconditionally log net taps. */
2494 printk (KERN_NOTICE "%s: Promiscuous mode enabled.\n",
2495 dev->name);
2496 rx_mode =
2497 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
2498 AcceptAllPhys;
2499 mc_filter[1] = mc_filter[0] = 0xffffffff;
2500 } else if ((dev->mc_count > multicast_filter_limit)
2501 || (dev->flags & IFF_ALLMULTI)) {
2502 /* Too many to filter perfectly -- accept all multicasts. */
2503 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
2504 mc_filter[1] = mc_filter[0] = 0xffffffff;
2505 } else {
2506 struct dev_mc_list *mclist;
2507 rx_mode = AcceptBroadcast | AcceptMyPhys;
2508 mc_filter[1] = mc_filter[0] = 0;
2509 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
2510 i++, mclist = mclist->next) {
2511 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
2512
2513 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2514 rx_mode |= AcceptMulticast;
2515 }
2516 }
2517
2518 /* We can safely update without stopping the chip. */
2519 tmp = rtl8139_rx_config | rx_mode;
2520 if (tp->rx_config != tmp) {
2521 RTL_W32_F (RxConfig, tmp);
2522 tp->rx_config = tmp;
2523 }
2524 RTL_W32_F (MAR0 + 0, mc_filter[0]);
2525 RTL_W32_F (MAR0 + 4, mc_filter[1]);
2526}
2527
2528static void rtl8139_set_rx_mode (struct net_device *dev)
2529{
2530 unsigned long flags;
2531 struct rtl8139_private *tp = netdev_priv(dev);
2532
2533 spin_lock_irqsave (&tp->lock, flags);
2534 __set_rx_mode(dev);
2535 spin_unlock_irqrestore (&tp->lock, flags);
2536}
2537
2538#ifdef CONFIG_PM
2539
2540static int rtl8139_suspend (struct pci_dev *pdev, pm_message_t state)
2541{
2542 struct net_device *dev = pci_get_drvdata (pdev);
2543 struct rtl8139_private *tp = netdev_priv(dev);
Pekka Enberg22f714b2005-05-12 19:38:47 -04002544 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 unsigned long flags;
2546
2547 pci_save_state (pdev);
2548
2549 if (!netif_running (dev))
2550 return 0;
2551
2552 netif_device_detach (dev);
2553
2554 spin_lock_irqsave (&tp->lock, flags);
2555
2556 /* Disable interrupts, stop Tx and Rx. */
2557 RTL_W16 (IntrMask, 0);
2558 RTL_W8 (ChipCmd, 0);
2559
2560 /* Update the error counts. */
2561 tp->stats.rx_missed_errors += RTL_R32 (RxMissed);
2562 RTL_W32 (RxMissed, 0);
2563
2564 spin_unlock_irqrestore (&tp->lock, flags);
2565
2566 pci_set_power_state (pdev, PCI_D3hot);
2567
2568 return 0;
2569}
2570
2571
2572static int rtl8139_resume (struct pci_dev *pdev)
2573{
2574 struct net_device *dev = pci_get_drvdata (pdev);
2575
2576 pci_restore_state (pdev);
2577 if (!netif_running (dev))
2578 return 0;
2579 pci_set_power_state (pdev, PCI_D0);
2580 rtl8139_init_ring (dev);
2581 rtl8139_hw_start (dev);
2582 netif_device_attach (dev);
2583 return 0;
2584}
2585
2586#endif /* CONFIG_PM */
2587
2588
2589static struct pci_driver rtl8139_pci_driver = {
2590 .name = DRV_NAME,
2591 .id_table = rtl8139_pci_tbl,
2592 .probe = rtl8139_init_one,
2593 .remove = __devexit_p(rtl8139_remove_one),
2594#ifdef CONFIG_PM
2595 .suspend = rtl8139_suspend,
2596 .resume = rtl8139_resume,
2597#endif /* CONFIG_PM */
2598};
2599
2600
2601static int __init rtl8139_init_module (void)
2602{
2603 /* when we're a module, we always print a version message,
2604 * even if no 8139 board is found.
2605 */
2606#ifdef MODULE
2607 printk (KERN_INFO RTL8139_DRIVER_NAME "\n");
2608#endif
2609
2610 return pci_module_init (&rtl8139_pci_driver);
2611}
2612
2613
2614static void __exit rtl8139_cleanup_module (void)
2615{
2616 pci_unregister_driver (&rtl8139_pci_driver);
2617}
2618
2619
2620module_init(rtl8139_init_module);
2621module_exit(rtl8139_cleanup_module);